# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                                   |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | Coldfire V4E                                                          |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 200MHz                                                                |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, SPI, UART/USART, USB     |
| Peripherals                | DMA, PWM, WDT                                                         |
| Number of I/O              | 99                                                                    |
| Program Memory Size        | -                                                                     |
| Program Memory Type        | ROMIess                                                               |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 32K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.43V ~ 1.58V                                                         |
| Data Converters            | -                                                                     |
| Oscillator Type            | External                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 388-BBGA                                                              |
| Supplier Device Package    | 388-PBGA (27x27)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf5485cvr200 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Characteristic                                                      | Symbol                 | Min                    | Мах                      | Units |
|---------------------------------------------------------------------|------------------------|------------------------|--------------------------|-------|
| USB PLL operation voltage range                                     | USB_PLLV <sub>DD</sub> | 1.43                   | 1.58                     | V     |
| Input high voltage SSTL 3.3V/2.5V <sup>2</sup>                      | V <sub>IH</sub>        | V <sub>REF</sub> + 0.3 | SD V <sub>DD</sub> + 0.3 | V     |
| Input low voltage SSTL 3.3V/2.5V <sup>2</sup>                       | V <sub>IL</sub>        | V <sub>SS</sub> - 0.3  | V <sub>REF</sub> - 0.3   | V     |
| Input high voltage 3.3V I/O pins                                    | V <sub>IH</sub>        | 0.7 x EV <sub>DD</sub> | EV <sub>DD</sub> + 0.3   | V     |
| Input low voltage 3.3V I/O pins                                     | V <sub>IL</sub>        | V <sub>SS</sub> - 0.3  | 0.35 x EV <sub>DD</sub>  | V     |
| Output high voltage I <sub>OH</sub> = 8 mA, 16 mA,24 mA             | V <sub>OH</sub>        | 2.4                    | _                        | V     |
| Output low voltage I <sub>OL</sub> = 8 mA, 16 mA,24 mA <sup>5</sup> | V <sub>OL</sub>        | —                      | 0.5                      | V     |
| Capacitance <sup>3</sup> , V <sub>in</sub> = 0 V, f = 1 MHz         | C <sub>IN</sub>        | —                      | TBD                      | pF    |
| Input leakage current                                               | l <sub>in</sub>        | -1.0                   | 1.0                      | μA    |

Table 4. DC Electrical Specifications (continued)

<sup>1</sup> IV<sub>DD</sub> and PLL V<sub>DD</sub> should be at the same voltage. PLL V<sub>DD</sub> should have a filtered input. Please see Figure 2 for an example circuit. There are three PLL V<sub>DD</sub> inputs. A filter circuit should used on each PLL V<sub>DD</sub> input.

 $^{2}\;$  This specification is guaranteed by design and is not 100% tested.

 $^3$  Capacitance  $C_{\mbox{IN}}$  is periodically sampled rather than 100% tested.

## 4 Hardware Design Considerations

### 4.1 PLL Power Filtering

To further enhance noise isolation, an external filter is strongly recommended for PLL analog  $V_{DD}$  pins. The filter shown in Figure 2 should be connected between the board  $V_{DD}$  and the PLL  $V_{DD}$  pins. The resistor and capacitors should be placed as close to the dedicated PLL  $V_{DD}$  pin as possible.



Figure 2. System PLL V<sub>DD</sub> Power Filter

### 4.2 Supply Voltage Sequencing and Separation Cautions

Figure 3 shows situations in sequencing the I/O  $V_{DD}$  (EV<sub>DD</sub>), SDRAM  $V_{DD}$  (SD  $V_{DD}$ ), PLL  $V_{DD}$  (PLL  $V_{DD}$ ), and Core  $V_{DD}$  (IV<sub>DD</sub>).



**Hardware Design Considerations** 

### 4.3 General USB Layout Guidelines

### 4.3.1 USB D+ and D- High-Speed Traces

- 1. High speed clock and the USBD+ and USBD- differential pair should be routed first.
- 2. Route USBD+ and USBD- signals on the top layer of the board.
- 3. The trace width and spacing of the USBD+ and USBD- signals should be such that the differential impedance is  $90\Omega$ .
- 4. Route traces over continuous planes (power and ground)—they should not pass over any power/ground plane slots or anti-etch. When placing connectors, make sure the ground plane clear-outs around each pin have ground continuity between all pins.
- 5. Maintain the parallelism (skew matched) between USBD+ and USBD-. These traces should be the same overall length.
- 6. Do not route USBD+ and USBD- traces under oscillators or parallel to clock traces and/or data buses. Minimize the lengths of high speed signals that run parallel to the USBD+ and USBD- pair. Maintain a minimum 50mil spacing to clock signals.
- 7. Keep USBD+ and USBD- traces as short as possible.
- 8. Route USBD+, USBD-, and USBVBUS signals with a minimum amount of vias and corners. Use 45° turns.
- 9. Stubs should be avoided as much as possible. If they cannot be avoided, stubs should be no greater than 200mils.

### 4.3.2 USB VBUS Traces

Connecting the USBVBUS pin directly to the 5V VBUS signal from the USB connector can cause long-term reliability problems in the ESD network of the processor. Therefore, use of an external voltage divider for VBUS is recommended. Figure 4 and Figure 5 depict possible connections for VBUS. Point A, marked in each figure, is where a 5V version of VBUS should connect to the USBVBUS pin on the device.



**Figure 4. Preferred VBUS Connections** 



Figure 5. Alternate VBUS Connections

### 4.3.3 USB Receptacle Connections

It is recommended to connect the shield and the ground pin of the B USB receptacle for upstream ports to the board ground plane. The ground pin of the A USB receptacles for downstream ports should also be connected to the board ground plane, but industry practice varies widely on the connection of the shield of the A USB receptacles to other system grounds. Take precautions for control of ground loops between hosts and self-powered USB devices through the cable shield.



### 4.4 USB Power Filtering

To minimize noise, an external filter is required for each of the USB power pins. The filter shown in Figure 6 should be connected between the board  $EV_{DD}$  or  $IV_{DD}$  and each of the USB  $V_{DD}$  pins.

- The resistor and capacitors should be placed as close to the dedicated USB V<sub>DD</sub> pin as possible.
- A separate filter circuit should be included for each USB V<sub>DD</sub> pin, a total of five circuits.
- All traces should be as low impedance as possible, especially ground pins to the ground plane.
- The filter for USB\_PHYVDD to VSS should be connected to the power and ground planes, respectively, not fingers of the planes.
- In addition to keeping the filter components for the USB\_PLLVDD as close as practical to the body of the processor as previously mentioned, special care should be taken to avoid coupling switching power supply noise or digital switching noise onto the portion of that supply between the filter and the processor.
- The capacitors for C2 in the table below should be rated X5R or better due to temperature performance.



Figure 6. USB V<sub>DD</sub> Power Filter

#### NOTE

In addition to the above filter circuitry, a 0.01 F capacitor is also recommended in parallel with those shown.

Table 5 lists the resistor values and supply voltages to be used in the circuit for each of the USB V<sub>DD</sub> pins.

| Table 5. | USB | Filter | Circuit | values |  |
|----------|-----|--------|---------|--------|--|
|          |     |        |         |        |  |

| USB V <sub>DD</sub> Pin                   | Nominal Voltage | <b>R1 (</b> Ω <b>)</b> | <b>C1 (</b> μ <b>F)</b> | <b>C2 (</b> μ <b>F)</b> |
|-------------------------------------------|-----------------|------------------------|-------------------------|-------------------------|
| USBVDD<br>(Bias generator supply)         | 3.3V            | 10                     | 10                      | 0.1                     |
| USB_PHYVDD<br>(Main transceiver supply)   | 3.3V            | 0                      | 10                      | 0.1                     |
| USB_PLLVDD<br>(PLL supply)                | 1.5V            | 10                     | 1                       | 0.1                     |
| USB_OSCVDD<br>(Oscillator supply)         | 3.3V            | 0                      | 10                      | 0.1                     |
| USB_OSCAVDD<br>(Oscillator analog supply) | 1.5V            | 0                      | 10                      | 0.1                     |



**Output Driver Capability and Loading** 

### 4.4.1 Bias Resistor

The USBRBIAS resistor should be placed as close to the dedicated USB 2.0 pins as possible. The tolerance should be  $\pm 1\%$ .



Figure 7. USBRBIAS Connection

# 5 Output Driver Capability and Loading

Table 6 lists values for drive capability and output loading.

Table 6. I/O Driver Capability<sup>1</sup>

| Signal                                                                                                                                               | Drive<br>Capability | Output<br>Load (C <sub>L</sub> ) |
|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------|
| SDRAMC (SDADDR[12:0], SDDATA[31:0], RAS, CAS, SDDM[3:0],<br>SDWE, SDBA[1:0]                                                                          | 24 mA               | 15 pF                            |
| SDRAMC DQS and clocks (SDDQS[3:0], SDRDQS, SDCLK[1:0],<br>SDCLK[1:0], SDCKE)                                                                         | 24 mA               | 15 pF                            |
| SDRAMC chip selects (SDCS[3:0])                                                                                                                      | 24 mA               | 15 pF                            |
| FlexBus (AD[31:0], FBCS[5:0], ALE, R/W, BE/BWE[3:0], OE)                                                                                             | 16 mA               | 30 pF                            |
| FEC (EnMDIO, EnMDC, EnTXEN, EnTXD[3:0], EnTXER                                                                                                       | 8 mA                | 15 pF                            |
| Timer (TOUT[3:0])                                                                                                                                    | 8 mA                | 50 pF                            |
| FlexCAN (CANTX)                                                                                                                                      | 8 mA                | 30 pF                            |
| DACK[1:0]                                                                                                                                            | 8 mA                | 30 pF                            |
| PSC (PSC <i>n</i> TXD[3:0], PSC <i>n</i> RTS/PSC <i>n</i> FSYNC,                                                                                     | 8 mA                | 30 pF                            |
| DSPI (DSPISOUT, DSPICS0/SS, DSPICS[2:3], DSPICS5/PCSS)                                                                                               | 24 mA               | 50 pF                            |
| PCI (PCIAD[31:0], PCIBG[4:1], PCIBG0/PCIREQOUT, PCIDEVSEL,<br>PCICXBE[3:0], PCIFRM, PCIPERR, PCIRESET, PCISERR, PCISTOP,<br>PCIPAR, PCITRDY, PCIIRDY | 16 mA               | 50 pF                            |
| I2C (SCL, SDA)                                                                                                                                       | 8 mA                | 50 pF                            |
| BDM (PSTCLK, PSTDDATA[7:0], DSO/TDO,                                                                                                                 | 8 mA                | 25 pF                            |
| RSTO                                                                                                                                                 | 8 mA                | 50 pF                            |

<sup>1</sup> The device's pads have balanced sink and source current. The drive capability is the same as the sink capability.



# 6 PLL Timing Specifications

The specifications in Table 7 are for the CLKIN pin.

| Num | Characteristic                       | Min | Max | Units |
|-----|--------------------------------------|-----|-----|-------|
| C1  | Cycle time                           | 20  | 40  | ns    |
| C2  | Rise time (20% of Vdd to 80% of vdd) | _   | 2   | ns    |
| C3  | Fall time (80% of Vdd to 20% of Vdd) | _   | 2   | ns    |
| C4  | Duty cycle (at 50% of Vdd)           | 40  | 60  | %     |

**Table 7. Clock Timing Specifications** 



Figure 8. Input Clock Timing Diagram

Table 8 shows the supported PLL encodings.

#### Table 8. MCF548x Divide Ratio Encodings

| AD[12:8] <sup>1</sup> | Clock<br>Ratio | CLKIN—PCI and FlexBus<br>Frequency Range (MHz) | Internal XLB, SDRAM Bus,<br>and PSTCLK Frequency<br>Range (MHz) | Core Frequency Range<br>(MHz) |
|-----------------------|----------------|------------------------------------------------|-----------------------------------------------------------------|-------------------------------|
| 00011                 | 1:2            | 41.67–50.0                                     | 83.33–100                                                       | 166.66–200                    |
| 00101                 | 1:2            | 25.0–41.67                                     | 50.0–83.33 <sup>2</sup>                                         | 100.0–166.66                  |
| 01111                 | 1:4            | 25.0                                           | 100                                                             | 200                           |

<sup>1</sup> All other values of AD[12:8] are reserved.

<sup>2</sup> DDR memories typically have a minimum speed of 83 MHz. Some vendors specifiy down to 75 MHz. Check with the memory component specifications to verify.

Figure 9 correlates CLKIN, internal bus, and core clock frequencies for the 1x-4x multipliers.



MCF548x ColdFire<sup>®</sup> Microprocessor, Rev. 4



**Reset Timing Specifications** 

# 7 Reset Timing Specifications

Table 9 lists specifications for the reset timing parameters shown in Figure 10

#### **Table 9. Reset Timing Specifications**

| Num             | Characteristic          | 50 MH   | z CLKIN | Units        |  |
|-----------------|-------------------------|---------|---------|--------------|--|
| Num             | Characteristic          | Min Max |         | Units        |  |
| R1 <sup>1</sup> | Valid to CLKIN (setup)  | 8       | —       | ns           |  |
| R2              | CLKIN to invalid (hold) | 1.0     | —       | ns           |  |
| R3              | RSTI to invalid (hold)  | 1.0     | —       | ns           |  |
|                 | RSTI pulse duration     | 5       | _       | CLKIN cycles |  |

RSTI and FlexBus data lines are synchronized internally. Setup and hold times must be met only if recognition on a particular clock is required.

Figure 10 shows reset timing for the values in Table 9.

1



## 8 FlexBus

A multi-function external bus interface called FlexBus is provided on the MCF5482 with basic functionality to interface to slave-only devices up to a maximum bus frequency of 66 MHz. It can be directly connected to asynchronous or synchronous devices such as external boot ROMs, flash memories, gate-array logic, or other simple target (slave) devices with little or no additional circuitry. For asynchronous devices, a simple chip-select based interface can be used. The FlexBus interface has six general purpose chip-selects (FBCS[5:0]). Chip-select FBCS0 can be dedicated to boot ROM access and can be programmed to be byte (8 bits), word (16 bits), or longword (32 bits) wide. Control signal timing is compatible with common ROM / flash memories.



### 8.1 FlexBus AC Timing Characteristics

The following timing numbers indicate when data is latched or driven onto the external bus, relative to the system clock.

| Num | Characteristic                                                                                                   | Min | Мах | Unit | Notes |
|-----|------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
|     | Frequency of Operation                                                                                           | 25  | 50  | Mhz  | 1     |
| FB1 | Clock Period (CLKIN)                                                                                             | 20  | 40  | ns   | 2     |
| FB2 | Address, Data, and Control Output Valid (AD[31:0], FBCS[5:0],<br>R/W, ALE, TSIZ[1:0], BE/BWE[3:0], OE, and TBST) | Ι   | 7.0 | ns   | 3     |
| FB3 | Address, Data, and Control Output Hold ((AD[31:0], FBCS[5:0], R/W, ALE, TSIZ[1:0], BE/BWE[3:0], OE, and TBST)    | 1   | Ι   | ns   | 3, 4  |
| FB4 | Data Input Setup                                                                                                 | 3.5 | _   | ns   |       |
| FB5 | Data Input Hold                                                                                                  | 0   |     | ns   |       |
| FB6 | Transfer Acknowledge (TA) Input Setup                                                                            | 4   | _   | ns   |       |
| FB7 | Transfer Acknowledge (TA) Input Hold                                                                             | 0   |     | ns   |       |
| FB8 | Address Output Valid (PCIAD[31:0])                                                                               | _   | 7.0 | ns   | 5     |
| FB9 | Address Output Hold (PCIAD[31:0])                                                                                | 0   | _   | ns   | 5     |

#### Table 10. FlexBus AC Timing Specifications

<sup>1</sup> The frequency of operation is the same as the PCI frequency of operation. The MCF548X supports a single external reference clock (CLKIN). This signal defines the frequency of operation for FlexBus and PCI.

<sup>2</sup> Max cycle rate is determined by CLKIN and how the user has the system PLL configured.

<sup>3</sup> Timing for chip selects only applies to the FBCS[5:0] signals. Please see Section 9.2, "DDR SDRAM AC Timing Characteristics" for SDCS[3:0] timing.

<sup>4</sup> The FlexBus supports programming an extension of the address hold. Please consult the MCF548X specification manual for more information.

<sup>5</sup> These specs are used when the PCIAD[31:0] signals are configured as 32-bit, non-muxed FlexBus address signals.





Figure 11. FlexBus Read Timing





Figure 12. FlexBus Write Timing

The SDRAM controller supports accesses to main SDRAM memory from any internal master. It supports standard SDRAM or double data rate (DDR) SDRAM, but it does not support both at the same time. The SDRAM controller uses SSTL2 and SSTL3 I/O drivers. Both SSTL drive modes are programmable for Class I or Class II drive strength.

### 9.1 SDR SDRAM AC Timing Characteristics

The following timing numbers indicate when data is latched or driven onto the external bus, relative to the memory bus clock, when operating in SDR mode on write cycles and relative to SDR\_DQS on read cycles. The MCF548x SDRAM controller is a DDR controller that has an SDR mode. Because it is designed to support DDR, a DQS pulse must be supplied to the MCF548x for each data beat of an SDR read. The MCF548x accomplishes this by asserting a signal called SDR\_DQS during read cycles. Care must be taken during board design to adhere to the following guidelines and specs with regard to the SDR\_DQS signal and its usage.









### 9.2 DDR SDRAM AC Timing Characteristics

When using the DDR SDRAM controller, the following timing numbers must be followed to properly latch or drive data onto the memory bus. All timing numbers are relative to the four DQS byte lanes.

Table 12shows the DDR clock crossover specifications.

| Symbol           | Characteristic                                         | Min  | Max          | Unit |
|------------------|--------------------------------------------------------|------|--------------|------|
| V <sub>MP</sub>  | Clock output mid-point voltage                         | 1.05 | 1.45         | V    |
| V <sub>OUT</sub> | Clock output voltage level                             | -0.3 | SD_VDD + 0.3 | V    |
| $V_{ID}$         | Clock output differential voltage (peak to peak swing) | 0.7  | SD_VDD + 0.6 | V    |
| V <sub>IX</sub>  | Clock crossing point voltage <sup>1</sup>              | 1.05 | 1.45         | V    |

### Table 12. DDR Clock Crossover Specifications

<sup>1</sup> The clock crossover voltage is only guaranteed when using the highest drive strength option for the SDCLK[1:0] and SDCLK[1:0] signals.



### Figure 15. DDR Clock Timing Diagram

| Table 13. | DDR | Timing | Specifications |
|-----------|-----|--------|----------------|
|-----------|-----|--------|----------------|

| Symbol | Characteristic                                                                                | Min                     | Max                     | Unit  | Notes  |
|--------|-----------------------------------------------------------------------------------------------|-------------------------|-------------------------|-------|--------|
|        | Frequency of Operation                                                                        | 50 <sup>1</sup>         | 133                     | MHz   | 2      |
| DD1    | Clock Period (t <sub>CK</sub> )                                                               | 7.52                    | 12                      | ns    | 3      |
| DD2    | Pulse Width High (t <sub>CKH</sub> )                                                          | 0.45                    | 0.55                    | SDCLK | 4      |
| DD3    | Pulse Width Low (t <sub>CKL</sub> )                                                           | 0.45                    | 0.55                    | SDCLK | 5      |
| DD4    | Address, SDCKE, CAS, RAS, WE, SDBA, SDCS—Output<br>Valid (t <sub>CMV</sub> )                  | —                       | 0.5 × SDCLK<br>+ 1.0 ns | ns    | 6      |
| DD5    | Address, SDCKE, CAS, RAS, WE, SDBA, SDCS—Output Hold (t <sub>CMH</sub> )                      | 2.0                     | _                       | ns    |        |
| DD6    | Write Command to first DQS Latching Transition (t <sub>DQSS</sub> )                           | —                       | 1.25                    | SDCLK |        |
| DD7    | Data and Data Mask Output Setup (DQ->DQS) Relative to DQS (DDR Write Mode) (t <sub>QS</sub> ) | 1.0                     | —                       | ns    | 7<br>8 |
| DD8    | Data and Data Mask Output Hold (DQS–>DQ) Relative to DQS (DDR Write Mode) ( $t_{QH}$ )        | 1.0                     | _                       | ns    | 9      |
| DD9    | Input Data Skew Relative to DQS (Input Setup) (t <sub>IS</sub> )                              |                         | 1                       | ns    | 10     |
| DD10   | Input Data Hold Relative to DQS (t <sub>IH</sub> )                                            | 0.25 × SDCLK<br>+ 0.5ns | _                       | ns    | 11     |
| DD11   | DQS falling edge to SDCLK rising (output setup time) $(t_{DSS})$                              | 0.5                     | —                       | ns    |        |
| DD12   | DQS falling edge from SDCLK rising (output hold time) ( $t_{DSH}$ )                           | 0.5                     | —                       | ns    |        |





Figure 16. DDR Write Timing



#### **Fast Ethernet AC Timing Specifications**

| Num | Characteristic                                                        | Min | Max | Unit | Notes |
|-----|-----------------------------------------------------------------------|-----|-----|------|-------|
| P7  | PCI signals (0–50 Mhz) - Input Hold (t <sub>IH</sub> )                | 0   |     | ns   | 5     |
| P8  | PCI REQ/GNT (33 < PCI $\leq$ 50Mhz) - Output valid (t <sub>DV</sub> ) | _   | 6   | ns   | 6     |
| P9  | PCI REQ/GNT (0 < PCI $\leq$ 33Mhz) - Output valid (t <sub>DV</sub> )  |     | 12  | ns   |       |
| P10 | PCI REQ/GNT (33 < PCI $\leq$ 50Mhz) - Input Setup (t <sub>IS</sub> )  |     | 5   | ns   |       |
| P11 | PCI REQ (0 < PCI $\leq$ 33Mhz) - Input Setup (t <sub>IS</sub> )       | 12  | _   | ns   |       |
| P12 | PCI GNT (0 < PCI $\leq$ 33Mhz) - Input Setup (t <sub>IS</sub> )       | 10  | —   | ns   |       |

Table 14. PCI Timing Specifications (continued)

<sup>1</sup> Please see the reset configuration signals description in the "Signal Descriptions" chapter within the *MCF548x Reference Manual*. Also specific guidelines may need to be followed when operating the system PLL below certain frequencies.

 $^2$  Max cycle rate is determined by CLKIN and how the user has the system PLL configured.

<sup>3</sup> All signals defined as PCI bused signals. Does not include PTP (point-to-point) signals.

<sup>4</sup> PCI 2.2 spec does not require an output hold time. Although the MCF548X may provide a slight amount of hold, it is not required or guaranteed.

- <sup>5</sup> PCI 2.2 spec requires zero input hold.
- <sup>6</sup> These signals are defined at PTP (Point-to-point) in the PCI 2.2 spec.



# 11 Fast Ethernet AC Timing Specifications

### 11.1 MII/7-WIRE Interface Timing Specs

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the EMAC\_10\_100 I/O signals.

The following timing specs meet the requirements for MII and 7-Wire style interfaces for a range of transceiver devices. If this interface is to be used with a specific transceiver device the timing specs may be altered to match that specific transceiver.



| Num | Characteristic                      | Min | Max | Unit         |
|-----|-------------------------------------|-----|-----|--------------|
| M1  | RXD[3:0], RXDV, RXER to RXCLK setup | 5   | _   | ns           |
| M2  | RXCLK to RXD[3:0], RXDV, RXER hold  | 5   |     | ns           |
| M3  | RXCLK pulse width high              | 35% | 65% | RXCLK period |
| M4  | RXCLK pulse width low               | 35% | 65% | RXCLK period |





Figure 19. MII Receive Signal Timing Diagram

### 11.2 MII Transmit Signal Timing

#### Table 16. MII Transmit Signal Timing

| Num | Characteristic                        | Min | Мах | Unit         |
|-----|---------------------------------------|-----|-----|--------------|
| M5  | TXCLK to TXD[3:0], TXEN, TXER invalid | 0   | —   | ns           |
| M6  | TXCLK to TXD[3:0], TXEN, TXER valid   |     | 25  | ns           |
| M7  | TXCLK pulse width high                | 35% | 65% | TXCLK period |
| M8  | TXCLK pulse width low                 | 35% | 65% | TXCLK period |



Figure 20. MII Transmit Signal Timing Diagram

MCF548x ColdFire<sup>®</sup> Microprocessor, Rev. 4





# **12 General Timing Specifications**

Table 19 lists timing specifications for the GPIO, PSC, FlexCAN, DREQ, DACK, and external interrupts.

#### **Table 19. General AC Timing Specifications**

| Name | Characteristic                                 |   | Мах | Unit   |  |
|------|------------------------------------------------|---|-----|--------|--|
| G1   | CLKIN high to signal output valid              | — | 2   | PSTCLK |  |
| G2   | 2 CLKIN high to signal invalid (output hold) 0 |   |     |        |  |
| G3   | Signal input pulse width                       | 2 |     | PSTCLK |  |

# 13 I<sup>2</sup>C Input/Output Timing Specifications

Table 20 lists specifications for the I<sup>2</sup>C input timing parameters shown in Figure 23.

### Table 20. I<sup>2</sup>C Input Timing Specifications between SCL and SDA

| Num | Characteristic                                                             | Min | Max | Units      |
|-----|----------------------------------------------------------------------------|-----|-----|------------|
| 11  | Start condition hold time                                                  | 2   | —   | Bus clocks |
| 12  | Clock low period                                                           | 8   | —   | Bus clocks |
| 13  | SCL/SDA rise time ( $V_{IL} = 0.5 \text{ V}$ to $V_{IH} = 2.4 \text{ V}$ ) | _   | 1   | mS         |
| 14  | Data hold time                                                             | 0   | —   | ns         |
| 15  | SCL/SDA fall time ( $V_{IH} = 2.4 \text{ V}$ to $V_{IL} = 0.5 \text{ V}$ ) | —   | 1   | mS         |
| 16  | Clock high time                                                            | 4   | _   | Bus clocks |
| 17  | Data setup time                                                            | 0   | —   | ns         |
| 18  | Start condition setup time (for repeated start condition only)             | 2   |     | Bus clocks |
| 19  | Stop condition setup time                                                  | 2   |     | Bus clocks |

Table 21 lists specifications for the I<sup>2</sup>C output timing parameters shown in Figure 23.

### Table 21. I<sup>2</sup>C Output Timing Specifications between SCL and SDA

| Num             | Characteristic                                                            | Min | Max | Units      |
|-----------------|---------------------------------------------------------------------------|-----|-----|------------|
| 11 <sup>1</sup> | Start condition hold time                                                 | 6   | _   | Bus clocks |
| l2 <sup>1</sup> | Clock low period                                                          | 10  | _   | Bus clocks |
| 13 <sup>2</sup> | SCL/SDA rise time (V <sub>IL</sub> = 0.5 V to V <sub>IH</sub> = 2.4 V)    | —   |     | μS         |
| 14 <sup>1</sup> | Data hold time                                                            | 7   |     | Bus clocks |
| 15 <sup>3</sup> | SCL/SDA fall time ( $V_{IH} = 2.4 \text{ V to } V_{IL} = 0.5 \text{ V}$ ) | —   | 3   | ns         |
| 16 <sup>1</sup> | Clock high time                                                           | 10  |     | Bus clocks |
| 17 <sup>1</sup> | Data setup time                                                           | 2   |     | Bus clocks |
| 18 <sup>1</sup> | Start condition setup time (for repeated start condition only)            | 20  | _   | Bus clocks |
| 19 <sup>1</sup> | Stop condition setup time                                                 | 10  | _   | Bus clocks |

#### JTAG and Boundary Scan Timing

- <sup>1</sup> Output numbers depend on the value programmed into the IFDR; an IFDR programmed with the maximum frequency (IFDR = 0x20) results in minimum output timings as shown in Table 21. The I<sup>2</sup>C interface is designed to scale the actual data transition time to move it to the middle of the SCL low period. The actual position is affected by the prescale and division values programmed into the IFDR; however, the numbers given in Table 21 are minimum values.
- <sup>2</sup> Because SCL and SDA are open-collector-type outputs, which the processor can only actively drive low, the time SCL or SDA take to reach a high level depends on external signal capacitance and pull-up resistor values.
- <sup>3</sup> Specified at a nominal 50-pF load.

Figure 23 shows timing for the values in Table 20 and Table 21.



Figure 23. I<sup>2</sup>C Input/Output Timings

# 14 JTAG and Boundary Scan Timing

Table 22. JTAG and Boundary Scan Timing

| Num | Characteristics <sup>1</sup>                       | Symbol              | Min   | Мах  | Unit            |
|-----|----------------------------------------------------|---------------------|-------|------|-----------------|
| J1  | TCLK Frequency of Operation                        | f <sub>JCYC</sub>   | DC    | 10   | MHz             |
| J2  | TCLK Cycle Period                                  | t <sub>JCYC</sub>   | 2     | _    | t <sub>CK</sub> |
| J3  | TCLK Clock Pulse Width                             | t <sub>JCW</sub>    | 15.15 | _    | ns              |
| J4  | TCLK Rise and Fall Times                           | t <sub>JCRF</sub>   | 0.0   | 3.0  | ns              |
| J5  | Boundary Scan Input Data Setup Time to TCLK Rise   | t <sub>BSDST</sub>  | 5.0   | -    | ns              |
| J6  | Boundary Scan Input Data Hold Time after TCLK Rise | t <sub>BSDHT</sub>  | 24.0  |      | ns              |
| J7  | TCLK Low to Boundary Scan Output Data Valid        | t <sub>BSDV</sub>   | 0.0   | 15.0 | ns              |
| J8  | TCLK Low to Boundary Scan Output High Z            | t <sub>BSDZ</sub>   | 0.0   | 15.0 | ns              |
| J9  | TMS, TDI Input Data Setup Time to TCLK Rise        | t <sub>TAPBST</sub> | 5.0   | _    | ns              |
| J10 | TMS, TDI Input Data Hold Time after TCLK Rise      | t <sub>TAPBHT</sub> | 10.0  | -    | ns              |
| J11 | TCLK Low to TDO Data Valid                         | t <sub>TDODV</sub>  | 0.0   | 20.0 | ns              |
| J12 | TCLK Low to TDO High Z                             | t <sub>TDODZ</sub>  | 0.0   | 15.0 | ns              |
| J13 | TRST Assert Time                                   | t <sub>TRSTAT</sub> | 100.0 | —    | ns              |
| J14 | TRST Setup Time (Negation) to TCLK High            | t <sub>TRSTST</sub> | 10.0  | _    | ns              |

<sup>1</sup> MTMOD is expected to be a static signal. Hence, it is not associated with any timing







#### JTAG and Boundary Scan Timing

Table 23 lists specifications for the debug AC timing parameters shown in Figure 29.

 Table 23. Debug AC Timing Specifications

| Num             | Characteristic           | 50 MHz |     | Unite   |  |
|-----------------|--------------------------|--------|-----|---------|--|
| Num             | Characteristic           | Min    | Max | Onits   |  |
| D1              | PSTDDATA to PSTCLK setup | 4.5    | _   | ns      |  |
| D2              | PSTCLK to PSTDDATA hold  | 4.5    | _   | ns      |  |
| D3              | DSI-to-DSCLK setup       | 1      | _   | PSTCLKs |  |
| D4 <sup>1</sup> | DSCLK-to-DSO hold        | 4      | _   | PSTCLKs |  |
| D5              | DSCLK cycle time         | 5      | _   | PSTCLKs |  |

<sup>1</sup> DSCLK and DSI are synchronized internally. D4 is measured from the synchronized DSCLK input relative to the rising edge of CLKOUT.

Figure 28 shows real-time trace timing for the values in Table 23.



Figure 28. Real-Time Trace AC Timing

Figure 29 shows BDM serial port AC timing for the values in Table 23.



Figure 29. BDM Serial Port AC Timing





## **15 DSPI Electrical Specifications**

Table 24 lists DSPI timings.

| Table 24. DSPI Modul | es AC Timing | Specifications |
|----------------------|--------------|----------------|
|----------------------|--------------|----------------|

| Name | Characteristic                                    | Min            | Max              | Unit |
|------|---------------------------------------------------|----------------|------------------|------|
| DS1  | DSPI_CS[3:0] to DSPI_CLK                          | $1 \times tck$ | $510 \times tck$ | ns   |
| DS2  | DSPI_CLK high to DSPI_DOUT valid.                 | _              | 12               | ns   |
| DS3  | DSPI_CLK high to DSPI_DOUT invalid. (Output hold) | 2              | —                | ns   |
| DS4  | DSPI_DIN to DSPI_CLK (Input setup)                | 10             | —                | ns   |
| DS5  | DSPI_DIN to DSPI_CLK (Input hold)                 | 10             | _                | ns   |

The values in Table 24 correspond to Figure 30.



Figure 30. DSPI Timing

# **16 Timer Module AC Timing Specifications**

Table 25 lists timer module AC timings.

Table 25. Timer Module AC Timing Specifications

| Name | Characteristic                        | 0–50 MHz |     | Unit   |
|------|---------------------------------------|----------|-----|--------|
| Nume | Name                                  | Min      | Max | onit   |
| T1   | TIN0 / TIN1 / TIN2 / TIN3 cycle time  |          | _   | PSTCLK |
| T2   | TIN0 / TIN1 / TIN2 / TIN3 pulse width | 1        |     | PSTCLK |



**Revision History** 

# 18 Revision History

| Revision<br>Number | Date              | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.2                | August 29, 2005   | Table 7: Changed C1 minimum spec from 15.15 ns to 20 ns and maximumspec from 33.3 ns to 40 ns.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2.3                | August 30, 2005   | Table 22: Changed J11 maximum from 15 ns to 20 ns.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2.4                | December 14, 2005 | Table 9: Changed heading maximum from 66 MHz to 50 MHz.Table 10: Changed frequency of operation maximum from 66 MHz to 50 MHzand corresponding FB1 minimum from 15.15 ns to 20 ns.Table 10: Changed FB1 maximum from 33.33 ns to 40 ns.Table 14: Changed frequency of operation maximum from 66 MHz to 50 MHzand corresponding FB1 minimum from 15.15 ns to 20 ns.Table 14: Changed frequency of operation maximum from 66 MHz to 50 MHzand corresponding FB1 minimum from 15.15 ns to 20 ns.Table 14: Changed FB1 maximum from 33.33 ns to 40 ns.Table 14: Changed FB1 maximum from 33.33 ns to 40 ns.Table 14: Changed various entry descriptions from "(33 < PCI ≤ 66 Mhz)" to |
| 3                  | February 20, 2007 | Table 4: Updated DC electrical specifications, V <sub>IL</sub> and V <sub>IH</sub> .Table 6: Changed FlexBus output load from 20pF to 30pF.Added Section 4.3, "General USB Layout Guidelines."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4                  | December 4, 2007  | Figure 2: Changed resistor value from 10W to 10ΩFigure 3: Changed note 1 in from "IVDD should not exceed EVDD, SD VDDor PLL VDD by more than 0.4V" to "IVDD should not exceed EVDD or SDVDD by more than 0.4V"to "IVDD should not exceed EVDD or SDVDD by more than 0.4V"Table 3: Updated thermal information for θ <sub>JMA</sub> , θ <sub>JB</sub> , and θ <sub>JC</sub> Table 4: Added input leakage current spec.Table 6: Added footnote regarding pads having balanced source & sinkcurrent.Table 9: Added RSTI pulse duration spec.Added features list, pinout drawing, block diagram, and case outline.                                                                    |