# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4F                                                         |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 64MHz                                                                    |
| Connectivity               | CANbus, FlexIO, I <sup>2</sup> C, LINbus, SPI, UART/USART                |
| Peripherals                | POR, PWM, WDT                                                            |
| Number of I/O              | 89                                                                       |
| Program Memory Size        | 512KB (512K x 8)                                                         |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 4K x 8                                                                   |
| RAM Size                   | 64K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                              |
| Data Converters            | A/D 16x12b SAR; D/A1x8b                                                  |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 100-LFBGA                                                                |
| Supplier Device Package    | 100-MAPBGA (11x11)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/fs32k144mat0cmht |
|                            |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Communications interfaces
  - Up to three Low Power Universal Asynchronous Receiver/Transmitter (LPUART/LIN) modules with DMA support and low power availability
  - Up to three Low Power Serial Peripheral Interface (LPSPI) modules with DMA support and low power availability
  - Up to two Low Power Inter-Integrated Circuit (LPI2C) modules with DMA support and low power availability
  - Up to three FlexCAN modules (with optional CAN-FD support)
  - FlexIO module for emulation of communication protocols and peripherals (UART, I2C, SPI, I2S, LIN, PWM, etc).
  - Up to one 10/100Mbps Ethernet with IEEE1588 support and two Synchronous Audio Interface (SAI) modules.
- Safety and Security
  - Cryptographic Services Engine (CSEc) implements a comprehensive set of cryptographic functions as described in the SHE (Secure Hardware Extension) Functional Specification. Note: CSEc (Security) or EEPROM writes/erase will trigger error flags in HSRUN mode (112 MHz) because this use case is not allowed to execute simultaneously. The device will need to switch to RUN mode (80 MHz) to execute CSEc (Security) or EEPROM writes/erase.
  - 128-bit Unique Identification (ID) number
  - Error-Correcting Code (ECC) on flash and SRAM memories
  - System Memory Protection Unit (System MPU)
  - Cyclic Redundancy Check (CRC) module
  - Internal watchdog (WDOG)
  - External Watchdog monitor (EWM) module
- Timing and control
  - Up to eight independent 16-bit FlexTimers (FTM) modules, offering up to 64 standard channels (IC/OC/PWM)
  - One 16-bit Low Power Timer (LPTMR) with flexible wake up control
  - Two Programmable Delay Blocks (PDB) with flexible trigger system
  - One 32-bit Low Power Interrupt Timer (LPIT) with 4 channels
  - 32-bit Real Time Counter (RTC)
- Package
  - 32-pin QFN, 48-pin LQFP, 64-pin LQFP, 100-pin LQFP, 100-pin MAPBGA, 144-pin LQFP, 176-pin LQFP package options
- 16 channel DMA with up to 63 request sources using DMAMUX

#### Feature comparison





## 2 Feature comparison

The following figure summarizes the memory, peripherals and packaging options for the S32K1xx devices. All devices which share a common package are pin-to-pin compatible.

#### NOTE

Availability of peripherals depends on the pin availability in a particular package. For more information see *IO Signal* 

| Symbol                | Description                           | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|---------------------------------------|------|-------|------|------|-------|
| V <sub>LVW</sub>      | Falling low-voltage warning threshold | 4.19 | 4.305 | 4.5  | V    |       |
| V <sub>LVW_HYST</sub> | LVW hysteresis                        | —    | 75    | —    | mV   | 1     |
| V <sub>BG</sub>       | Bandgap voltage reference             | 0.97 | 1.00  | 1.03 | V    |       |

Table 5. V<sub>DD</sub> supply LVR, LVD and POR operating requirements (continued)

1. Rising threshold is the sum of falling threshold and hysteresis voltage.

## 4.6 Power mode transition operating behaviors

All specifications in the following table assume this clock configuration:

- RUN Mode:
  - Clock source: FIRC
  - SYS\_CLK/CORE\_CLK = 48 MHz
  - $BUS_CLK = 48 MHz$
  - FLASH\_CLK = 24 MHz
- HSRUN Mode:
  - Clock source: SPLL
  - SYS\_CLK/CORE\_CLK = 112 MHz
  - BUS\_CLK = 56 MHz
  - FLASH\_CLK = 28 MHz
- VLPR Mode:
  - Clock source: SIRC
  - SYS\_CLK/CORE\_CLK = 4 MHz
  - $BUS_CLK = 4 MHz$
  - FLASH\_CLK = 1 MHz
- STOP1/STOP2 Mode:
  - Clock source: FIRC
  - SYS\_CLK/CORE\_CLK = 48 MHz
  - $BUS\_CLK = 48 MHz$
  - FLASH\_CLK = 24 MHz
- VLPS Mode: All clock sources disabled <sup>1</sup>

#### Table 6. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                       | Min. | Тур. | Max. | Unit |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 2.7 V to execution of the first instruction across the operating temperature range of the chip. | —    | 325  | _    | μs   |

Table continues on the next page...

- 1. For S32K11x FIRC/SOSC
  - For S32K14x FIRC/SOSC/SPLL

# 5 I/O parameters

## 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL} + (V_{IH} - V_{IL})/2$ .

#### Figure 7. Input signal measurement reference

## 5.2 General AC specifications

These general purpose specifications apply to all signals configured for GPIO, UART, and timers.

| Symbol | Description                                                                                                  | Min.                                        | Max. | Unit                | Notes |
|--------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------|------|---------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path                           | 1.5                                         | —    | Bus clock<br>cycles | 1, 2  |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, passive filter disabled) — Asynchronous path | 50                                          | —    | ns                  | 3     |
| WFRST  | RESET input filtered pulse                                                                                   | —                                           | 10   | ns                  | 4     |
| WNFRST | RESET input not filtered pulse                                                                               | Maximum of<br>(100 ns, bus<br>clock period) | _    | ns                  | 5     |

Table 10. General switching specifications

- This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop and VLPS modes, the synchronizer is bypassed so shorter pulses can be recognized in that case.
- 2. The greater of synchronous and asynchronous timing must be met.
- 3. These pins do not have a passive filter on the inputs. This is the shortest pulse width that is guaranteed to be recognized.
- 4. Maximum length of RESET pulse which will be filtered by internal filter.
- 5. Minimum length of RESET pulse, guaranteed not to be filtered by the internal filter. This number depends on bus clock period also. For example, in VLPR mode bus clock is 4 MHz, which make clock period of 250 ns. In this case, minimum pulse width which will cause reset is 250 ns. For faster bus clock frequencies which have clock period less than 100 ns, the minimum pulse width not filtered will be 100 ns.

## 5.3 DC electrical specifications at 3.3 V Range

NOTE

For details on the pad types defined in Table 11 and Table 12, see Reference Manual section *IO Signal Table* and IO Signal Description Input Multiplexing sheet(s) attached with Reference Manual.

| Symbol                                              | Parameter                                                                           |                       | Unit                    | Notes                 |    |   |
|-----------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------|-------------------------|-----------------------|----|---|
|                                                     |                                                                                     | Min.                  | Тур.                    | Max.                  |    |   |
| V <sub>DD</sub>                                     | I/O Supply Voltage                                                                  | 2.7                   | 3.3                     | 4                     | V  | 1 |
| V <sub>ih</sub>                                     | Input Buffer High Voltage                                                           | $0.7 \times V_{DD}$   | _                       | V <sub>DD</sub> + 0.3 | V  | 2 |
| V <sub>il</sub>                                     | Input Buffer Low Voltage                                                            | V <sub>SS</sub> – 0.3 |                         | $0.3 \times V_{DD}$   | V  | 3 |
| V <sub>hys</sub>                                    | Input Buffer Hysteresis                                                             | $0.06 \times V_{DD}$  | _                       | —                     | V  |   |
| loh <sub>GPIO</sub><br>loh <sub>GPIO-HD_DSE_0</sub> | I/O current source capability measured when pad $V_{oh} = (V_{DD} - 0.8 \text{ V})$ | 3.5                   | —                       | _                     | mA |   |
| Iol <sub>GPIO</sub> -HD_DSE_0                       | I/O current sink capability measured when pad $V_{ol} = 0.8 \text{ V}$              | 3                     | _                       |                       | mA |   |
| Ioh <sub>GPIO-HD_DSE_1</sub>                        | I/O current source capability measured when pad $V_{oh} = (V_{DD} - 0.8 \text{ V})$ | 14                    | —                       | _                     | mA | 4 |
| IOI <sub>GPIO-HD_DSE_1</sub>                        | I/O current sink capability measured when pad $V_{\text{ol}}$ = 0.8 V               | 12                    | _                       | _                     | mA | 4 |
| loh <sub>GPIO-FAST_DSE_0</sub>                      | I/O current sink capability measured when pad $V_{oh}{=}V_{DD}{-}0.8~V$             | 9.5                   | _                       | _                     | mA | 5 |
| IOI <sub>GPIO-FAST_DSE_0</sub>                      | I/O current sink capability measured when pad $V_{\text{ol}}$ = 0.8 V               | 10                    | _                       | —                     | mA | 5 |
| Ioh <sub>GPIO-FAST_DSE_1</sub>                      | I/O current sink capability measured when pad $V_{oh}{=}V_{DD}{-}0.8~V$             | 16                    | _                       | —                     | mA | 5 |
| IOI <sub>GPIO-FAST_DSE_1</sub>                      | I/O current sink capability measured when pad $V_{\text{ol}}$ = 0.8 V               | 15.5                  | _                       | _                     | mA | 5 |
| IOHT                                                | Output high current total for all ports                                             | _                     | _                       | 100                   | mA |   |
| IIN                                                 | Input leakage current (per pin) for full tempera                                    | ture range at         | V <sub>DD</sub> = 3.3 V | /                     | ł  | 6 |
|                                                     | All pins other than high drive port pins                                            |                       | 0.005                   | 0.5                   | μA |   |
|                                                     | High drive port pins <sup>7</sup>                                                   |                       | 0.010                   | 0.5                   | μA | ] |
| R <sub>PU</sub>                                     | Internal pullup resistors                                                           | 20                    |                         | 60                    | kΩ | 8 |
| R <sub>PD</sub>                                     | Internal pulldown resistors                                                         | 20                    |                         | 60                    | kΩ | 9 |

1. S32K148 will operate from 2.7 V when executing from internal FIRC. When the PLL is engaged S32K148 is guaranteed to operate from 2.97 V. All other S32K family devices operate from 2.7 V in all modes.

- 2. For reset pads, same V<sub>ih</sub> levels are applicable
- 3. For reset pads, same V<sub>il</sub> levels are applicable
- 4. The value given is measured at high drive strength mode. For value at low drive strength mode see the loh\_Standard value given above.
- 5. For refernce only. Run simulations with the IBIS model and custom board for accurate results.

#### I/O parameters

| Symbol                   | DSE | Rise time (nS) <sup>1</sup> |       | Fall tim | ne (nS) <sup>1</sup> | Capacitance (pF) <sup>2</sup> |
|--------------------------|-----|-----------------------------|-------|----------|----------------------|-------------------------------|
|                          |     | Min.                        | Max . | Min.     | Max.                 |                               |
|                          |     | 17.3                        | 54.8  | 17.6     | 59.7                 | 200                           |
|                          | 1   | 1.1                         | 4.6   | 1.1      | 5.0                  | 25                            |
|                          |     | 2.0                         | 5.7   | 2.0      | 5.8                  | 50                            |
|                          |     | 5.4                         | 16.0  | 5.0      | 16.0                 | 200                           |
| tRF <sub>GPIO-FAST</sub> | 0   | 0.42                        | 2.2   | 0.37     | 2.2                  | 25                            |
|                          |     | 2.0                         | 5.0   | 1.9      | 5.2                  | 50                            |
|                          |     | 9.3                         | 18.8  | 8.5      | 19.3                 | 200                           |
|                          | 1   | 0.37                        | 0.9   | 0.35     | 0.9                  | 25                            |
|                          |     | 1.2                         | 2.7   | 1.2      | 2.9                  | 50                            |
|                          |     | 6.0                         | 11.8  | 6.0      | 12.3                 | 200                           |

#### Table 14. AC electrical specifications at 5 V Range (continued)

1. For reference only. Run simulations with the IBIS model and your custom board for accurate results.

2. Maximum capacitances supported on Standard IOs. However interface or protocol specific specifications might be different, for example for ENET, QSPI etc. . For protocol specific AC specifications, see respective sections.

## 5.7 Standard input pin capacitance

#### Table 15. Standard input pin capacitance

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_D</sub> | Input capacitance: digital pins | _    | 7    | pF   |

## NOTE

Please refer to External System Oscillator electrical specifications for EXTAL/XTAL pins.

## 5.8 Device clock specifications

### Table 16. Device clock specifications 1

| Symbol             | Description                      | Min. | Max. | Unit |
|--------------------|----------------------------------|------|------|------|
|                    | High Speed run mode <sup>2</sup> |      |      |      |
| f <sub>SYS</sub>   | System and core clock            | —    | 112  | MHz  |
| f <sub>BUS</sub>   | Bus clock                        | _    | 56   | MHz  |
| f <sub>FLASH</sub> | Flash clock                      | —    | 28   | MHz  |
|                    | Normal run mode (S32K11x series  | )    |      |      |
| f <sub>SYS</sub>   | System and core clock            | —    | 48   | MHz  |
| f <sub>BUS</sub>   | Bus clock                        | _    | 48   | MHz  |

Table continues on the next page...

|                       | Table 18.                                    | External S | ystem Osc | illator frequ | lency spec | ifications |         |      |       | Clock    |
|-----------------------|----------------------------------------------|------------|-----------|---------------|------------|------------|---------|------|-------|----------|
| Symbol                | Description                                  | м          | in.       | Тур.          |            | Max.       |         | Unit | Notes | ck inte  |
|                       |                                              | S32K14x    | S32K11x   | S32K14x       | S32K11x    | S32K14x    | S32K11x | 1    |       | <b>_</b> |
| f <sub>osc_hi</sub>   | Oscillator crystal or resonator<br>frequency | 4          |           | <u> </u>      |            | 40         |         | MHz  |       | face mo  |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)  | _          |           | _             |            | 50         | 48      | MHz  | 1     | odules   |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode) | 48         |           | 50            |            | 52         |         | %    | 1     |          |
| t <sub>cst</sub>      | Crystal Start-up Time                        |            |           |               |            |            |         |      |       |          |
|                       | 8 MHz low-gain mode (HGO=0)                  | -          | _         | 1.5           |            | -          |         | ms   | 2     |          |
|                       | 8 MHz high-gain mode (HGO=1)                 | —          |           | 2.5           |            | _          |         |      |       |          |
|                       | 40 MHz low-gain mode (HGO=0)                 | -          | _         | 2             | 2          | -          |         | 1    |       |          |
|                       | 40 MHz high-gain mode (HGO=1)                | -          | _         | 2             | 2          | _          | _       |      |       |          |

### Table 18. External System Oscillator frequency specifications

Frequencies below 40 MHz can be used for degraded duty cycle upto 40-60% Proper PC board layout procedures must be followed to achieve specifications. 1.

2.

## 6.2.4 Low Power Oscillator (LPO) electrical specifications Table 21. Low Power Oscillator (LPO) electrical specifications

| Symbol               | Parameter                               | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------------|------|------|------|------|
| F <sub>LPO</sub>     | Internal low power oscillator frequency | 113  | 128  | 139  | kHz  |
| T <sub>startup</sub> | Startup Time                            | _    | _    | 20   | μs   |

# 6.2.5 SPLL electrical specifications

Table 22. SPLL electrical specifications

| Symbol                               | Parameter                                          | Min.   | Тур. | Max.                                                       | Unit |
|--------------------------------------|----------------------------------------------------|--------|------|------------------------------------------------------------|------|
| F <sub>SPLL_REF</sub> <sup>1</sup>   | PLL Reference Frequency Range                      | 8      | —    | 16                                                         | MHz  |
| F <sub>SPLL_Input</sub> <sup>2</sup> | PLL Input Frequency                                | 8      | —    | 40                                                         | MHz  |
| F <sub>VCO_CLK</sub>                 | VCO output frequency                               | 180    | —    | 320                                                        | MHz  |
| F <sub>SPLL_CLK</sub>                | PLL output frequency                               | 90     | —    | 160                                                        | MHz  |
| J <sub>CYC_SPLL</sub>                | PLL Period Jitter (RMS) <sup>3</sup>               | •      | ·    |                                                            |      |
|                                      | at F <sub>VCO_CLK</sub> 180 MHz                    | _      | 120  | —                                                          | ps   |
|                                      | at F <sub>VCO_CLK</sub> 320 MHz                    | _      | 75   | —                                                          | ps   |
| J <sub>ACC_SPLL</sub>                | PLL accumulated jitter over 1µs (RMS) <sup>3</sup> |        |      |                                                            |      |
|                                      | at F <sub>VCO_CLK</sub> 180 MHz                    | _      | 1350 | —                                                          | ps   |
|                                      | at F <sub>VCO_CLK</sub> 320 MHz                    | _      | 600  | —                                                          | ps   |
| D <sub>UNL</sub>                     | Lock exit frequency tolerance                      | ± 4.47 | —    | ± 5.97                                                     | %    |
| T <sub>SPLL_LOCK</sub>               | Lock detector detection time <sup>4</sup>          | —      | _    | 150 × 10 <sup>-6</sup> +<br>1075(1/F <sub>SPLL_REF</sub> ) | S    |

1. F<sub>SPLL\_REF</sub> is PLL reference frequency range after the PREDIV. For PREDIV and MULT settings refer SCG\_SPLLCFG register of Reference Manual.

 F<sub>SPLL\_Input</sub> is PLL input frequency range before the PREDIV must be limited to the range 8 MHz to 40 MHz. This input source could be derived from a crystal oscillator or some other external square wave clock source using OSC bypass mode. For external clock source settings refer SCG\_SOSCCFG register of Reference Manual.

3. This specification was obtained using a NXP developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary

4. Lock detector detection time is defined as the time between PLL enablement and clock availability for system use.

# 6.3 Memory and memory interfaces

## 6.3.1 Flash memory module (FTFC) electrical specifications

This section describes the electrical characteristics of the flash memory module.

| Symbol                     | Descrip                                                               | Description <sup>1</sup>                                               |     | K142                                | S3  | 2K144                               | S32 | K146                                | S32 | K148                                |      |       |
|----------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------|-----|-------------------------------------|-----|-------------------------------------|-----|-------------------------------------|-----|-------------------------------------|------|-------|
|                            |                                                                       |                                                                        | Тур | Max                                 | Тур | Max                                 | Тур | Max                                 | Тур | Max                                 | Unit | Notes |
|                            | setting (32-bit<br>write complete,<br>ready for next<br>32-bit write) | Last (Nth)<br>32-bit write<br>(time for<br>write only,<br>not cleanup) | 200 | 550                                 | 200 | 550                                 | 200 | 550                                 | 200 | 550                                 |      |       |
| t <sub>quickwr</sub> Clnup | Quick Write<br>Cleanup<br>execution time                              |                                                                        | —   | (# of<br>Quick<br>Writes<br>) * 2.0 |     | (# of<br>Quick<br>Writes )<br>* 2.0 |     | (# of<br>Quick<br>Writes<br>) * 2.0 |     | (# of<br>Quick<br>Writes<br>) * 2.0 | ms   | 7     |

Table 23. Flash command timing specifications for S32K14x (continued)

- 1. All command times assumes 25 MHz or greater flash clock frequency (for synchronization time between internal/external clocks).
- 2. Maximum times for erase parameters based on expectations at cycling end-of-life.
- For all EEPROM Emulation terms, the specified timing shown assumes previous record cleanup has occurred. This may be verified by executing FCCOB Command 0x77, and checking FCCOB number 5 contents show 0x00 - No EEPROM issues detected.
- 4. 1st time EERAM writes after a Reset or SETRAM may incur additional overhead for EEE cleanup, resulting in up to 2× the times shown.
- 5. Only after the Nth write completes will any data be valid. Emulated EEPROM record scheme cleanup overhead may occur after this point even after a brownout or reset. If power on reset occurs before the Nth write completes, the last valid record set will still be valid and the new records will be discarded.
- 6. Quick Write times may take up to 550 µs, as additional cleanup may occur when crossing sector boundaries.
- 7. Time for emulated EEPROM record scheme overhead cleanup. Automatically done after last (Nth) write completes, assuming still powered. Or via SETRAM cleanup execution command is requested at a later point.

#### Table 24. Flash command timing specifications for S32K11x

| Symbol              | Descripti                        | on <sup>1</sup> | S32 | 2K116 | S   | 32K118 |      |       |
|---------------------|----------------------------------|-----------------|-----|-------|-----|--------|------|-------|
|                     |                                  |                 | Тур | Max   | Тур | Max    | Unit | Notes |
| t <sub>rd1blk</sub> | Read 1 Block execution           | 32 KB flash     | —   | 0.36  | —   | 0.36   | ms   |       |
|                     | time                             | 64 KB flash     | —   | —     | —   | _      |      |       |
|                     |                                  | 128 KB flash    | —   | 1.2   | —   | —      |      |       |
|                     |                                  | 256 KB flash    | —   | —     | —   | 2      |      |       |
|                     |                                  | 512 KB flash    | —   | —     | —   | _      |      |       |
| t <sub>rd1sec</sub> |                                  |                 | —   | 75    | —   | 75     | μs   |       |
| execution time      |                                  | 4 KB flash      | —   | 100   | —   | 100    |      |       |
| t <sub>pgmchk</sub> | Program Check<br>execution time  | —               | —   | 100   | -   | 100    | μs   |       |
| t <sub>pgm8</sub>   | Program Phrase<br>execution time | -               | 90  | 225   | 90  | 225    | μs   |       |
| t <sub>ersblk</sub> | Erase Flash Block                | 32 KB flash     | 15  | 300   | 15  | 300    | ms   | 2     |
|                     | execution time                   | 64 KB flash     | —   | _     | —   | _      |      |       |
|                     |                                  | 128 KB flash    | 120 | 1100  | —   | —      |      |       |
|                     |                                  | 256 KB flash    | —   | —     | 250 | 2125   |      |       |
|                     |                                  | 512 KB flash    | —   | —     | —   | —      |      |       |

Table continues on the next page ...



Figure 9. QuadSPI input timing (SDR mode) diagram



Figure 10. QuadSPI output timing (SDR mode) diagram



TIS-Setup Time TIH-Hold Time

Figure 11. QuadSPI input timing (HyperRAM mode) diagram







# 6.4 Analog modules

## 6.4.1 ADC electrical specifications

### 6.4.1.1 12-bit ADC operating conditions Table 27. 12-bit ADC operating conditions

| Symbol            | Description                           | Conditions                | Min.                                                                  | Typ. <sup>1</sup> | Max.                                                                  | Unit | Notes |
|-------------------|---------------------------------------|---------------------------|-----------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------|------|-------|
| V <sub>REFH</sub> | ADC reference voltage high            |                           | See Voltage<br>and current<br>operating<br>requirements<br>for values | V <sub>DDA</sub>  | See Voltage<br>and current<br>operating<br>requirements<br>for values | V    | 2     |
| V <sub>REFL</sub> | ADC reference voltage low             |                           | See Voltage<br>and current<br>operating<br>requirements<br>for values | 0                 | See Voltage<br>and current<br>operating<br>requirements<br>for values | mV   | 2     |
| V <sub>ADIN</sub> | Input voltage                         |                           | V <sub>REFL</sub>                                                     | —                 | V <sub>REFH</sub>                                                     | V    |       |
| R <sub>S</sub>    | Source impedendance                   | f <sub>ADCK</sub> < 4 MHz | —                                                                     | —                 | 5                                                                     | kΩ   |       |
| R <sub>SW1</sub>  | Channel Selection Switch<br>Impedance |                           | —                                                                     | 0.75              | 1.2                                                                   | kΩ   |       |
| R <sub>AD</sub>   | Sampling Switch Impedance             |                           | —                                                                     | 2                 | 5                                                                     | kΩ   |       |
| C <sub>P1</sub>   | Pin Capacitance                       |                           | —                                                                     | 10                |                                                                       | pF   |       |
| C <sub>P2</sub>   | Analog Bus Capacitance                |                           | —                                                                     |                   | 4                                                                     | pF   |       |
| Cs                | Sampling capacitance                  |                           | —                                                                     | 4                 | 5                                                                     | pF   |       |

Table continues on the next page...

## 6.4.1.2 12-bit ADC electrical characteristics

## NOTE

- ADC performance specifications are documented using a single ADC. For parallel/simultaneous operation of both ADCs, either for sampling the same channel by both ADCs or for sampling different channels by each ADC, some amount of decrease in performance can be expected. Care must be taken to stagger the two ADC conversions, in particular the sample phase, to minimize the impact of simultaneous conversions.
- On reduced pin packages where ADC reference pins are shared with supply pins, ADC analog performance characteristics may be impacted. The amount of variation will be directly impacted by the external PCB layout and hence care must be taken with PCB routing. See AN5426 for details

| Symbol               | Description                | Conditions <sup>1</sup> | Min. | Typ. <sup>2</sup> | Max.                                                 | Unit             | Notes      |
|----------------------|----------------------------|-------------------------|------|-------------------|------------------------------------------------------|------------------|------------|
| V <sub>DDA</sub>     | Supply voltage             |                         | 2.7  |                   | 3                                                    | V                |            |
| I <sub>DDA_ADC</sub> | Supply current per ADC     |                         | _    | 0.6               | _                                                    | mA               | 3          |
| SMPLTS               | Sample Time                |                         | 275  | _                 | Refer to<br>the<br><i>Reference</i><br><i>Manual</i> | ns               |            |
| TUE <sup>4</sup>     | Total unadjusted error     |                         | _    | ±4                | ±8                                                   | LSB <sup>5</sup> | 6, 7, 8, 9 |
| DNL                  | Differential non-linearity |                         | —    | ±1.0              | —                                                    | LSB <sup>5</sup> | 6, 7, 8, 9 |
| INL                  | Integral non-linearity     |                         | _    | ±2.0              | —                                                    | LSB <sup>5</sup> | 6, 7, 8, 9 |

Table 28. 12-bit ADC characteristics (2.7 V to 3 V) ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SS}$ )

- 1. All accuracy numbers assume the ADC is calibrated with V<sub>REFH</sub>=V<sub>DDA</sub>=V<sub>DD</sub>, with the calibration frequency set to less than or equal to half of the maximum specified ADC clock frequency.
- 2. Typical values assume V<sub>DDA</sub> = 3 V, Temp = 25 °C,  $f_{ADCK}$  = 40 MHz, R<sub>AS</sub>=20  $\Omega$ , and C<sub>AS</sub>=10 nF.
- 3. The ADC supply current depends on the ADC conversion rate.
- 4. Represents total static error, which includes offset and full scale error.
- 5. 1 LSB =  $(V_{REFH} V_{REFL})/2^N$
- 6. The specifications are with averaging and in standalone mode only. Performance may degrade depending upon device use case scenario. When using ADC averaging, refer to the *Reference Manual* to determine the most appropriate settings for AVGS.
- For ADC signals adjacent to V<sub>DD</sub>/V<sub>SS</sub> or XTAL/EXTAL or high frequency switching pins, some degradation in the ADC performance may be observed.
- 8. All values guarantee the performance of the ADC for multiple ADC input channel pins. When using ADC to monitor the internal analog parameters, assume minor degradation.
- 9. All the parameters in the table are given assuming system clock as the clocking source for ADC.





Figure 14. Typical hysteresis vs. Vin level (VDDA = 3.3 V, PMODE = 0)



Figure 15. Typical hysteresis vs. Vin level (VDDA = 3.3 V, PMODE = 1)

## Table 32. LPSPI electrical specifications1

| Num | Symbol                               |                                       | Conditions                            |                                    | Run                             | Mode <sup>2</sup>                  |      |                                    | HSRU | N Mode <sup>2</sup>                |                 | VLPR Mode                          |      |                                    |      | Uni |   |  |
|-----|--------------------------------------|---------------------------------------|---------------------------------------|------------------------------------|---------------------------------|------------------------------------|------|------------------------------------|------|------------------------------------|-----------------|------------------------------------|------|------------------------------------|------|-----|---|--|
|     |                                      |                                       |                                       | 5.0                                | V IO                            | 3.3                                | V IO | 5.0                                | V IO | 3.3                                | V IO            | 5.0                                | V IO | 3.3                                | V 10 | 1   |   |  |
|     |                                      |                                       |                                       | Min.                               | Max.                            | Min.                               | Max. | Min.                               | Max. | Min.                               | Max.            | Min.                               | Max. | Min.                               | Max. | 1   |   |  |
|     | f <sub>periph</sub> , 3, 4           | Peripheral                            | Slave                                 | -                                  | 40                              | -                                  | 40   | -                                  | 56   | -                                  | 56              | -                                  | 4    | -                                  | 4    | MH  |   |  |
|     |                                      | Frequency                             | Master                                | -                                  | 40                              | -                                  | 40   | -                                  | 56   | -                                  | 56              | -                                  | 4    | -                                  | 4    | ]   |   |  |
|     |                                      |                                       |                                       |                                    | Master<br>Loopback <sup>5</sup> | -                                  | 40   | -                                  | 48   | -                                  | 48              | -                                  | 48   | -                                  | 4    | -   | 4 |  |
|     |                                      |                                       | Master<br>Loopback(slow) <sup>6</sup> | -                                  | 48                              | -                                  | 48   | -                                  | 48   | -                                  | 48              | -                                  | 4    | -                                  | 4    |     |   |  |
| 1   | f <sub>op</sub> Frequency of         | Slave                                 | -                                     | 10                                 | -                               | 10                                 | -    | 14                                 | -    | 14 <sup>7</sup>                    | -               | 2                                  | -    | 2                                  | MH   |     |   |  |
|     |                                      | operation                             | Master                                | -                                  | 10                              | -                                  | 10   | -                                  | 14   | -                                  | 14 <sup>7</sup> | -                                  | 2    | -                                  | 2    | 1   |   |  |
|     |                                      | Master<br>Loopback <sup>5</sup>       | -                                     | 20                                 | -                               | 12                                 | -    | 24                                 | -    | 12                                 | -               | 2                                  | -    | 2                                  |      |     |   |  |
|     |                                      | Master<br>Loopback(slow) <sup>6</sup> | -                                     | 12                                 | -                               | 12                                 | -    | 12                                 | -    | 12                                 | -               | 2                                  | -    | 2                                  |      |     |   |  |
| 2   | 2 t <sub>SPSCK</sub> SPSCK<br>period |                                       | Slave                                 | 100                                | -                               | 100                                | -    | 72                                 | -    | 72                                 | -               | 500                                | -    | 500                                | -    | ns  |   |  |
|     |                                      | period                                | Master                                | 100                                | -                               | 100                                | -    | 72                                 | -    | 72                                 | -               | 500                                | -    | 500                                | -    |     |   |  |
|     |                                      |                                       | Master<br>Loopback <sup>5</sup>       | 50                                 | -                               | 83                                 | -    | 42                                 | -    | 83                                 | -               | 500                                | -    | 500                                | -    |     |   |  |
|     |                                      |                                       | Master<br>Loopback(slow) <sup>6</sup> | 83                                 | -                               | 83                                 | -    | 83                                 | -    | 83                                 | -               | 500                                | -    | 500                                | -    |     |   |  |
| 3   | t <sub>Lead</sub> <sup>8</sup>       | Enable lead                           | Slave                                 | -                                  | -                               | -                                  | -    | -                                  | -    | -                                  | -               | -                                  | -    | -                                  | -    | ns  |   |  |
|     |                                      | time (PCS to<br>SPSCK delay)          | Master                                |                                    | -                               |                                    | -    |                                    | -    |                                    | -               |                                    | -    |                                    | -    |     |   |  |
|     |                                      |                                       | Master<br>Loopback <sup>5</sup>       | 1-25                               |                                 | - <sup>-</sup> -25                 |      | - <sup>-</sup> -25                 |      | <sup>-</sup> -25                   |                 | -50                                |      | -50                                |      |     |   |  |
|     |                                      |                                       | Master<br>Loopback(slow) <sup>6</sup> | (PCSSCK+1)*t <sub>periph</sub> -25 |                                 | (PCSSCK+1)*t <sub>periph</sub> -25 |      | (PCSSCK+1)*t <sub>periph</sub> -25 |      | (PCSSCK+1)*t <sub>periph</sub> -25 |                 | (PCSSCK+1)*t <sub>periph</sub> -50 |      | (PCSSCK+1)*t <sub>periph</sub> -50 |      |     |   |  |

Table continues on the next page...

Communication modules

5

**Communication modules** 



Figure 21. LPSPI slave mode timing (CPHA = 1)

# 6.5.3 LPI2C electrical specifications

See General AC specifications for LPI2C specifications.

For supported baud rate see section 'Chip-specific LPI2C information' of the *Reference Manual*.

**Communication modules** 



Figure 23. SAI Timing — Slave modes

## 6.5.6 Ethernet AC specifications

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface.

The following table describes the MII electrical characteristics.

- Measurements are with maximum output load of 25 pF, input transition of 1 ns and pad configured with fastest slew settings (DSE = 1'b1).
- I/O operating voltage ranges from 2.97 V to 3.6 V
- While doing the mode transition (RUN -> HSRUN or HSRUN -> RUN ), the interface should be OFF.

| Symbol | Description                           | Min. | Max. | Unit         |
|--------|---------------------------------------|------|------|--------------|
| _      | RXCLK frequency                       | —    | 25   | MHz          |
| MII1   | RXCLK pulse width high                | 35%  | 65%  | RXCLK period |
| MII2   | RXCLK pulse width low                 | 35%  | 65%  | RXCLK period |
| MII3   | RXD[3:0], RXDV, RXER to RXCLK setup   | 5    | —    | ns           |
| MII4   | RXCLK to RXD[3:0], RXDV, RXER hold    | 5    | —    | ns           |
| _      | TXCLK frequency                       | —    | 25   | MHz          |
| MII5   | TXCLK pulse width high                | 35%  | 65%  | TXCLK period |
| MII6   | TXCLK pulse width low                 | 35%  | 65%  | TXCLK period |
| MII7   | TXCLK to TXD[3:0], TXEN, TXER invalid | 2    | —    | ns           |
| MII8   | TXCLK to TXD[3:0], TXEN, TXER valid   | —    | 25   | ns           |

Table 35. MII signal switching specifications

|                    | Symbol             | Symbol Description RUN Mode |       | HSRUN Mode |    | VLPR<br>Mode | Unit  |     |     |
|--------------------|--------------------|-----------------------------|-------|------------|----|--------------|-------|-----|-----|
|                    | f <sub>TRACE</sub> | Max Trace frequency         | 80    | 48         | 40 | 74.667       | 80    | 4   | MHz |
| ads                | t <sub>DVO</sub>   | Data Output Valid           | 4     | 4          | 4  | 4            | 4     | 20  | ns  |
| Trace on fast pads | t <sub>DIV</sub>   | Data Output Invalid         | -2    | -2         | -2 | -2           | -2    | -10 | ns  |
|                    | f <sub>TRACE</sub> | Max Trace frequency         | 22.86 | 24         | 20 | 22.4         | 22.86 | 4   | MHz |
| ads                | t <sub>DVO</sub>   | Data Output Valid           | 8     | 8          | 8  | 8            | 8     | 20  | ns  |
| Trace on slow pads | t <sub>DIV</sub>   | Data Output Invalid         | -4    | -4         | -4 | -4           | -4    | -10 | ns  |

 Table 39.
 Trace specifications (continued)





## 6.6.3 JTAG electrical specifications

# Table 41. Thermal characteristics for 32-pin QFN and 48/64/100/144/176-pin LQFP package (continued)

| Rating                                  | Conditions            | Symbol | Package |         |         | Valu    | ues     |         |         | Unit |
|-----------------------------------------|-----------------------|--------|---------|---------|---------|---------|---------|---------|---------|------|
|                                         |                       |        |         | S32K116 | S32K118 | S32K142 | S32K144 | S32K146 | S32K148 |      |
| Thermal resistance, Junction to Package | Natural<br>Convection | ΨJT    | 32      | 1       | NA      | NA      | NA      | NA      | NA      |      |
| Top <sup>7</sup>                        |                       |        | 48      | 4       | 2       | NA      | NA      | NA      | NA      |      |
|                                         |                       |        | 64      | NA      | 2       | 2       | 2       | 2       | NA      |      |
|                                         |                       |        | 100     | NA      | NA      | 2       | 2       | 2       | NA      |      |
|                                         |                       |        | 144     | NA      | NA      | NA      | NA      | 2       | 1       |      |
|                                         |                       |        | 176     | NA      | NA      | NA      | NA      | NA      | 1       |      |

1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

2. Per JEDEC JESD51-2 with natural convection for horizontally oriented board. Board meets JESD51-9 specification for 1s or 2s2p board, respectively.

3. Per JEDEC JESD51-6 with forced convection for horizontally oriented board. Board meets JESD51-9 specification for 1s or 2s2p board, respectively.

4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).

6. Thermal resistance between the die and the solder pad on the bottom of the package. Interface resistance is ignored.

7. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

# 7.3 General notes for specifications at maximum junction temperature

An estimation of the chip junction temperature, T<sub>J</sub>, can be obtained from this equation:

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$

where:

- $T_A$  = ambient temperature for the package (°C)
- $R_{\theta JA}$  = junction to ambient thermal resistance (°C/W)
- $P_D$  = power dissipation in the package (W)

The junction to ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. Unfortunately, there are two values in common usage: the value determined on a single layer board and the value obtained on a board with two planes. For packages such as the PBGA, these values can be different by a factor of two. Which value is closer to the application depends on the power dissipated by other components on the board. The value obtained on a single layer board is appropriate for the tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated.

When a heat sink is used, the thermal resistance is expressed in the following equation as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

## $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$

where:

- $R_{\theta JA}$  = junction to ambient thermal resistance (°C/W)
- $R_{\theta JC}$  = junction to case thermal resistance (°C/W)
- $R_{\theta CA}$  = case to ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device related and cannot be influenced by the user. The user controls the thermal environment to change the case to ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device.

Rev. No.

Date

|   |               | <ul> <li>Updated 3.3 V numbers and added footnote against f<sub>op</sub>, t<sub>SU</sub>, ans t<sub>V</sub> in HSRUN Mode</li> <li>Added footnote to 't<sub>WSPSCK</sub>'</li> <li>Updated Thermal characteristics for S32K11x</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6 | 31 Jan 2018   | <ul> <li>Changed the representation of ARM trademark throughout.</li> <li>Removed S32K142 from 'Caution'</li> <li>In 'Key features', added the following note under 'Power management',<br/>'Memory and memory interfaces', and 'Reliability, safety and security': <ul> <li>No write or erase access to</li> </ul> </li> <li>In High-level architecture diagram for the S32K14x family, added the<br/>following footnote: <ul> <li>No write or erase access to</li> </ul> </li> <li>In High-level architecture diagram for the S32K11x family : <ul> <li>No write or erase access to</li> </ul> </li> <li>In High-level architecture diagram for the S32K11x family : <ul> <li>No write or erase access to</li> </ul> </li> <li>In High-level architecture diagram for the S32K11x family : <ul> <li>No write or erase access to</li> </ul> </li> <li>In High-level architecture diagram for the S32K11x family : <ul> <li>No write or erase access to</li> </ul> </li> <li>In High-level architecture diagram for the S32K11x family : <ul> <li>Ninor editorial update: Fixed the placement of SRAM, under 'Flash memory controller' block</li> </ul> </li> <li>Updated figure: S32K1xx product series comparison : <ul> <li>Updated footnote 1, and added against 'HSRUN' in addition to 'HW security module (CSEc)' and 'EEPROM emulated by FlexRAM'.</li> <li>Updated 'System RAM (including FlexRAM and MTB)' row for S32K144, S32K146, and S32K148.</li> <li>Updated channel count for S32K116 in row '12-bit SAR ADC (1 MSPS each)'.</li> </ul> </li> <li>Updated Ordering information</li> <li>Updated Flash timing specifications — commands for S32K148, S32K142, S32K146, S32K116, and S32K118.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7 | 19 April 2018 | <ul> <li>Changed Caution to Notes <ul> <li>Updated the wordings of Notes and removed S32K146</li> <li>Added 'Following two are the available'</li> </ul> </li> <li>In 'Key features': <ul> <li>Editorial updates</li> <li>Updated the note under Power management, Memory and memory interfaces, and Safety and security.</li> <li>Updated FlexIO under Communications interfaces</li> <li>Added ENET and SAI under Communications interfaces</li> <li>Updated Cryptographic Services Engine (CSEc) under 'Safety and security'</li> </ul> </li> <li>In High-level architecture diagram for the S32K14x family : <ul> <li>Minor editorial updates</li> <li>Updated note 3</li> </ul> </li> <li>In High-level architecture diagram for the S32K11x family : <ul> <li>Minor editorial updates</li> <li>Updated Frequency for S32K14x</li> <li>Updated Frequency for S32K14x</li> <li>Updated footnote 4</li> <li>Added footnote 5</li> </ul> </li> <li>In Ordering information : <ul> <li>Renamed section, updated the starting paragraph</li> <li>Updated the figure</li> </ul> </li> <li>In Voltage and current operating requirements, updated the note</li> <li>In Power consumption : <ul> <li>Updated specs for S32K146</li> <li>Removed section 'Modes configuration', amd moved its content under the figure and current operating requirements, and moved its content under the figure and current operating requirements, and moved its content under the figure and current operating requirements, and moved its content under the figure and current operating requirements, and moved its content under the figure and current operating requirements, and moved its content under the figure and current operating requirements, and moved its content under the figure and current operating requirements, and moved its content under the figure and current operating requirements, and moved its content under the figure and current operating requirements and moved its content under the figure and current operating requirements and moved its content under the figure and current operating requi</li></ul></li></ul> |

## Table 43. Revision History (continued)

**Substantial Changes** 

Table continues on the next page...

the fisrt paragraph.

In 12-bit ADC operating conditions :