### NXP USA Inc. - FS32K144MNT0MLHT Datasheet





#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4F                                                         |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 64MHz                                                                    |
| Connectivity               | CANbus, FlexIO, I <sup>2</sup> C, LINbus, SPI, UART/USART                |
| Peripherals                | POR, PWM, WDT                                                            |
| Number of I/O              | 58                                                                       |
| Program Memory Size        | 512KB (512K x 8)                                                         |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 4K x 8                                                                   |
| RAM Size                   | 64K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                              |
| Data Converters            | A/D 16x12b SAR; D/A1x8b                                                  |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 64-LQFP                                                                  |
| Supplier Device Package    | 64-LQFP (10x10)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/fs32k144mnt0mlht |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3.2 Ordering information



Product status

P: Prototype F: Qualified

Product type/brand S32: Automotive 32-bit MCU

Product line K: Arm Cortex MCUs

#### Series/Family

1: 1st product series 2: 2nd product series

#### Core platform/Performance

- 1: Arm Cortex M0+
- 4: Arm Cortex M4F

#### Memory size

|         | 2    | 4    | 6    | 8    |
|---------|------|------|------|------|
| S32K11x |      |      | 128K | 256K |
| S32K14x | 256K | 512K | 1M   | 2M   |

#### Ordering option

X: Speed

B: 48 MHz without DMA (S32K11x only) L: 48 MHz with DMA (S32K11x only) H: 80 MHz U<sup>1</sup>: 112 MHz (Not valid with M temperature/125C)

Y: Optional feature

- R: Base feature set
- F: CAN FD, FlexIO
- A1: CAN FD, FlexIO, Security
- E: Ethernet, Serial Audio Interface (S32K148 only) J<sup>1</sup>: Ethernet, Serial Audio Interface, CAN FD, FlexIO, Security (S32K148 only)

#### Wafer, Fab and revision

Fx: ATMC<sup>2</sup> Tx: GF XX: Flex #<sup>2</sup>

x0: 1st revision

#### Temperature

V: -40C to 105C M: -40C to 125C W: -40C to 150C<sup>2</sup>

#### Package

| Pins | LQFP | QFN | BGA |
|------|------|-----|-----|
| 32   | -    | FM  | -   |
| 48   | LF   | -   | -   |
| 64   | LH   | -   | -   |
| 100  | LL   | -   | ΜН  |
| 144  | LQ   | -   | -   |
| 176  | LU   | -   | -   |

Tape and Reel T: Trays/Tubes R: Tape and Reel

1. CSEc (Security) or EEPROM writes/erase will trigger error flags in HSRUN mode (112 MHz) because this use case is not allowed to execute simultaneously. The device will need to switch to RUN mode (80 MHz) to execute CSEc (Security) or EEPROM writes/erase.

2. Not supported yet

3. Part numbers no longer offered as standard include:

Ordering Option X (M:64MHz); Ordering Option Y (N: limited RAM. 16KB for K142, 48KB for K144, 96KB for K146, 192KB for K148 S: Security); Temperature (C: -40C to 85C)

#### NOTE

Not all part number combinations are available. See S32K1xx\_Orderable\_Part\_Number\_List.xlsx attached with the Datasheet for list of standard orderable parts.

## Figure 4. Ordering information

# 4.4 Power and ground pins



NOTE:  $V_{\text{DD}}$  and  $V_{\text{DDA}}$  must be shorted to a common source on PCB

Figure 5. Pinout decoupling



\*Note: VSSA and VSS are shorted at package level



# 4.5 LVR, LVD and POR operating requirements

## Table 5. V<sub>DD</sub> supply LVR, LVD and POR operating requirements

| Symbol                | Description                                        | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|----------------------------------------------------|------|-------|------|------|-------|
| V <sub>POR</sub>      | Rising and falling $V_{DD}$ POR detect voltage     | 1.1  | 1.6   | 2.0  | V    |       |
| V <sub>LVR</sub>      | LVR falling threshold (RUN, HSRUN, and STOP modes) | 2.50 | 2.58  | 2.7  | V    |       |
| V <sub>LVR_HYST</sub> | LVR hysteresis                                     |      | 45    |      | mV   | 1     |
| $V_{LVR_{LP}}$        | LVR falling threshold (VLPS/VLPR modes)            | 1.97 | 2.22  | 2.44 | V    |       |
| V <sub>LVD</sub>      | Falling low-voltage detect threshold               | 2.8  | 2.875 | 3    | V    |       |
| V <sub>LVD_HYST</sub> | LVD hysteresis                                     | —    | 50    | _    | mV   | 1     |

Table continues on the next page ...

### General

| Symbol | Description                            | Min. | Тур.  | Max.  | Unit |
|--------|----------------------------------------|------|-------|-------|------|
|        | $VLPS \rightarrow RUN$                 | 8    | —     | 17    | μs   |
|        | STOP1 → RUN                            | 0.07 | 0.075 | 0.08  | μs   |
|        | STOP2 → RUN                            | 0.07 | 0.075 | 0.08  | μs   |
|        | VLPR → RUN                             | 19   | —     | 26    | μs   |
|        | VLPR → VLPS                            | 5.1  | 5.7   | 6.5   | μs   |
|        | $VLPS \rightarrow VLPR$                | 18.8 | 23    | 27.75 | μs   |
|        | $RUN \rightarrow Compute operation$    | 0.72 | 0.75  | 0.77  | μs   |
|        | HSRUN → Compute operation              | 0.3  | 0.31  | 0.35  | μs   |
|        | RUN → STOP1                            | 0.35 | 0.38  | 0.4   | μs   |
|        | RUN → STOP2                            | 0.2  | 0.23  | 0.25  | μs   |
|        | $RUN \rightarrow VLPS$                 | 0.3  | 0.35  | 0.4   | μs   |
|        | $RUN \rightarrow VLPR$                 | 3.5  | 3.8   | 5     | μs   |
|        | VLPS → Asynchronous DMA Wakeup         | 105  | 110   | 125   | μs   |
|        | STOP1 → Asynchronous DMA Wakeup        | 1    | 1.1   | 1.3   | μs   |
|        | STOP2 → Asynchronous DMA Wakeup        | 1    | 1.1   | 1.3   | μs   |
|        | Pin reset $\rightarrow$ Code execution | _    | 214   | _     | μs   |

 Table 6. Power mode transition operating behaviors (continued)

## NOTE

HSRUN should only be used when frequencies in excess of 80 MHz are required. When using 80 MHz and below, RUN mode is the recommended operating mode.

# 4.7 Power consumption

The following table shows the power consumption targets for the device in various mode of operations. Attached *S32K1xx\_Power\_Modes \_Configuration.xlsx* details the modes used in gathering the power consumption data stated in the following table Table 7. For full functionality refer to table: Module operation in available power modes of the *Reference Manual*.

- 5. Several I/O have both high drive and normal drive capability selected by the associated Portx\_PCRn[DSE] control bit. All other GPIOs are normal drive only. For details refer to *SK3K144\_IO\_Signal\_Description\_Input\_Multiplexing.xlsx* attached with the *Reference Manual*.
- 6. Measured at input  $V = V_{SS}$
- 7. Measured at input  $V = V_{DD}$

| Symbol                   | DSE | Rise tir | ne (nS) <sup>1</sup> | Fall tin | ne (nS) <sup>1</sup> | Capacitance (pF) <sup>2</sup> |
|--------------------------|-----|----------|----------------------|----------|----------------------|-------------------------------|
|                          |     | Min.     | Max.                 | Min.     | Max.                 |                               |
| tRF <sub>GPIO</sub>      | NA  | 3.2      | 14.5                 | 3.4      | 15.7                 | 25                            |
|                          |     | 5.7      | 23.7                 | 6.0      | 26.2                 | 50                            |
|                          |     | 20.0     | 80.0                 | 20.8     | 88.4                 | 200                           |
| tRF <sub>GPIO-HD</sub>   | 0   | 3.2      | 14.5                 | 3.4      | 15.7                 | 25                            |
|                          |     | 5.7      | 23.7                 | 6.0      | 26.2                 | 50                            |
|                          |     | 20.0     | 80.0                 | 20.8     | 88.4                 | 200                           |
|                          | 1   | 1.5      | 5.8                  | 1.7      | 6.1                  | 25                            |
|                          |     | 2.4      | 8.0                  | 2.6      | 8.3                  | 50                            |
|                          |     | 6.3      | 22.0                 | 6.0      | 23.8                 | 200                           |
| tRF <sub>GPIO-FAST</sub> | 0   | 0.6      | 2.8                  | 0.5      | 2.8                  | 25                            |
|                          |     | 3.0      | 7.1                  | 2.6      | 7.5                  | 50                            |
|                          |     | 12.0     | 27.0                 | 10.3     | 26.8                 | 200                           |
|                          | 1   | 0.4      | 1.3                  | 0.38     | 1.3                  | 25                            |
|                          |     | 1.5      | 3.8                  | 1.4      | 3.9                  | 50                            |
|                          |     | 7.4      | 14.9                 | 7.0      | 15.3                 | 200                           |

# 5.5 AC electrical specifications at 3.3 V range

 Table 13. AC electrical specifications at 3.3 V Range

1. For reference only. Run simulations with the IBIS model and your custom board for accurate results.

2. Maximum capacitances supported on Standard IOs. However interface or protocol specific specifications might be different, for example for ENET, QSPI etc. . For protocol specific AC specifications, see respective sections.

# 5.6 AC electrical specifications at 5 V range

| Symbol                 | DSE | Rise time (nS) <sup>1</sup> |       | Fall time (nS) <sup>1</sup> |      | Capacitance (pF) <sup>2</sup> |
|------------------------|-----|-----------------------------|-------|-----------------------------|------|-------------------------------|
|                        |     | Min.                        | Max . | Min.                        | Max. |                               |
| tRF <sub>GPIO</sub>    | NA  | 2.8                         | 9.4   | 2.9                         | 10.7 | 25                            |
|                        |     | 5.0                         | 15.7  | 5.1                         | 17.4 | 50                            |
|                        |     | 17.3                        | 54.8  | 17.6                        | 59.7 | 200                           |
| tRF <sub>GPIO-HD</sub> | 0   | 2.8                         | 9.4   | 2.9                         | 10.7 | 25                            |
|                        |     | 5.0                         | 15.7  | 5.1                         | 17.4 | 50                            |

### Table 14. AC electrical specifications at 5 V Range

Table continues on the next page...



Figure 8. Oscillator connections scheme

| Table 17. External System Oscillator electrical specifications |
|----------------------------------------------------------------|
|----------------------------------------------------------------|

| Symbol                    | Description                                           | Min.                  | Тур. | Max.            | Unit | Notes |
|---------------------------|-------------------------------------------------------|-----------------------|------|-----------------|------|-------|
| <b>g</b> <sub>mXOSC</sub> | Crystal oscillator transconductance                   |                       |      |                 |      |       |
|                           | SCG_SOSCCFG[RANGE]=2'b10 for 4-8 MHz                  | 2.2                   | _    | 13.7            | mA/V |       |
|                           | SCG_SOSCCFG[RANGE]=2'b11 for 8-40 MHz                 | 16                    | _    | 47              | mA/V |       |
| V <sub>IL</sub>           | Input low voltage — EXTAL pin in external clock mode  | V <sub>SS</sub>       |      | 1.15            | V    |       |
| V <sub>IH</sub>           | Input high voltage — EXTAL pin in external clock mode | 0.7 * V <sub>DD</sub> | _    | V <sub>DD</sub> | V    |       |
| C <sub>1</sub>            | EXTAL load capacitance                                | _                     |      | _               |      | 1     |
| C <sub>2</sub>            | XTAL load capacitance                                 | _                     | _    | _               |      | 1     |
| R <sub>F</sub>            | Feedback resistor                                     |                       |      |                 |      | 2     |
|                           | Low-gain mode (HGO=0)                                 | _                     | _    | _               | MΩ   |       |

Table continues on the next page...

### Memory and memory interfaces

| Symbol                  | Description <sup>1</sup>                                            |                                                         | S32  | K142 | S3   | 2K144 | S32  | K146 | S32  | 2K148 |      |                                 |
|-------------------------|---------------------------------------------------------------------|---------------------------------------------------------|------|------|------|-------|------|------|------|-------|------|---------------------------------|
|                         |                                                                     |                                                         | Тур  | Max  | Тур  | Max   | Тур  | Max  | Тур  | Max   | Unit | Notes                           |
| t <sub>setram</sub>     | Set FlexRAM<br>Function                                             | Control<br>Code 0xFF                                    | 0.08 | —    | 0.08 | —     | 0.08 |      | 0.08 | _     | ms   | 3                               |
|                         | execution time                                                      | 32 KB<br>EEPROM<br>backup                               | 0.8  | 1.2  | 0.8  | 1.2   | 0.8  | 1.2  | _    | -     |      |                                 |
|                         |                                                                     | 48 KB<br>EEPROM<br>backup                               | 1    | 1.5  | 1    | 1.5   | 1    | 1.5  |      | _     |      |                                 |
|                         |                                                                     | 64 KB<br>EEPROM<br>backup                               | 1.3  | 1.9  | 1.3  | 1.9   | 1.3  | 1.9  | 1.3  | 1.9   |      |                                 |
| t <sub>eewr8b</sub>     | Byte write to<br>FlexRAM<br>execution time                          | 32 KB<br>EEPROM<br>backup                               | 385  | 1700 | 385  | 1700  | 385  | 1700 | _    | -     | μs   | 3 <sup>,</sup> 4                |
|                         |                                                                     | 48 KB<br>EEPROM<br>backup                               | 430  | 1850 | 430  | 1850  | 430  | 1850 | _    | -     |      |                                 |
|                         |                                                                     | 64 KB<br>EEPROM<br>backup                               | 475  | 2000 | 475  | 2000  | 475  | 2000 | 475  | 4000  |      |                                 |
| t <sub>eewr16b</sub>    | 16-bit write to<br>FlexRAM<br>execution time                        | 32 KB<br>EEPROM<br>backup                               | 385  | 1700 | 385  | 1700  | 385  | 1700 |      | _     | μs   | 3 <sup>,</sup> 4                |
|                         |                                                                     | 48 KB<br>EEPROM<br>backup                               | 430  | 1850 | 430  | 1850  | 430  | 1850 | _    | -     |      |                                 |
|                         |                                                                     | 64 KB<br>EEPROM<br>backup                               | 475  | 2000 | 475  | 2000  | 475  | 2000 | 475  | 4000  |      |                                 |
| t <sub>eewr32bers</sub> | 32-bit write to<br>erased FlexRAM<br>location<br>execution time     | _                                                       | 360  | 2000 | 360  | 2000  | 360  | 2000 | 360  | 2000  | μs   |                                 |
| t <sub>eewr32b</sub>    | 32-bit write to<br>FlexRAM<br>execution time                        | 32 KB<br>EEPROM<br>backup                               | 630  | 2000 | 630  | 2000  | 630  | 2000 | _    | -     | μs   | 3 <sup>,</sup> 4                |
|                         |                                                                     | 48 KB<br>EEPROM<br>backup                               | 720  | 2125 | 720  | 2125  | 720  | 2125 | _    | -     |      |                                 |
|                         |                                                                     | 64 KB<br>EEPROM<br>backup                               | 810  | 2250 | 810  | 2250  | 810  | 2250 | 810  | 4500  |      |                                 |
| t <sub>quickwr</sub>    | 32-bit Quick<br>Write execution                                     | 1st 32-bit<br>write                                     | 200  | 550  | 200  | 550   | 200  | 550  | 200  | 1100  | μs   | 4 <sup>,</sup> 5 <sup>,</sup> 6 |
|                         | time: Time from<br>CCIF clearing<br>(start the write)<br>until CCIF | 2nd through<br>Next to Last<br>(Nth-1) 32-<br>bit write | 150  | 550  | 150  | 550   | 150  | 550  | 150  | 550   |      |                                 |

 Table 23. Flash command timing specifications for S32K14x (continued)

Table continues on the next page...

| Symbol                  | Descriptio                                                   | on <sup>1</sup>        | S3   | 2K116 | S    | 32K118 |      |                  |
|-------------------------|--------------------------------------------------------------|------------------------|------|-------|------|--------|------|------------------|
|                         |                                                              |                        | Тур  | Max   | Тур  | Max    | Unit | Notes            |
| t <sub>ersscr</sub>     | Erase Flash Sector<br>execution time                         |                        | 12   | 130   | 12   | 130    | ms   | 2                |
| t <sub>pgmsec1k</sub>   | Program Section<br>execution time (1 KB<br>flash)            | —                      | 5    | —     | 5    | -      | ms   |                  |
| t <sub>rd1all</sub>     | Read 1s All Block<br>execution time                          |                        | _    | 1.7   | _    | 2.8    | ms   |                  |
| t <sub>rdonce</sub>     | Read Once execution time                                     |                        | _    | 30    | —    | 30     | μs   |                  |
| t <sub>pgmonce</sub>    | Program Once execution time                                  |                        | 90   | —     | 90   | _      | μs   |                  |
| t <sub>ersall</sub>     | Erase All Blocks<br>execution time                           |                        | 150  | 1500  | 230  | 2500   | ms   | 2                |
| t <sub>vfykey</sub>     | Verify Backdoor Access<br>Key execution time                 | _                      | —    | 35    | —    | 35     | μs   |                  |
| t <sub>ersallu</sub>    | Erase All Blocks<br>Unsecure execution time                  | _                      | 150  | 1500  | 230  | 2500   | ms   | 2                |
| t <sub>pgmpart</sub>    | Program Partition for<br>EEPROM execution time               | 32 KB EEPROM<br>backup | 71   | —     | 71   | -      | ms   | 3                |
|                         |                                                              | 64 KB EEPROM<br>backup | —    | —     | —    | -      |      |                  |
| t <sub>setram</sub>     | Set FlexRAM Function execution time                          | Control Code<br>0xFF   | 0.08 | —     | 0.08 | -      | ms   | 3                |
|                         |                                                              | 32 KB EEPROM<br>backup | 0.8  | 1.2   | 0.8  | 1.2    |      |                  |
|                         |                                                              | 48 KB EEPROM<br>backup | —    | —     | —    | -      |      |                  |
|                         |                                                              | 64 KB EEPROM<br>backup | —    | —     | —    | —      |      |                  |
| t <sub>eewr8b</sub>     | Byte write to FlexRAM execution time                         | 32 KB EEPROM<br>backup | 385  | 1700  | 385  | 1700   | μs   | 3 <sup>,</sup> 4 |
|                         |                                                              | 48 KB EEPROM<br>backup | —    | —     | —    | _      |      |                  |
|                         |                                                              | 64 KB EEPROM<br>backup | —    | _     | _    | —      |      |                  |
| t <sub>eewr16b</sub>    | 16-bit write to FlexRAM execution time                       | 32 KB EEPROM<br>backup | 385  | 1700  | 385  | 1700   | μs   | 3 <sup>,</sup> 4 |
|                         |                                                              | 48 KB EEPROM<br>backup | —    | —     | -    | -      |      |                  |
|                         |                                                              | 64 KB EEPROM<br>backup | -    | _     | -    | -      |      |                  |
| t <sub>eewr32bers</sub> | 32-bit write to erased<br>FlexRAM location<br>execution time | _                      | 360  | 2000  | 360  | 2000   | μs   |                  |

 Table 24. Flash command timing specifications for S32K11x (continued)

Table continues on the next page...



Figure 9. QuadSPI input timing (SDR mode) diagram



Figure 10. QuadSPI output timing (SDR mode) diagram



TIS-Setup Time TIH-Hold Time

Figure 11. QuadSPI input timing (HyperRAM mode) diagram

## 6.4.1.2 12-bit ADC electrical characteristics

## NOTE

- ADC performance specifications are documented using a single ADC. For parallel/simultaneous operation of both ADCs, either for sampling the same channel by both ADCs or for sampling different channels by each ADC, some amount of decrease in performance can be expected. Care must be taken to stagger the two ADC conversions, in particular the sample phase, to minimize the impact of simultaneous conversions.
- On reduced pin packages where ADC reference pins are shared with supply pins, ADC analog performance characteristics may be impacted. The amount of variation will be directly impacted by the external PCB layout and hence care must be taken with PCB routing. See AN5426 for details

| Symbol               | Description                | Conditions <sup>1</sup> | Min. | Typ. <sup>2</sup> | Max.                                                 | Unit             | Notes      |
|----------------------|----------------------------|-------------------------|------|-------------------|------------------------------------------------------|------------------|------------|
| V <sub>DDA</sub>     | Supply voltage             |                         | 2.7  | _                 | 3                                                    | V                |            |
| I <sub>DDA_ADC</sub> | Supply current per ADC     |                         | _    | 0.6               | _                                                    | mA               | 3          |
| SMPLTS               | Sample Time                |                         | 275  | _                 | Refer to<br>the<br><i>Reference</i><br><i>Manual</i> | ns               |            |
| TUE <sup>4</sup>     | Total unadjusted error     |                         | _    | ±4                | ±8                                                   | LSB <sup>5</sup> | 6, 7, 8, 9 |
| DNL                  | Differential non-linearity |                         | _    | ±1.0              | _                                                    | LSB <sup>5</sup> | 6, 7, 8, 9 |
| INL                  | Integral non-linearity     |                         | _    | ±2.0              | —                                                    | LSB <sup>5</sup> | 6, 7, 8, 9 |

Table 28. 12-bit ADC characteristics (2.7 V to 3 V) ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SS}$ )

- 1. All accuracy numbers assume the ADC is calibrated with V<sub>REFH</sub>=V<sub>DDA</sub>=V<sub>DD</sub>, with the calibration frequency set to less than or equal to half of the maximum specified ADC clock frequency.
- 2. Typical values assume V<sub>DDA</sub> = 3 V, Temp = 25 °C,  $f_{ADCK}$  = 40 MHz, R<sub>AS</sub>=20  $\Omega$ , and C<sub>AS</sub>=10 nF.
- 3. The ADC supply current depends on the ADC conversion rate.
- 4. Represents total static error, which includes offset and full scale error.
- 5. 1 LSB =  $(V_{REFH} V_{REFL})/2^N$
- 6. The specifications are with averaging and in standalone mode only. Performance may degrade depending upon device use case scenario. When using ADC averaging, refer to the *Reference Manual* to determine the most appropriate settings for AVGS.
- For ADC signals adjacent to V<sub>DD</sub>/V<sub>SS</sub> or XTAL/EXTAL or high frequency switching pins, some degradation in the ADC performance may be observed.
- 8. All values guarantee the performance of the ADC for multiple ADC input channel pins. When using ADC to monitor the internal analog parameters, assume minor degradation.
- 9. All the parameters in the table are given assuming system clock as the clocking source for ADC.

# 6.5 Communication modules

# 6.5.1 LPUART electrical specifications

Refer to General AC specifications for LPUART specifications.

## 6.5.1.1 Supported baud rate

Baud rate = Baud clock / ((OSR+1) \* SBR).

For details, see section: 'Baud rate generation' of the Reference Manual.

# 6.5.2 LPSPI electrical specifications

The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic LPSPI timing modes.

- All timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$  thresholds.
- All measurements are with maximum output load of 50 pF, input transition of 1 ns and pad configured with fastest slew setting ( DSE = 1 ).

# Table 32. LPSPI electrical specifications1

| Num | um Symbol Description          |                              | Conditions                            |                                    | Run  | Mode <sup>2</sup>                  |      |                                    | HSRU | N Mode <sup>2</sup>                |                 |                                    | VLPR | Mode                               |      | Uni |
|-----|--------------------------------|------------------------------|---------------------------------------|------------------------------------|------|------------------------------------|------|------------------------------------|------|------------------------------------|-----------------|------------------------------------|------|------------------------------------|------|-----|
|     |                                |                              |                                       | 5.0                                | V IO | 3.3                                | V IO | 5.0                                | V IO | 3.3                                | V IO            | 5.0                                | V IO | 3.3                                | V 10 | 1   |
|     |                                |                              |                                       | Min.                               | Max. | Min.                               | Max. | Min.                               | Max. | Min.                               | Max.            | Min.                               | Max. | Min.                               | Max. | 1   |
|     | f <sub>periph</sub> , 3, 4     | Peripheral                   | Slave                                 | -                                  | 40   | -                                  | 40   | -                                  | 56   | -                                  | 56              | -                                  | 4    | -                                  | 4    | MH  |
|     |                                | Frequency                    | Master                                | -                                  | 40   | -                                  | 40   | -                                  | 56   | -                                  | 56              | -                                  | 4    | -                                  | 4    | 1   |
|     |                                |                              | Master<br>Loopback <sup>5</sup>       | -                                  | 40   | -                                  | 48   | -                                  | 48   | -                                  | 48              | -                                  | 4    | -                                  | 4    |     |
|     |                                |                              | Master<br>Loopback(slow) <sup>6</sup> | -                                  | 48   | -                                  | 48   | -                                  | 48   | -                                  | 48              | -                                  | 4    | -                                  | 4    |     |
| 1   | f <sub>op</sub>                | Frequency of                 | Slave                                 | -                                  | 10   | -                                  | 10   | -                                  | 14   | -                                  | 14 <sup>7</sup> | -                                  | 2    | -                                  | 2    | MH  |
|     |                                | operation                    | Master                                | -                                  | 10   | -                                  | 10   | -                                  | 14   | -                                  | 14 <sup>7</sup> | -                                  | 2    | -                                  | 2    | 1   |
|     |                                |                              | Master<br>Loopback <sup>5</sup>       | -                                  | 20   | -                                  | 12   | -                                  | 24   | -                                  | 12              | -                                  | 2    | -                                  | 2    |     |
|     |                                |                              | Master<br>Loopback(slow) <sup>6</sup> | -                                  | 12   | -                                  | 12   | -                                  | 12   | -                                  | 12              | -                                  | 2    | -                                  | 2    |     |
| 2   | t <sub>SPSCK</sub>             | SPSCK<br>period              | Slave                                 | 100                                | -    | 100                                | -    | 72                                 | -    | 72                                 | -               | 500                                | -    | 500                                | -    | ns  |
|     |                                |                              | Master                                | 100                                | -    | 100                                | -    | 72                                 | -    | 72                                 | -               | 500                                | -    | 500                                | -    |     |
|     |                                |                              | Master<br>Loopback <sup>5</sup>       | 50                                 | -    | 83                                 | -    | 42                                 | -    | 83                                 | -               | 500                                | -    | 500                                | -    |     |
|     |                                |                              | Master<br>Loopback(slow) <sup>6</sup> | 83                                 | -    | 83                                 | -    | 83                                 | -    | 83                                 | -               | 500                                | -    | 500                                | -    |     |
| 3   | t <sub>Lead</sub> <sup>8</sup> | Enable lead                  | Slave                                 | -                                  | -    | -                                  | -    | -                                  | -    | -                                  | -               | -                                  | -    | -                                  | -    | ns  |
|     |                                | time (PCS to<br>SPSCK delay) | Master                                |                                    | -    |                                    | -    |                                    | -    |                                    | -               |                                    | -    |                                    | -    | 1   |
|     |                                | Master                       | Master<br>Loopback <sup>5</sup>       | -25                                |      | - <sup>-</sup> -25                 |      | - <sup>-</sup> -25                 |      | <sup>-</sup> -25                   |                 | -50                                |      | - <sup>-</sup> -50                 |      |     |
|     |                                |                              | Master<br>Loopback(slow) <sup>6</sup> | (PCSSCK+1)*t <sub>periph</sub> -25 |                 | (PCSSCK+1)*t <sub>periph</sub> -50 |      | (PCSSCK+1)*t <sub>periph</sub> -50 |      |     |

Table continues on the next page...

Communication modules

5

## Table 32. LPSPI electrical specifications1 (continued)

| Γ | Num | Symbol | Description | Conditions                    | Run Mode <sup>2</sup> |      |          | HSRUN Mode <sup>2</sup> |          |      |          | VLPR Mode |          |      |          | Unit |  |
|---|-----|--------|-------------|-------------------------------|-----------------------|------|----------|-------------------------|----------|------|----------|-----------|----------|------|----------|------|--|
|   |     |        |             |                               | 5.0 V IO              |      | 3.3 V IO |                         | 5.0 V IO |      | 3.3 V IO |           | 5.0 V IO |      | 3.3 V IO |      |  |
|   |     |        |             |                               | Min.                  | Max. | Min.     | Max.                    | Min.     | Max. | Min.     | Max.      | Min.     | Max. | Min.     | Max. |  |
|   |     |        |             | Master<br>Loopback(slow)<br>6 | -                     |      | -        |                         | -        |      | -        |           | -        |      | -        |      |  |

- 1. Trace length should not exceed 11 inches for SCK pad when used in Master loopback mode.
- 2. While transitioning from HSRUN mode to RUN mode, LPSPI output clock should not be more than 14 MHz.
- 3. f<sub>periph</sub> = LPSPI peripheral clock
- 4.  $t_{periph} = 1/f_{periph}$
- 5. Master Loopback mode In this mode LPSPI\_SCK clock is delayed for sampling the input data which is enabled by setting LPSPI\_CFGR1[SAMPLE] bit as 1. Clock pads used are PTD15 and PTE0. Applicable only for LPSPI0.
- 6. Master Loopback (slow) In this mode LPSPI\_SCK clock is delayed for sampling the input data which is enabled by setting LPSPI\_CFGR1[SAMPLE] bit as 1. Clock pad used is PTB2. Applicable only for LPSPI0.
- 7. This is the maximum operating frequency (f<sub>op</sub>) for LPSPI0 with medium PAD type only. Otherwise, the maximum operating frequency (f<sub>op</sub>) is 12 Mhz.
- 8. Set the PCSSCK configuration bit as 0, for a minimum of 1 delay cycle of LPSPI baud rate clock, where PCSSCK ranges from 0 to 255.
- 9. Set the SCKPCS configuration bit as 0, for a minimum of 1 delay cycle of LPSPI baud rate clock, where SCKPCS ranges from 0 to 255.
- 10. While selecting odd dividers, ensure Duty Cycle is meeting this parameter.
- 11. Maximum operating frequency (fop ) is 12 MHz irrespective of PAD type and LPSPI instance.
- 12. Applicable for LPSPI0 only with medium PAD type, with maximum operating frequency (f<sub>op</sub>) as 14 MHz.

S32K1xx

Data

Sheet,

Rev.

,œ

06/2018

### **Communication modules**



Figure 22. SAI Timing — Master modes

| Symbol           | Symbol Description                                     |      | Max. | Unit        |  |
|------------------|--------------------------------------------------------|------|------|-------------|--|
| _                | Operating voltage                                      | 2.97 | 3.6  | V           |  |
| S13              | SAI_BCLK cycle time (input)                            | 80   | _    | ns          |  |
| S14 <sup>1</sup> | S14 <sup>1</sup> SAI_BCLK pulse width high/low (input) |      | 55%  | BCLK period |  |
| S15              | S15 SAI_RXD input setup before<br>SAI_BCLK             |      | _    | ns          |  |
| S16              | S16 SAI_RXD input hold after<br>SAI_BCLK               |      | _    | ns          |  |
| S17              | SAI_BCLK to SAI_TXD output valid                       |      | 28   | ns          |  |
| S18              | SAI_BCLK to SAI_TXD output invalid                     | 0    | _    | ns          |  |
| S19              | SAI_FS input setup before<br>SAI_BCLK                  | 8    | —    | ns          |  |
| S20              | SAI_FS input hold after SAI_BCLK                       | 2    | _    | ns          |  |
| S21              | SAI_BCLK to SAI_FS output valid                        | _    | 28   | ns          |  |
| S22              | · · ·                                                  |      | _    | ns          |  |

### Table 34. Slave mode timing specifications

1. The slave mode parameters (S15 - S22) assume 50% duty cycle on SAI\_BCLK input. Any change in SAI\_BCLK duty cycle input must be taken care during the board design or by the master timing.

|                    | Symbol             | Description         | F     | NUN Mode | 9  | HSRU   | N Mode | VLPR<br>Mode | Unit |
|--------------------|--------------------|---------------------|-------|----------|----|--------|--------|--------------|------|
|                    | f <sub>TRACE</sub> | Max Trace frequency | 80    | 48       | 40 | 74.667 | 80     | 4            | MHz  |
| ads                | t <sub>DVO</sub>   | Data Output Valid   | 4     | 4        | 4  | 4      | 4      | 20           | ns   |
| Trace on fast pads | t <sub>DIV</sub>   | Data Output Invalid | -2    | -2       | -2 | -2     | -2     | -10          | ns   |
|                    | f <sub>TRACE</sub> | Max Trace frequency | 22.86 | 24       | 20 | 22.4   | 22.86  | 4            | MHz  |
| ads                | t <sub>DVO</sub>   | Data Output Valid   | 8     | 8        | 8  | 8      | 8      | 20           | ns   |
| Trace on slow pads | t <sub>DIV</sub>   | Data Output Invalid | -4    | -4       | -4 | -4     | -4     | -10          | ns   |

 Table 39.
 Trace specifications (continued)





# 6.6.3 JTAG electrical specifications



Figure 32. Test clock input timing



Figure 33. Boundary scan (JTAG) timing

## Table 41. Thermal characteristics for 32-pin QFN and 48/64/100/144/176-pin LQFP package

| Rating                                  | Conditions                 | Symbol            | Package | Values  |         |         |         |         |         |     |
|-----------------------------------------|----------------------------|-------------------|---------|---------|---------|---------|---------|---------|---------|-----|
|                                         |                            |                   |         | S32K116 | S32K118 | S32K142 | S32K144 | S32K146 | S32K148 |     |
| Thermal resistance, Junction to Ambient | Single layer               | R <sub>θJA</sub>  | 32      | 93      | NA      | NA      | NA      | NA      | NA      | °C/ |
| (Natural Convection) <sup>1, 2</sup>    | board (1s)                 |                   | 48      | 79      | 71      | NA      | NA      | NA      | NA      |     |
|                                         |                            |                   | 64      | NA      | 62      | 61      | 61      | 59      | NA      | İ   |
|                                         |                            |                   | 100     | NA      | NA      | 53      | 52      | 51      | NA      | ĺ   |
|                                         |                            |                   | 144     | NA      | NA      | NA      | NA      | 51      | 44      | 1   |
|                                         |                            |                   | 176     | NA      | NA      | NA      | NA      | NA      | 42      |     |
| Thermal resistance, Junction to Ambient | Two layer                  | R <sub>θJA</sub>  | 32      | 50      | NA      | NA      | NA      | NA      | NA      | 1   |
| (Natural Convection) <sup>1</sup>       | board (1s1p)               |                   | 48      | 58      | 50      | NA      | NA      | NA      | NA      |     |
|                                         |                            |                   | 64      | NA      | 46      | 45      | 45      | 44      | NA      |     |
|                                         |                            |                   | 100     | NA      | NA      | 42      | 42      | 40      | NA      | -   |
|                                         |                            |                   | 144     | NA      | NA      | NA      | NA      | 44      | 37      |     |
|                                         |                            |                   | 176     | NA      | NA      | NA      | NA      | NA      | 36      | 1   |
| Thermal resistance, Junction to Ambient | Four layer<br>board (2s2p) | R <sub>θJA</sub>  | 32      | 32      | NA      | NA      | NA      | NA      | NA      |     |
| (Natural Convection) <sup>1, 2</sup>    |                            |                   | 48      | 55      | 47      | NA      | NA      | NA      | NA      | 1   |
|                                         |                            |                   | 64      | NA      | 44      | 43      | 43      | 41      | NA      |     |
|                                         |                            |                   | 100     | NA      | NA      | 40      | 40      | 39      | NA      |     |
|                                         |                            |                   | 144     | NA      | NA      | NA      | NA      | 42      | 36      |     |
|                                         |                            |                   | 176     | NA      | NA      | NA      | NA      | NA      | 35      |     |
| Thermal resistance, Junction to Ambient | Single layer               | R <sub>0JMA</sub> | 32      | 77      | NA      | NA      | NA      | NA      | NA      |     |
| (@200 ft/min) <sup>1, 3</sup>           | board (1s)                 |                   | 48      | 66      | 58      | NA      | NA      | NA      | NA      |     |
|                                         |                            |                   | 64      | NA      | 50      | 49      | 49      | 48      | NA      | -   |
|                                         |                            |                   | 100     | NA      | NA      | 43      | 42      | 41      | NA      |     |
|                                         |                            |                   | 144     | NA      | NA      | NA      | NA      | 42      | 36      |     |
|                                         |                            |                   | 176     | NA      | NA      | NA      | NA      | NA      | 34      | ]   |
| Thermal resistance, Junction to Ambient | Two layer                  | R <sub>0JMA</sub> | 32      | 43      | NA      | NA      | NA      | NA      | NA      | 1   |
| (@200 ft/min) <sup>1</sup>              | board (1s1p)               |                   | 48      | 51      | 43      | NA      | NA      | NA      | NA      | 1   |
|                                         |                            |                   | 64      | NA      | 39      | 38      | 38      | 37      | NA      | ]   |
|                                         |                            |                   | 100     | NA      | NA      | 35      | 35      | 34      | NA      | 1   |

Table continues on the next page...

69

## Table 42. Thermal characteristics for the 100 MAPBGA package

| Rating                                                                          | Conditions                 | Symbol            |         | Unit    |         |      |
|---------------------------------------------------------------------------------|----------------------------|-------------------|---------|---------|---------|------|
|                                                                                 |                            |                   | S32K146 | S32K144 | S32K148 | 1    |
| Thermal resistance, Junction to Ambient (Natural Convection) <sup>1, 2</sup>    | Single layer board (1s)    | $R_{\thetaJA}$    | 57.2    | 61.0    | 52.5    | °C/W |
| Thermal resistance, Junction to Ambient (Natural Convection) <sup>1, 2, 3</sup> | Four layer board<br>(2s2p) | $R_{\thetaJA}$    | 32.1    | 35.6    | 27.5    | °C/W |
| Thermal resistance, Junction to Ambient (@200 ft/min) 1, 2, 3                   | Single layer board (1s)    | R <sub>0JMA</sub> | 44.1    | 46.6    | 39.0    | °C/W |
| Thermal resistance, Junction to Ambient (@200 ft/min) <sup>1, 3</sup>           | Two layer board<br>(2s2p)  | $R_{\theta JMA}$  | 27.2    | 30.9    | 22.8    | °C/W |
| Thermal resistance, Junction to Board <sup>4</sup>                              | —                          | R <sub>θJB</sub>  | 15.3    | 18.9    | 11.2    | °C/W |
| Thermal resistance, Junction to Case <sup>5</sup>                               | —                          | R <sub>θJC</sub>  | 10.2    | 14.2    | 7.5     | °C/W |
| Thermal resistance, Junction to Package Top outside center <sup>6</sup>         | —                          | Ψյт               | 0.2     | 0.4     | 0.2     | °C/W |
| Thermal resistance, Junction to Package Bottom outside center <sup>7</sup>      | —                          | Ψјв               | 12.2    | 15.9    | 18.3    | °C/W |

1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.

3. Per JEDEC JESD51-6 with the board horizontal.

4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).

6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

7. Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB.

S32K1xx Data

۱ Sheet,

Rev.

<u>,</u>

06/2018

### Dimensions

To determine the junction temperature of the device in the application when heat sinks are not used, the Thermal Characterization Parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using this equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

- $T_T$  = thermocouple temperature on top of the package (°C)
- $\Psi_{JT}$  = thermal characterization parameter (°C/W)
- $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured per JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

# 8 Dimensions

# 8.1 Obtaining package dimensions

Package dimensions are provided in the package drawings.

To find a package drawing, go to http://www.nxp.com and perform a keyword search for the drawing's document number:

| Package option | Document Number       |
|----------------|-----------------------|
| 32-pin QFN     | SOT617-3 <sup>1</sup> |
| 48-pin LQFP    | 98ASH00962A           |
| 64-pin LQFP    | 98ASS23234W           |
| 100-pin LQFP   | 98ASS23308W           |
| 100-pin MAPBGA | 98ASA00802D           |
| 144-pin LQFP   | 98ASS23177W           |
| 176-pin LQFP   | 98ASS23479W           |

1. 5x5 mm package



#### How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP. the NXP logo. NXP SECURE CONNECTIONS FOR A SMARTER WORLD. COOLFLUX. EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorIQ, QorIQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. Arm, AMBA, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and µVision are registered trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. Arm7, Arm9, Arm11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, Mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2015–2018 NXP B.V.

Document Number S32K1XX Revision 8, 06/2018



