



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4F                                                         |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 80MHz                                                                    |
| Connectivity               | CANbus, Ethernet, FlexIO, I <sup>2</sup> C, LINbus, SPI, UART/USART      |
| Peripherals                | I <sup>2</sup> S, POR, PWM, WDT                                          |
| Number of I/O              | 128                                                                      |
| Program Memory Size        | 2MB (2M x 8)                                                             |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 4K x 8                                                                   |
| RAM Size                   | 256K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                              |
| Data Converters            | A/D 32x12b SAR; D/A 1x8b                                                 |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 144-LQFP                                                                 |
| Supplier Device Package    | 144-LQFP (20x20)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/fs32k148hft0vlqr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Feature comparison





### 2 Feature comparison

The following figure summarizes the memory, peripherals and packaging options for the S32K1xx devices. All devices which share a common package are pin-to-pin compatible.

### NOTE

Availability of peripherals depends on the pin availability in a particular package. For more information see *IO Signal* 

#### General

- 4. When input pad voltage levels are close to V<sub>DD</sub> or V<sub>SS</sub>, practically no current injection is possible.
- 5. While respecting the maximum current injection limit
- 6. This is the Electronic Control Unit (ECU) supply ramp rate and not directly the MCU ramp rate. Limit applies to both maximum absolute maximum ramp rate and typical operating conditions.
- 7. This is the MCU supply ramp rate and the ramp rate assumes that the S32K1xx HW design guidelines in AN5426 are followed. Limit applies to both maximum absolute maximum ramp rate and typical operating conditions.
- 8. T<sub>J</sub> (Junction temperature)=135 °C. Assumes T<sub>A</sub>=125 °C for RUN mode
  - T<sub>J</sub> (Junction temperature)=125 °C. Assumes TA=105 °C for HSRUN mode
  - Assumes maximum θJA for 2s2p board. See Thermal characteristics
- 9. 60 seconds lifetime; device in reset (no outputs enabled/toggling)

# 4.2 Voltage and current operating requirements

### NOTE

Device functionality is guaranteed up to the LVR assert level, however electrical performance of 12-bit ADC, CMP with 8-bit DAC, IO electrical characteristics, and communication modules electrical characteristics would be degraded when voltage drops below 2.7 V

| Symbol                       | Description                                                                                                                                                                                      | Min.             | Max.                   | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------|------|-------|
| V <sub>DD</sub> <sup>2</sup> | Supply voltage                                                                                                                                                                                   | 2.7 <sup>3</sup> | 5.5                    | V    | 4     |
| V <sub>DD_OFF</sub>          | Voltage allowed to be developed on V <sub>DD</sub><br>pin when it is not powered from any<br>external power supply source.                                                                       | 0                | 0.1                    | V    |       |
| V <sub>DDA</sub>             | Analog supply voltage                                                                                                                                                                            | 2.7              | 5.5                    | V    | 4     |
| $V_{DD} - V_{DDA}$           | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                                                                                                                        | - 0.1            | 0.1                    | V    | 4     |
| V <sub>REFH</sub>            | ADC reference voltage high                                                                                                                                                                       | 2.7              | V <sub>DDA</sub> + 0.1 | V    | 5     |
| V <sub>REFL</sub>            | ADC reference voltage low                                                                                                                                                                        | -0.1             | 0.1                    | V    |       |
| V <sub>ODPU</sub>            | Open drain pullup voltage level                                                                                                                                                                  | $V_{DD}$         | V <sub>DD</sub>        | V    | 6     |
| I <sub>INJPAD_DC_OP</sub> 7  | Continuous DC input current (positive / negative) that can be injected into an I/O pin                                                                                                           | -3               | +3                     | mA   |       |
| I <sub>INJSUM_DC_OP</sub>    | Continuous total DC input current that can<br>be injected across all I/O pins such that<br>there's no degradation in accuracy of<br>analog modules: ADC and ACMP (See<br>section Analog Modules) | _                | 30                     | mA   |       |

#### Table 2. Voltage and current operating requirements 1

- Typical conditions assumes V<sub>DD</sub> = V<sub>DDA</sub> = V<sub>REFH</sub> = 5 V, temperature = 25 °C and typical silicon process unless otherwise stated.
- As V<sub>DD</sub> varies between the minimum value and the absolute maximum value the analog characteristics of the I/O and the ADC will both change. See section I/O parameters and ADC electrical specifications respectively for details.
- S32K148 will operate from 2.7 V when executing from internal FIRC. When the PLL is engaged S32K148 is guaranteed to operate from 2.97 V. All other S32K family devices operate from 2.7 V in all modes.
- V<sub>DD</sub> and V<sub>DDA</sub> must be shorted to a common source on PCB. The differential voltage between V<sub>DD</sub> and V<sub>DDA</sub> is for RF-AC only. Appropriate decoupling capacitors to be used to filter noise on the supplies. See application note AN5032 for reference supply design for SAR ADC.

| Symbol                | Description                           | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|---------------------------------------|------|-------|------|------|-------|
| V <sub>LVW</sub>      | Falling low-voltage warning threshold | 4.19 | 4.305 | 4.5  | V    |       |
| V <sub>LVW_HYST</sub> | LVW hysteresis                        | —    | 75    | —    | mV   | 1     |
| V <sub>BG</sub>       | Bandgap voltage reference             | 0.97 | 1.00  | 1.03 | V    |       |

Table 5. V<sub>DD</sub> supply LVR, LVD and POR operating requirements (continued)

1. Rising threshold is the sum of falling threshold and hysteresis voltage.

# 4.6 Power mode transition operating behaviors

All specifications in the following table assume this clock configuration:

- RUN Mode:
  - Clock source: FIRC
  - SYS\_CLK/CORE\_CLK = 48 MHz
  - $BUS_CLK = 48 MHz$
  - FLASH\_CLK = 24 MHz
- HSRUN Mode:
  - Clock source: SPLL
  - SYS\_CLK/CORE\_CLK = 112 MHz
  - BUS\_CLK = 56 MHz
  - FLASH\_CLK = 28 MHz
- VLPR Mode:
  - Clock source: SIRC
  - SYS\_CLK/CORE\_CLK = 4 MHz
  - $BUS_CLK = 4 MHz$
  - FLASH\_CLK = 1 MHz
- STOP1/STOP2 Mode:
  - Clock source: FIRC
  - SYS\_CLK/CORE\_CLK = 48 MHz
  - $BUS\_CLK = 48 MHz$
  - FLASH\_CLK = 24 MHz
- VLPS Mode: All clock sources disabled <sup>1</sup>

### Table 6. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                       | Min. | Тур. | Max. | Unit |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 2.7 V to execution of the first instruction across the operating temperature range of the chip. | _    | 325  | _    | μs   |

Table continues on the next page...

- 1. For S32K11x FIRC/SOSC
  - For S32K14x FIRC/SOSC/SPLL

#### General

| Symbol | Description                            | Min. | Тур.  | Max.  | Unit |
|--------|----------------------------------------|------|-------|-------|------|
|        | $VLPS \rightarrow RUN$                 | 8    | _     | 17    | μs   |
|        | STOP1 → RUN                            | 0.07 | 0.075 | 0.08  | μs   |
|        | STOP2 → RUN                            | 0.07 | 0.075 | 0.08  | μs   |
|        | VLPR → RUN                             | 19   | _     | 26    | μs   |
|        | VLPR → VLPS                            | 5.1  | 5.7   | 6.5   | μs   |
|        | $VLPS \rightarrow VLPR$                | 18.8 | 23    | 27.75 | μs   |
|        | $RUN \rightarrow Compute operation$    | 0.72 | 0.75  | 0.77  | μs   |
|        | HSRUN $\rightarrow$ Compute operation  | 0.3  | 0.31  | 0.35  | μs   |
|        | RUN → STOP1                            | 0.35 | 0.38  | 0.4   | μs   |
|        | $RUN \rightarrow STOP2$                | 0.2  | 0.23  | 0.25  | μs   |
|        | RUN → VLPS                             | 0.3  | 0.35  | 0.4   | μs   |
|        | $RUN \rightarrow VLPR$                 | 3.5  | 3.8   | 5     | μs   |
|        | VLPS → Asynchronous DMA Wakeup         | 105  | 110   | 125   | μs   |
|        | STOP1 → Asynchronous DMA Wakeup        | 1    | 1.1   | 1.3   | μs   |
|        | STOP2 → Asynchronous DMA Wakeup        | 1    | 1.1   | 1.3   | μs   |
|        | Pin reset $\rightarrow$ Code execution | —    | 214   | —     | μs   |

 Table 6. Power mode transition operating behaviors (continued)

### NOTE

HSRUN should only be used when frequencies in excess of 80 MHz are required. When using 80 MHz and below, RUN mode is the recommended operating mode.

### 4.7 Power consumption

The following table shows the power consumption targets for the device in various mode of operations. Attached *S32K1xx\_Power\_Modes \_Configuration.xlsx* details the modes used in gathering the power consumption data stated in the following table Table 7. For full functionality refer to table: Module operation in available power modes of the *Reference Manual*.

### Table 7. Power consumption (Typicals unless stated otherwise) 1 (continued)

General

|                      |                          |     | VLPS (μA) <sup>2</sup>            |                     | VLPR (mA)                         |                                             | STOP1<br>(mA)                               | STOP2<br>(mA) | RUN<br>MHz | RUN@48 RUN@64 MHz H<br>MHz (mA) (mA) |                     | RUN@<br>(n           | 80 MHz<br>nA)       | HSRU<br>MHz (        | N@112<br>(mA) <sup>3</sup> |                      |                     |                               |
|----------------------|--------------------------|-----|-----------------------------------|---------------------|-----------------------------------|---------------------------------------------|---------------------------------------------|---------------|------------|--------------------------------------|---------------------|----------------------|---------------------|----------------------|----------------------------|----------------------|---------------------|-------------------------------|
| Chip/Device          | Ambient Temperature (°C) |     | Peripherals disabled <sup>5</sup> | Peripherals enabled | Peripherals disabled <sup>6</sup> | Peripherals enabled use case 1 <sup>6</sup> | Peripherals enabled use case 2 <sup>7</sup> |               |            | Peripherals disabled                 | Peripherals enabled | Peripherals disabled | Peripherals enabled | Peripherals disabled | Peripherals enabled        | Peripherals disabled | Peripherals enabled | IDD/MHz (µA/MHz) <sup>4</sup> |
|                      |                          | Max | 1637                              | 1694                | 3.1                               | 3.21                                        | NA                                          | 12.7          | 13.7       | 25                                   | 32.9                | 30.7                 | 38.8                | 36                   | 43.8                       | N                    | A                   | 450                           |
| S32K144              | 25                       | Тур | 29.8                              | 42                  | 1.48                              | 1.50                                        | 2.91                                        | 7             | 7.7        | 19.7                                 | 26.9                | 25.1                 | 33.3                | 30.2                 | 39.6                       | 43.3                 | 55.6                | 378                           |
|                      | 85                       | Тур | 150                               | 159                 | 1.72                              | 1.85                                        | 3.08                                        | 7.2           | 8.1        | 20.4                                 | 27.1                | 26.1                 | 33.5                | 30.5                 | 40                         | 43.9                 | 56.1                | 381                           |
|                      |                          | Max | 359                               | 384                 | 2.60                              | 2.65                                        | NA                                          | 9.2           | 9.9        | 23.2                                 | 29.6                | 29.3                 | 36.2                | 34.8                 | 42.1                       | 46.3                 | 59.7                | 435                           |
|                      | 105                      | Тур | 256                               | 273                 | 1.80                              | 2.10                                        | 3.23                                        | 7.8           | 8.5        | 20.6                                 | 27.4                | 26.6                 | 33.8                | 31.2                 | 40.5                       | 44.8                 | 57.1                | 390                           |
|                      |                          | Max | 850                               | 900                 | 2.65                              | 2.70                                        | NA                                          | 10.3          | 11.1       | 23.9                                 | 30.6                | 30.3                 | 37.3                | 35.6                 | 43.5                       | 47.9                 | 61.3                | 445                           |
|                      | 125                      | Тур | NA                                | NA                  | NA                                | NA                                          | 3.65                                        | NA            | NA         | NA                                   | NA                  | NA                   | NA                  | NA                   | NA                         | N                    | A                   | NA                            |
|                      |                          | Max | 1960                              | 1998                | 3.18                              | 3.25                                        | NA                                          | 12.9          | 13.8       | 26.9                                 | 33.6                | 35                   | 40.3                | 38.7                 | 46.8                       | N                    | A                   | 484                           |
| S32K146              | 25                       | Тур | 37                                | 47                  | 1.57                              | 1.61                                        | 3.3                                         | 8             | 9.2        | 23.4                                 | 31.4                | 30.5                 | 40.2                | 36.2                 | 47.6                       | 52                   | 68.3                | 452                           |
|                      | 85                       | Тур | 207                               | 209                 | 1.79                              | 1.83                                        | 3.54                                        | 8.9           | 10.1       | 24.4                                 | 32.4                | 31.5                 | 41.3                | 37.2                 | 48.7                       | 53.3                 | 69.8                | 465                           |
|                      |                          | Max | 974                               | 981                 | 3.32                              | 3.38                                        | NA                                          | 12.7          | 13.9       | 29.3                                 | 37.9                | 36.7                 | 47                  | 42.4                 | 54.4                       | 60.3                 | 78                  | 530                           |
|                      | 105                      | Тур | 419                               | 422                 | 1.99                              | 2.04                                        | 3.78                                        | 9.8           | 11         | 25.3                                 | 33.4                | 32.5                 | 42.2                | 38.1                 | 49.6                       | 54.4                 | 70.8                | 477                           |
|                      |                          | Max | 2004                              | 2017                | 4.06                              | 4.13                                        | NA                                          | 17.1          | 18.3       | 34.1                                 | 42.6                | 41.3                 | 51.4                | 46.9                 | 58.8                       | 65.7                 | 82.8                | 587                           |
|                      | 125                      | Тур | NA                                | NA                  | NA                                | NA                                          | 4.44                                        | NA            | NA         | NA                                   | NA                  | NA                   | NA                  | NA                   | NA                         | N                    | A                   | NA                            |
|                      |                          | Max | 3358                              | 3380                | 5.28                              | 5.38                                        | NA                                          | 22.6          | 23.7       | 40.2                                 | 48.8                | 47.3                 | 57.4                | 52.8                 | 64.8                       | N                    | A                   | 660                           |
| S32K148 <sup>8</sup> | 25                       | Тур | 38                                | 54                  | 2.17                              | 2.20                                        | 3.45                                        | 8.5           | 9.6        | 27.6                                 | 34.9                | 35.5                 | 45.3                | 42.1                 | 57.7                       | 60.3                 | 83.3                | 526                           |
|                      | 85                       | Тур | 336                               | 357                 | 2.30                              | 2.35                                        | 3.74                                        | 10.1          | 11.1       | 29.1                                 | 37.0                | 36.8                 | 46.6                | 43.4                 | 59.9                       | 62.9                 | 88.7                | 543                           |

Table continues on the next page...

18

# Table 8. VLPS additional use-case power consumption at typical conditions

| Use-case                                                                                          | Description                                                                    | Temp. |         |         | Dev     | vice    |         |         | Un |
|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|---------|---------|---------|---------|---------|---------|----|
|                                                                                                   |                                                                                |       | S32K116 | S32K118 | S32K142 | S32K144 | S32K146 | S32K148 |    |
| VLPS and RTC                                                                                      | Clock source: LPO or RTC_CLKIN                                                 | 25    | TBD     | TBD     | 30      | 30      | 30      | 40      | μA |
|                                                                                                   |                                                                                | 85    | TBD     | TBD     | 110     | 170     | 180     | 240     | μA |
|                                                                                                   |                                                                                | 105   | TBD     | TBD     | 230     | 330     | 350     | 490     | μA |
|                                                                                                   |                                                                                | 125   | TBD     | TBD     | 570     | 680     | 810     | 1250    | μA |
| VLPS and LPUART                                                                                   | Clock source: SIRC                                                             | 25    | TBD     | TBD     | 230     | 230     | 250     | 250     | μA |
| TX/RX                                                                                             | <ul> <li>Transmiting or receiving continuously<br/>using DMA</li> </ul>        | 85    | TBD     | TBD     | 320     | 400     | 410     | 490     | μA |
|                                                                                                   | Baudrate: 19.2 kbps                                                            | 105   | TBD     | TBD     | 490     | 550     | 600     | 850     | μA |
|                                                                                                   |                                                                                | 125   | TBD     | TBD     | 890     | 1070    | 1250    | 1960    | μA |
| VLPS and LPUART                                                                                   | Clock source: SIRC                                                             | 25    | TBD     | TBD     | 100     | 100     | 110     | 110     | μA |
| <ul> <li>wake-up</li> <li>Wake-up address feature enabled</li> <li>Baudrate: 19.2 kbps</li> </ul> | 85                                                                             | TBD   | TBD     | 170     | 240     | 280     | 350     | μA      |    |
|                                                                                                   |                                                                                | 105   | TBD     | TBD     | 260     | 400     | 480     | 600     | μA |
|                                                                                                   |                                                                                | 125   | TBD     | TBD     | 530     | 580     | 1000    | 1280    | μA |
| VLPS and LPI2C                                                                                    | PI2C                                                                           | 25    | TBD     | TBD     | 670     | 690     | 820     | 900     | μA |
| master                                                                                            | <ul> <li>Transmit/receive using DMA</li> <li>Baudrate: 100 kHz</li> </ul>      | 85    | TBD     | TBD     | 880     | 960     | 1220    | 1370    | μA |
|                                                                                                   | <ul><li>Transmit/receive using DMA</li><li>Baudrate: 100 kHz</li></ul>         | 105   | TBD     | TBD     | 1080    | 1250    | 1660    | 2060    | μA |
|                                                                                                   |                                                                                | 125   | TBD     | TBD     | 1970    | 1980    | 2860    | 3690    | μA |
| VLPS and LPI2C                                                                                    | Clock source: SIRC                                                             | 25    | TBD     | TBD     | 250     | 250     | 270     | 280     | μA |
| slave wake-up                                                                                     | <ul> <li>Wake-up address feature enabled</li> <li>Baudrate: 100 kHz</li> </ul> | 85    | TBD     | TBD     | 340     | 340     | 410     | 510     | μA |
|                                                                                                   |                                                                                | 105   | TBD     | TBD     | 430     | 430     | 610     | 810     | μA |
|                                                                                                   |                                                                                | 125   | TBD     | TBD     | 740     | 760     | 1170    | 1540    | μA |
| VLPS and LPSPI                                                                                    | Clock source: SIRC                                                             | 25    | TBD     | TBD     | 2.99    | 3.19    | 3.75    | 4.11    | mA |
| master                                                                                            | <ul> <li>Iransmit/receive using DMA</li> <li>Baudrate: 500 kHz</li> </ul>      | 85    | TBD     | TBD     | 3.26    | 3.7     | 4.35    | 4.93    | mA |
|                                                                                                   |                                                                                | 105   | TBD     | TBD     | 3.5     | 4.2     | 4.93    | 5.74    | mA |
|                                                                                                   |                                                                                | 125   | TBD     | TBD     | 3.93    | 4.63    | 5.97    | 7.38    | mĀ |
| VLPS and LPIT                                                                                     | Clock source: SIRC                                                             | 25    | TBD     | TBD     | 100     | 100     | 120     | 130     | μA |
|                                                                                                   | <ul> <li>1 cnannel enable</li> <li>Mode: 32-bit periodic counter</li> </ul>    | 85    | TBD     | TBD     | 190     | 250     | 260     | 320     | μA |
|                                                                                                   |                                                                                | 105   | TBD     | TBD     | 310     | 410     | 440     | 570     | μA |
|                                                                                                   |                                                                                | 125   | TBD     | TBD     | 640     | 750     | 910     | 1280    | μĀ |

The following table shows the power consumption targets for S32K148 in various mode of operations measure at 3.3 V.

| Chip/Device | Ambient             |     | RUN@80                           | MHz (mA)                               | HSRUN@112 MHz (mA) <sup>1</sup>  |                                        |  |  |
|-------------|---------------------|-----|----------------------------------|----------------------------------------|----------------------------------|----------------------------------------|--|--|
|             | Temperature<br>(°C) |     | Peripherals<br>enabled +<br>QSPI | Peripherals<br>enabled +<br>ENET + SAI | Peripherals<br>enabled +<br>QSPI | Peripherals<br>enabled +<br>ENET + SAI |  |  |
| S32K148     | 25                  | Тур | 67.3                             | 79.1                                   | 89.8                             | 105.5                                  |  |  |
|             | 85                  | Тур | 67.4                             | 79.2                                   | 95.6                             | 105.9                                  |  |  |
|             |                     | Max | 82.5                             | 88.2                                   | 109.7                            | 117.4                                  |  |  |
|             | 105                 | Тур | 68.0                             | 79.8                                   | 96.6                             | 106.7                                  |  |  |
|             |                     | Max | 80.3                             | 89.1                                   | 109.0                            | 119.0                                  |  |  |
|             | 125                 | Max | 83.5                             | 94.7                                   | N                                | IA                                     |  |  |

Table 9.Power consumption at 3.3 V

1. HSRUN mode must not be used at 125°C. Max ambient temperature for HSRUN mode is 105°C.

# 4.8 ESD handling ratings

| Symbol           | Description                                           | Min.   | Max. | Unit | Notes |
|------------------|-------------------------------------------------------|--------|------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | - 4000 | 4000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model |        |      |      | 2     |
|                  | All pins except the corner pins                       | - 500  | 500  | V    |       |
|                  | Corner pins only                                      | - 750  | 750  | V    |       |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 125 °C     | - 100  | 100  | mA   | 3     |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.

# 4.9 EMC radiated emissions operating behaviors

EMC measurements to IC-level IEC standards are available from NXP on request.

# 5 I/O parameters

### 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL} + (V_{IH} - V_{IL})/2$ .

### Figure 7. Input signal measurement reference

### 5.2 General AC specifications

These general purpose specifications apply to all signals configured for GPIO, UART, and timers.

| Symbol | Description                                                                                                  | Min.                                        | Max. | Unit                | Notes |
|--------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------|------|---------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path                           | 1.5                                         | —    | Bus clock<br>cycles | 1, 2  |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, passive filter disabled) — Asynchronous path | 50                                          | _    | ns                  | 3     |
| WFRST  | RESET input filtered pulse                                                                                   |                                             | 10   | ns                  | 4     |
| WNFRST | RESET input not filtered pulse                                                                               | Maximum of<br>(100 ns, bus<br>clock period) | _    | ns                  | 5     |

Table 10. General switching specifications

- This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop and VLPS modes, the synchronizer is bypassed so shorter pulses can be recognized in that case.
- 2. The greater of synchronous and asynchronous timing must be met.
- 3. These pins do not have a passive filter on the inputs. This is the shortest pulse width that is guaranteed to be recognized.
- 4. Maximum length of RESET pulse which will be filtered by internal filter.
- 5. Minimum length of RESET pulse, guaranteed not to be filtered by the internal filter. This number depends on bus clock period also. For example, in VLPR mode bus clock is 4 MHz, which make clock period of 250 ns. In this case, minimum pulse width which will cause reset is 250 ns. For faster bus clock frequencies which have clock period less than 100 ns, the minimum pulse width not filtered will be 100 ns.

#### I/O parameters

- 6. Several I/O have both high drive and normal drive capability selected by the associated Portx\_PCRn[DSE] control bit. All other GPIOs are normal drive only. For details see IO Signal Description Input Multiplexing sheet(s) attached with the *Reference Manual*.
- 7. When using ENET and SAI on S32K148, the overall device limits associated with high drive pin configurations must be respected i.e. On 144-pin LQFP the general purpose pins: PTA10, PTD0, and PTE4 must be set to low drive.
- 8. Measured at input  $V = V_{SS}$
- 9. Measured at input  $V = V_{DD}$

# 5.4 DC electrical specifications at 5.0 V Range

| Symbol                         | Parameter                                                                 |                           | Value                   |                        | Unit | Notes |
|--------------------------------|---------------------------------------------------------------------------|---------------------------|-------------------------|------------------------|------|-------|
|                                |                                                                           | Min.                      | Тур.                    | Max.                   |      |       |
| V <sub>DD</sub>                | I/O Supply Voltage                                                        | 4                         | _                       | 5.5                    | V    |       |
| V <sub>ih</sub>                | Input Buffer High Voltage                                                 | 0.65 x<br>V <sub>DD</sub> | _                       | V <sub>DD</sub> + 0.3  | V    | 1     |
| V <sub>il</sub>                | Input Buffer Low Voltage                                                  | V <sub>SS</sub> – 0.3     | _                       | 0.35 x V <sub>DD</sub> | V    | 2     |
| V <sub>hys</sub>               | Input Buffer Hysteresis                                                   | 0.06 x<br>V <sub>DD</sub> | —                       | _                      | V    |       |
| Ioh <sub>GPIO</sub>            | I/O current source capability measured                                    | 5                         | —                       | —                      | mA   |       |
| loh <sub>GPIO-HD_DSE_0</sub>   | when pad V <sub>oh</sub> = (V <sub>DD</sub> - 0.8 V)                      |                           |                         |                        |      |       |
| Iol <sub>GPIO</sub>            | I/O current sink capability measured                                      | 5                         | _                       | _                      | mA   |       |
| Iol <sub>GPIO-HD_DSE_0</sub>   | when pad V <sub>ol</sub> = 0.8 V                                          |                           |                         |                        |      |       |
| Ioh <sub>GPIO-HD_DSE_1</sub>   | I/O current source capability measured when pad $V_{oh} = V_{DD} - 0.8 V$ | 20                        | _                       | _                      | mA   | 3     |
| Iol <sub>GPIO-HD_DSE_1</sub>   | I/O current sink capability measured when pad $V_{ol} = 0.8 V$            | 20                        | _                       | -                      | mA   | 3     |
| loh <sub>GPIO-FAST_DSE_0</sub> | I/O current sink capability measured when pad $V_{oh} = V_{DD} - 0.8 V$   | 14.0                      | _                       | -                      | mA   | 4     |
| IOI <sub>GPIO-FAST_DSE_0</sub> | I/O current sink capability measured when pad $V_{ol}$ = 0.8 V            | 14.5                      | _                       | -                      | mA   | 4     |
| loh <sub>GPIO-FAST_DSE_1</sub> | I/O current sink capability measured when pad $V_{oh} = V_{DD} - 0.8 V$   | 21                        | _                       | -                      | mA   | 4     |
| IOI <sub>GPIO-FAST_DSE_1</sub> | I/O current sink capability measured when pad $V_{ol}$ = 0.8 V            | 20.5                      | _                       | -                      | mA   | 4     |
| IOHT                           | Output high current total for all ports                                   | _                         | _                       | 100                    | mA   |       |
| IIN                            | Input leakage current (per pin) for full te                               | mperature r               | ange at V <sub>DE</sub> | <sub>0</sub> = 5.5 V   | L    | 5     |
|                                | All pins other than high drive port pins                                  |                           | 0.005                   | 0.5                    | μA   |       |
|                                | High drive port pins                                                      |                           | 0.010                   | 0.5                    | μA   | 1     |
| R <sub>PU</sub>                | Internal pullup resistors                                                 | 20                        |                         | 50                     | kΩ   | 6     |
| R <sub>PD</sub>                | Internal pulldown resistors                                               | 20                        |                         | 50                     | kΩ   | 7     |

Table 12. DC electrical specifications at 5.0 V Range

1. For reset pads, same V<sub>ih</sub> levels are applicable

2. For reset pads, same V<sub>il</sub> levels are applicable

- 3. The strong pad I/O pin is capable of switching a 50 pF load up to 40 MHz.
- 4. For refernce only. Run simulations with the IBIS model and custom board for accurate results.

### 6.2.4 Low Power Oscillator (LPO) electrical specifications Table 21. Low Power Oscillator (LPO) electrical specifications

| Symbol               | Parameter                               | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------------|------|------|------|------|
| F <sub>LPO</sub>     | Internal low power oscillator frequency | 113  | 128  | 139  | kHz  |
| T <sub>startup</sub> | Startup Time                            | —    |      | 20   | μs   |

# 6.2.5 SPLL electrical specifications

Table 22. SPLL electrical specifications

| Symbol                               | Parameter                                          | Min.   | Тур. | Max.                                                       | Unit |
|--------------------------------------|----------------------------------------------------|--------|------|------------------------------------------------------------|------|
| F <sub>SPLL_REF</sub> <sup>1</sup>   | PLL Reference Frequency Range                      | 8      | —    | 16                                                         | MHz  |
| F <sub>SPLL_Input</sub> <sup>2</sup> | PLL Input Frequency                                | 8      | —    | 40                                                         | MHz  |
| F <sub>VCO_CLK</sub>                 | VCO output frequency                               | 180    | —    | 320                                                        | MHz  |
| F <sub>SPLL_CLK</sub>                | PLL output frequency                               | 90     | —    | 160                                                        | MHz  |
| J <sub>CYC_SPLL</sub>                | PLL Period Jitter (RMS) <sup>3</sup>               |        |      |                                                            |      |
|                                      | at F <sub>VCO_CLK</sub> 180 MHz                    | _      | 120  | _                                                          | ps   |
|                                      | at F <sub>VCO_CLK</sub> 320 MHz                    | —      | 75   | —                                                          | ps   |
| J <sub>ACC_SPLL</sub>                | PLL accumulated jitter over 1µs (RMS) <sup>3</sup> |        |      |                                                            |      |
|                                      | at F <sub>VCO_CLK</sub> 180 MHz                    | _      | 1350 | _                                                          | ps   |
|                                      | at F <sub>VCO_CLK</sub> 320 MHz                    | —      | 600  | —                                                          | ps   |
| D <sub>UNL</sub>                     | Lock exit frequency tolerance                      | ± 4.47 | —    | ± 5.97                                                     | %    |
| T <sub>SPLL_LOCK</sub>               | Lock detector detection time <sup>4</sup>          | _      |      | 150 × 10 <sup>-6</sup> +<br>1075(1/F <sub>SPLL_REF</sub> ) | S    |

1. F<sub>SPLL\_REF</sub> is PLL reference frequency range after the PREDIV. For PREDIV and MULT settings refer SCG\_SPLLCFG register of Reference Manual.

 F<sub>SPLL\_Input</sub> is PLL input frequency range before the PREDIV must be limited to the range 8 MHz to 40 MHz. This input source could be derived from a crystal oscillator or some other external square wave clock source using OSC bypass mode. For external clock source settings refer SCG\_SOSCCFG register of Reference Manual.

3. This specification was obtained using a NXP developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary

4. Lock detector detection time is defined as the time between PLL enablement and clock availability for system use.

# 6.3 Memory and memory interfaces

### 6.3.1 Flash memory module (FTFC) electrical specifications

This section describes the electrical characteristics of the flash memory module.

| Symbol                     | Description <sup>1</sup>                                              |                                                                        | S32K142 |                                     | S32K144 |                                     | S32K146 |                                     | S32K148 |                                     |      |       |
|----------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------|---------|-------------------------------------|---------|-------------------------------------|---------|-------------------------------------|---------|-------------------------------------|------|-------|
|                            |                                                                       |                                                                        | Тур     | Max                                 | Тур     | Max                                 | Тур     | Max                                 | Тур     | Max                                 | Unit | Notes |
|                            | setting (32-bit<br>write complete,<br>ready for next<br>32-bit write) | Last (Nth)<br>32-bit write<br>(time for<br>write only,<br>not cleanup) | 200     | 550                                 | 200     | 550                                 | 200     | 550                                 | 200     | 550                                 |      |       |
| t <sub>quickwr</sub> Clnup | Quick Write<br>Cleanup<br>execution time                              |                                                                        |         | (# of<br>Quick<br>Writes<br>) * 2.0 |         | (# of<br>Quick<br>Writes )<br>* 2.0 |         | (# of<br>Quick<br>Writes<br>) * 2.0 |         | (# of<br>Quick<br>Writes<br>) * 2.0 | ms   | 7     |

Table 23. Flash command timing specifications for S32K14x (continued)

- 1. All command times assumes 25 MHz or greater flash clock frequency (for synchronization time between internal/external clocks).
- 2. Maximum times for erase parameters based on expectations at cycling end-of-life.
- For all EEPROM Emulation terms, the specified timing shown assumes previous record cleanup has occurred. This may be verified by executing FCCOB Command 0x77, and checking FCCOB number 5 contents show 0x00 - No EEPROM issues detected.
- 4. 1st time EERAM writes after a Reset or SETRAM may incur additional overhead for EEE cleanup, resulting in up to 2× the times shown.
- 5. Only after the Nth write completes will any data be valid. Emulated EEPROM record scheme cleanup overhead may occur after this point even after a brownout or reset. If power on reset occurs before the Nth write completes, the last valid record set will still be valid and the new records will be discarded.
- 6. Quick Write times may take up to 550 µs, as additional cleanup may occur when crossing sector boundaries.
- 7. Time for emulated EEPROM record scheme overhead cleanup. Automatically done after last (Nth) write completes, assuming still powered. Or via SETRAM cleanup execution command is requested at a later point.

### Table 24. Flash command timing specifications for S32K11x

| Symbol              | Descripti                        | on <sup>1</sup> | S32 | K116 | Sa  | 32K118 |      | _     |
|---------------------|----------------------------------|-----------------|-----|------|-----|--------|------|-------|
|                     |                                  |                 | Тур | Max  | Тур | Max    | Unit | Notes |
| t <sub>rd1blk</sub> | Read 1 Block execution           | 32 KB flash     | —   | 0.36 | -   | 0.36   | ms   |       |
|                     | time                             | 64 KB flash     | —   | —    | —   | —      |      |       |
|                     |                                  | 128 KB flash    | —   | 1.2  | —   | —      |      |       |
|                     |                                  | 256 KB flash    | —   | _    | —   | 2      |      |       |
|                     |                                  | 512 KB flash    | —   | —    | —   | —      |      |       |
| t <sub>rd1sec</sub> | Read 1 Section<br>execution time | 2 KB flash      | -   | 75   | —   | 75     | μs   |       |
|                     |                                  | 4 KB flash      | —   | 100  | —   | 100    |      |       |
| t <sub>pgmchk</sub> | Program Check<br>execution time  | —               | _   | 100  | _   | 100    | μs   |       |
| t <sub>pgm8</sub>   | Program Phrase<br>execution time | —               | 90  | 225  | 90  | 225    | μs   |       |
| t <sub>ersblk</sub> | Erase Flash Block                | 32 KB flash     | 15  | 300  | 15  | 300    | ms   | 2     |
|                     | execution time                   | 64 KB flash     | —   | —    | —   | —      |      |       |
|                     |                                  | 128 KB flash    | 120 | 1100 | —   | —      |      |       |
|                     |                                  | 256 KB flash    | —   | —    | 250 | 2125   | ]    |       |
|                     |                                  | 512 KB flash    | —   | —    | —   | —      | ]    |       |

Table continues on the next page ...



Figure 9. QuadSPI input timing (SDR mode) diagram



Figure 10. QuadSPI output timing (SDR mode) diagram



TIS-Setup Time TIH-Hold Time

Figure 11. QuadSPI input timing (HyperRAM mode) diagram

| Symbol            | Description                       | Conditions                                                                                                            | Min. | Typ. <sup>1</sup> | Max.  | Unit | Notes |
|-------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|-------------------|-------|------|-------|
| f <sub>ADCK</sub> | ADC conversion clock<br>frequency | Normal usage                                                                                                          | 2    | 40                | 50    | MHz  | 3, 4  |
| f <sub>CONV</sub> | ADC conversion frequency          | No ADC hardware<br>averaging. <sup>5</sup> Continuous<br>conversions enabled,<br>subsequent conversion<br>time        | 46.4 | 928               | 1160  | Ksps | 6, 7  |
|                   |                                   | ADC hardware averaging<br>set to 32. <sup>5</sup> Continuous<br>conversions enabled,<br>subsequent conversion<br>time | 1.45 | 29                | 36.25 | Ksps | 6, 7  |

Table 27. 12-bit ADC operating conditions (continued)

- 1. Typical values assume  $V_{DDA} = 5 V$ , Temp = 25 °C,  $f_{ADCK} = 40 \text{ MHz}$ ,  $R_{AS}=20 \Omega$ , and  $C_{AS}=10 \text{ nF}$  unless otherwise stated. Typical values are for reference only, and are not tested in production.
- For packages without dedicated V<sub>REFH</sub> and V<sub>REFL</sub> pins, V<sub>REFH</sub> is internally tied to V<sub>DDA</sub>, and V<sub>REFL</sub> is internally tied to V<sub>SS</sub>. To get maximum performance, reference supply quality should be better than SAR ADC. See application note AN5032 for details.
- 3. Clock and compare cycle need to be set according to the guidelines mentioned in the Reference Manual .
- 4. ADC conversion will become less reliable above maximum frequency.
- 5. When using ADC hardware averaging, see the *Reference Manual* to determine the most appropriate setting for AVGS.
- 6. Numbers based on the minimum sampling time of 275 ns.
- 7. For guidelines and examples of conversion rate calculation, see the Reference Manual section 'Calibration function'



Figure 13. ADC input impedance equivalency diagram

**Communication modules** 

### Table 32. LPSPI electrical specifications1 (continued)

| N | um                                              | Symbol                                      | Description                                 | Conditions                            |                                | Run     | Mode <sup>2</sup>              |          |                                | HSRU     | N Mode <sup>2</sup>                  |              | VLPR Mode                      |       |                                |      | Unit |
|---|-------------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------|--------------------------------|---------|--------------------------------|----------|--------------------------------|----------|--------------------------------------|--------------|--------------------------------|-------|--------------------------------|------|------|
|   |                                                 |                                             |                                             |                                       | 5.0                            | V IO    | 3.3                            | V IO     | 5.0                            | V IO     | 3.3                                  | V IO         | 5.0                            | V IO  | 3.3                            | / 10 |      |
|   |                                                 |                                             |                                             |                                       | Min.                           | Max.    | Min.                           | Max.     | Min.                           | Max.     | Min.                                 | Max.         | Min.                           | Max.  | Min.                           | Max. |      |
|   | 4                                               | t <sub>Lag</sub> 9                          | Enable lag                                  | Slave                                 | -                              | -       | -                              | -        | -                              | -        | -                                    | -            | -                              | -     | -                              | -    | ns   |
|   |                                                 |                                             | time (After                                 | Master                                |                                | -       |                                | -        |                                | -        |                                      | -            |                                | -     |                                | -    |      |
|   |                                                 |                                             |                                             | Master<br>Loopback <sup>5</sup>       | - 25                           |         | - 25                           |          | - 25                           |          | - 25                                 |              | - 50                           |       | - 50                           |      |      |
|   |                                                 |                                             |                                             | Master<br>Loopback(slow) <sup>6</sup> | (SCKPCS+1)*t <sub>periph</sub> |         | (SCKPCS+1)*t <sub>periph</sub> |          | (SCKPCS+1)*t <sub>periph</sub> |          | (SCKPCS+1)*t <sub>periph</sub>       |              | (SCKPCS+1)*t <sub>periph</sub> |       | (SCKPCS+1)*t <sub>periph</sub> |      |      |
|   | 5 t <sub>WSPSCK</sub> <sup>10</sup> Clock(SPSCK | Slave                                       |                                             |                                       |                                |         |                                |          |                                |          |                                      |              |                                |       | ns                             |      |      |
|   |                                                 |                                             | ) high or low<br>time (SPSCK<br>duty cycle) | Master                                | ဂု                             | ς<br>+3 | ကို                            | с<br>+3  | ကို                            | ς<br>+3  | ကို                                  | ς<br>+ γ     | 2-5                            | 1-2   | -<br>2                         | +2   |      |
|   |                                                 | duty cycle) Master<br>Loopback <sup>5</sup> |                                             | SPSCK/                                | sPSCK/2                        | SPSCK   | sPSCK/2                        | SPSCK    | sPSCK/2                        | SPSCK/2  | sPSCK/2                              | SPSCK/2      | sPSCK/2                        | SPSCK | spsck/2                        |      |      |
|   |                                                 |                                             |                                             | Master<br>Loopback(slow) <sup>6</sup> | t t                            | ÷,      | 1                              | <u>ب</u> | 1                              | <u>ب</u> | t                                    | <sup>ب</sup> | 4                              | ů,    | t t                            | ţ    |      |
|   | 6                                               | t <sub>SU</sub>                             | Data setup                                  | Slave                                 | 3                              | -       | 5                              | -        | 3                              | -        | 5                                    | -            | 18                             | -     | 18                             | -    | ns   |
|   |                                                 |                                             | time(inputs)                                | Master                                | 29                             | -       | 38                             | -        | 26                             | -        | 37 <sup>11</sup><br>32 <sup>12</sup> | -            | 72                             | -     | 78                             | -    |      |
|   |                                                 |                                             |                                             | Master<br>Loopback <sup>5</sup>       | 7                              | -       | 8                              | -        | 5                              | -        | 7                                    | -            | 20                             | -     | 20                             | -    |      |
|   |                                                 |                                             |                                             | Master<br>Loopback(slow) <sup>6</sup> | 8                              | -       | 10                             | -        | 7                              | -        | 9                                    | -            | 20                             | -     | 20                             | -    |      |
|   | 7                                               | t <sub>HI</sub>                             | Data hold                                   | Slave                                 | 3                              | -       | 3                              | -        | 3                              | -        | 3                                    | -            | 14                             | -     | 14                             | -    | ns   |
|   |                                                 | time(inputs)                                | Master                                      | 0                                     | -                              | 0       | -                              | 0        | -                              | 0        | -                                    | 0            | -                              | 0     | -                              |      |      |
|   |                                                 |                                             | Master<br>Loopback <sup>5</sup>             | 3                                     | -                              | 3       | -                              | 2        | -                              | 3        | -                                    | 11           | -                              | 11    | -                              |      |      |
|   |                                                 |                                             |                                             | Master<br>Loopback(slow) <sup>6</sup> | 3                              | -       | 3                              | -        | 3                              | -        | 3                                    | -            | 12                             | -     | 12                             | -    |      |

Table continues on the next page...

52

**Communication modules** 



Figure 23. SAI Timing — Slave modes

# 6.5.6 Ethernet AC specifications

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface.

The following table describes the MII electrical characteristics.

- Measurements are with maximum output load of 25 pF, input transition of 1 ns and pad configured with fastest slew settings (DSE = 1'b1).
- I/O operating voltage ranges from 2.97 V to 3.6 V
- While doing the mode transition (RUN -> HSRUN or HSRUN -> RUN ), the interface should be OFF.

| Symbol | Description                           | Min. | Max. | Unit         |
|--------|---------------------------------------|------|------|--------------|
| _      | RXCLK frequency                       | —    | 25   | MHz          |
| MII1   | RXCLK pulse width high                | 35%  | 65%  | RXCLK period |
| MII2   | RXCLK pulse width low                 | 35%  | 65%  | RXCLK period |
| MII3   | RXD[3:0], RXDV, RXER to RXCLK setup   | 5    | _    | ns           |
| MII4   | RXCLK to RXD[3:0], RXDV, RXER hold    | 5    | _    | ns           |
| —      | TXCLK frequency                       | _    | 25   | MHz          |
| MII5   | TXCLK pulse width high                | 35%  | 65%  | TXCLK period |
| MII6   | TXCLK pulse width low                 | 35%  | 65%  | TXCLK period |
| MII7   | TXCLK to TXD[3:0], TXEN, TXER invalid | 2    |      | ns           |
| MII8   | TXCLK to TXD[3:0], TXEN, TXER valid   | _    | 25   | ns           |

Table 35. MII signal switching specifications

#### **Communication modules**



Figure 24. MII receive diagram



### Figure 25. MII transmit signal diagram

The following table describes the RMII electrical characteristics.

- Measurements are with maximum output load of 25 pF, input transition of 1 ns and pad configured with fastest slew settings (DSE = 1'b1).
- I/O operating voltage ranges from 2.97 V to 3.6 V
- While doing the mode transition (RUN -> HSRUN or HSRUN -> RUN ), the interface should be OFF.

| Symbol       | Description                              | Min. | Max. | Unit               |
|--------------|------------------------------------------|------|------|--------------------|
| —            | RMII input clock RMII_CLK Frequency      | —    | 50   | MHz                |
| RMII1, RMII5 | RMII_CLK pulse width high                | 35%  | 65%  | RMII_CLK<br>period |
| RMII2, RMII6 | RMII_CLK pulse width low                 | 35%  | 65%  | RMII_CLK<br>period |
| RMII3        | RXD[1:0], CRS_DV, RXER to RMII_CLK setup | 4    | —    | ns                 |
| RMII4        | RMII_CLK to RXD[1:0], CRS_DV, RXER hold  | 2    |      | ns                 |

Table continues on the next page...

**Debug modules** 

| Symbol | Description                                                         | Min. | Max. | Unit       |
|--------|---------------------------------------------------------------------|------|------|------------|
| MDC1   | MDC pulse width high                                                | 40%  | 60%  | MDC period |
| MDC2   | MDC pulse width low                                                 | 40%  | 60%  | MDC period |
| MDC3   | MDIO (input) to MDC rising edge setup                               | 25   | —    | ns         |
| MDC4   | MDIO (input) to MDC rising edge hold                                | 0    | —    | ns         |
| MDC5   | MDC falling edge to MDIO output valid (maximum propagation delay)   |      | 25   | ns         |
| MDC6   | MDC falling edge to MDIO output invalid (minimum propagation delay) | -10  |      | ns         |







### 6.5.7 Clockout frequency

Maximum supported clock out frequency for this device is 20 MHz

## 6.6 Debug modules

### 6.6.1 SWD electrical specofications

| Symbol | Description                                        |          | Run      | Mode     |          |          | HSRU     | N Mode   |          | VLPR Mode |          |          |          | Unit |
|--------|----------------------------------------------------|----------|----------|----------|----------|----------|----------|----------|----------|-----------|----------|----------|----------|------|
|        |                                                    | 5.0      | V IO     | 3.3 \    | 3.3 V IO |          | 5.0 V IO |          | V IO     | 5.0 V IO  |          | 3.3 V IO |          | 1    |
|        |                                                    | Min.     | Max.     | Min.     | Max.     | Min.     | Max.     | Min.     | Max.     | Min.      | Max.     | Min.     | Max.     |      |
| S1     | SWD_CLK frequency of<br>operation                  | -        | 25       | -        | 25       | -        | 25       | -        | 25       | -         | 10       | -        | 10       | MHz  |
| S2     | SWD_CLK cycle period                               | 1/S1     | -        | 1/S1     | -        | 1/S1     | -        | 1/S1     | -        | 1/S1      | -        | 1/S1     | -        | ns   |
| S3     | SWD_CLK clock pulse width                          | S2/2 - 5 | S2/2 + 5 | S2/2 - 5  | S2/2 + 5 | S2/2 - 5 | S2/2 + 5 | ns   |
| S4     | SWD_CLK rise and fall times                        | -        | 1        | -        | 1        | -        | 1        | -        | 1        | -         | 1        | -        | 1        | ns   |
| S9     | SWD_DIO input data setup time to SWD_CLK rise      | 4        | -        | 4        | -        | 4        | -        | 4        | -        | 16        | -        | 16       | -        | ns   |
| S10    | SWD_DIO input data hold time<br>after SWD_CLK rise | 3        | -        | 3        | -        | 3        | -        | 3        | -        | 10        | -        | 10       | -        | ns   |
| S11    | SWD_CLK high to SWD_DIO data valid                 | -        | 28       | -        | 38       | -        | 28       | -        | 38       | -         | 70       | -        | 77       | ns   |
| S12    | SWD_CLK high to SWD_DIO<br>high-Z                  | -        | 28       | -        | 38       | -        | 28       | -        | 38       | -         | 70       | -        | 77       | ns   |
| S13    | SWD_CLK high to SWD_DIO data invalid               | 0        | -        | 0        | -        | 0        | -        | 0        | -        | 0         | -        | 0        | -        | ns   |

# Table 38. SWD electrical specifications

# 7.3 General notes for specifications at maximum junction temperature

An estimation of the chip junction temperature, T<sub>J</sub>, can be obtained from this equation:

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$

where:

- $T_A$  = ambient temperature for the package (°C)
- $R_{\theta JA}$  = junction to ambient thermal resistance (°C/W)
- $P_D$  = power dissipation in the package (W)

The junction to ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. Unfortunately, there are two values in common usage: the value determined on a single layer board and the value obtained on a board with two planes. For packages such as the PBGA, these values can be different by a factor of two. Which value is closer to the application depends on the power dissipated by other components on the board. The value obtained on a single layer board is appropriate for the tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated.

When a heat sink is used, the thermal resistance is expressed in the following equation as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

# $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$

where:

- $R_{\theta JA}$  = junction to ambient thermal resistance (°C/W)
- $R_{\theta JC}$  = junction to case thermal resistance (°C/W)
- $R_{\theta CA}$  = case to ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device related and cannot be influenced by the user. The user controls the thermal environment to change the case to ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device.



#### How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP. the NXP logo. NXP SECURE CONNECTIONS FOR A SMARTER WORLD. COOLFLUX. EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorIQ, QorIQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. Arm, AMBA, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and µVision are registered trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. Arm7, Arm9, Arm11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, Mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2015–2018 NXP B.V.

Document Number S32K1XX Revision 8, 06/2018



