Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. ### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|------------------------------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | In-System Reprogrammable™ (ISR™) CMOS | | Delay Time tpd(1) Max | 10 ns | | Voltage Supply - Internal | 4.75V ~ 5.25V | | Number of Logic Elements/Blocks | - | | Number of Macrocells | 32 | | Number of Gates | - | | Number of I/O | 37 | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LQFP | | Supplier Device Package | 44-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/cy37032p44-125axc | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong The buried macrocell also supports input register capability. The buried macrocell can be configured to act as an input register (D-type or latch) whose input comes from the I/O pin associated with the neighboring macrocell. The output of all buried macrocells is sent directly to the PIM regardless of its configuration. ### I/O Macrocell Figure 2 illustrates the architecture of the I/O macrocell. The I/O macrocell supports the same functions as the buried macrocell with the addition of I/O capability. At the output of the macrocell, a polarity control mux is available to select active LOW or active HIGH signals. This has the added advantage of allowing significant logic reduction to occur in many applications. The Ultra37000 macrocell features a feedback path to the PIM separate from the I/O pin input path. This means that if the macrocell is buried (fed back internally only), the associated I/O pin can still be used as an input. ### Bus Hold Capabilities on all I/Os Bus-hold, which is an improved version of the popular internal pull-up resistor, is a weak latch connected to the pin that does not degrade the device's performance. As a latch, bus-hold maintains the last state of a pin when the pin is placed in a high-impedance state, thus reducing system noise in bus-interface applications. Bus-hold additionally allows unused device pins to remain unconnected on the board, which is particularly useful during prototyping as designers can route new signals to the device without cutting trace connections to $V_{\rm CC}$ or GND. For more information, see the application note $Understanding\ Bus-Hold—A\ Feature\ of\ Cypress\ CPLDs$ . ### Programmable Slew Rate Control Each output has a programmable configuration bit, which sets the output slew rate to fast or slow. For designs concerned with meeting FCC emissions standards the slow edge provides for lower system noise. For designs requiring very high performance the fast edge rate provides maximum system performance. Figure 2. I/O and Buried Macrocells ## **Ultra37000 CPLD Family** resources for pinout flexibility, and a simple timing model for consistent system performance. #### #### REGISTERED SIGNAL Figure 5. Timing Model for CY37128 ### JTAG and PCI Standards ### **PCI Compliance** 5V operation of the Ultra37000 is fully compliant with the PCI Local Bus Specification published by the PCI Special Interest Group. The 3.3V products meet all PCI requirements except for the output 3.3V clamp, which is in direct conflict with 5V tolerance. The Ultra37000 family's simple and predictable timing model ensures compliance with the PCI AC specifications independent of the design. #### **IEEE 1149.1-compliant JTAG** The Ultra37000 family has an IEEE 1149.1 JTAG interface for both Boundary Scan and ISR. ### Boundary Scan The Ultra37000 family supports Bypass, Sample/Preload, Extest, Idcode, and Usercode boundary scan instructions. The JTAG interface is shown in *Figure 6*. Figure 6. JTAG Interface ### In-System Reprogramming (ISR) In-System Reprogramming is the combination of the capability to program or reprogram a device on-board, and the ability to support design changes without changing the system timing or device pinout. This combination means design changes during debug or field upgrades do not cause board respins. The Ultra37000 family implements ISR by providing a JTAG compliant interface for on-board programming, robust routing ### **Development Software Support** ### Warp Warp is a state-of-the-art compiler and complete CPLD design tool. For design entry, Warp provides an IEEE-STD-1076/1164 VHDL text editor, an IEEE-STD-1364 Verilog text editor, and a graphical finite state machine editor. It provides optimized synthesis and fitting by replacing basic circuits with ones pre-optimized for the target device, by implementing logic in unused memory and by perfect communication between fitting and synthesis. To facilitate design and debugging, Warp provides graphical timing simulation and analysis. ### Warp Professional™ *Warp* Professional contains several additional features. It provides an extra method of design entry with its graphical block diagram editor. It allows up to 5 ms timing simulation instead of only 2 ms. It allows comparison of waveforms before and after design changes. ### Warp Enterprise™ Warp Enterprise provides even more features. It provides unlimited timing simulation and source-level behavioral simulation as well as a debugger. It has the ability to generate graphical HDL blocks from HDL text. It can even generate testbenches. Warp is available for PC and UNIX platforms. Some features are not available in the UNIX version. For further information see the Warp for PC, Warp for UNIX, Warp Professional and Warp Enterprise data sheets on Cypress's web site (www.cypress.com). #### **Third-Party Software** Although *Warp* is a complete CPLD development tool on its own, it interfaces with nearly every third party EDA tool. All major third-party software vendors provide support for the Ultra37000 family of devices. Refer to the third-party software data sheet or contact your local sales office for a list of currently supported third-party vendors. ### **Programming** There are four programming options available for Ultra37000 devices. The first method is to use a PC with the 37000 UltraISR programming cable and software. With this method, the ISR pins of the Ultra37000 devices are routed to a connector at the edge of the printed circuit board. The 37000 UltraISR programming cable is then connected between the parallel port of the PC and this connector. A simple configuration file instructs the ISR software of the programming operations to be performed on each of the Ultra37000 devices in the system. The ISR software then automatically completes all of the necessary data manipulations required to accomplish the programming, reading, verifying, and other ISR functions. For more information on the Cypress ISR Interface, see the ISR Programming Kit data sheet (CY3700i). The second method for programming Ultra37000 devices is on automatic test equipment (ATE). This is accomplished through a file created by the ISR software. Check the Cypress website for the latest ISR software download information. ### Logic Block Diagrams (continued) ## Ultra37000 CPLD Family ## **5.0V Device Characteristics Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied ......55°C to +125°C Supply Voltage to Ground Potential ...... -0.5V to +7.0V | DC Voltage Applied to Outputs | 0.5)/45.17.0)/ | |--------------------------------------------------------|----------------| | in High-Z State | –0.5V to +7.0V | | DC Input Voltage | 0.5V to +7.0V | | DC Program Voltage | 4.5 to 5.5V | | Current into Outputs | 16 mA | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | > 2001V | | Latch-up Current | > 200 mA | ## Operating Range<sup>[2]</sup> | Range | Ambient Temperature <sup>[2]</sup> | Junction Temperature | Output Condition | V <sub>cc</sub> | V <sub>cco</sub> | |-------------------------|------------------------------------|----------------------|------------------|-----------------|------------------| | Commercial | 0°C to +70°C | 0°C to +90°C | 5V | 5V ± 0.25V | 5V ± 0.25V | | | | | 3.3V | 5V ± 0.25V | $3.3V \pm 0.3V$ | | Industrial | –40°C to +85°C | –40°C to +105°C | 5V | 5V ± 0.5V | 5V ± 0.5V | | | | | 3.3V | $5V \pm 0.5V$ | $3.3V\pm0.3V$ | | Military <sup>[3]</sup> | –55°C to +125°C | –55°C to +130°C | 5V | $5V \pm 0.5V$ | 5V ± 0.5V | | | | | 3.3V | 5V ± 0.5V | $3.3V\pm0.3V$ | ## **5.0V Device Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Cor | nditions | Min. | Тур. | Max. | Unit | |-------------------|-----------------------------------------------|------------------------------------------------|----------------------------------------------------|----------------|-------------|------|------| | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min. | $I_{OH} = -3.2 \text{ mA (Com'l/Ind)}^{[4]}$ | 2.4 | | | V | | | | | $I_{OH} = -2.0 \text{ mA } (Mil)^{[4]}$ | 2.4 | | | V | | V <sub>OHZ</sub> | Output HIGH Voltage with | V <sub>CC</sub> = Max. | I <sub>OH</sub> = 0 μA (Com'I) <sup>[6]</sup> | | | 4.2 | V | | | Output Disabled <sup>[5]</sup> | | $I_{OH} = 0 \mu A (Ind/Mil)^{[6]}$ | | | 4.5 | V | | | | | $I_{OH} = -100 \mu A (Com'I)^{[6]}$ | | | 3.6 | V | | | | | $I_{OH} = -150 \mu A (Ind/Mil)^{[6]}$ | | | 3.6 | V | | $V_{OL}$ | Output LOW Voltage | V <sub>CC</sub> = Min. | I <sub>OL</sub> = 16 mA (Com'l/Ind) <sup>[4]</sup> | | | 0.5 | V | | | | | I <sub>OL</sub> = 12 mA (Mil) <sup>[4]</sup> | | | 0.5 | V | | V <sub>IH</sub> | Input HIGH Voltage | Guaranteed Input Logical HIG | 2.0 | | $V_{CCmax}$ | V | | | $V_{IL}$ | Input LOW Voltage | Guaranteed Input Logical LO | W Voltage for all Inputs <sup>[7]</sup> | -0.5 | | 0.8 | V | | I <sub>IX</sub> | Input Load Current | $V_I$ = GND OR $V_{CC}$ , Bus-Hold | -10 | | 10 | μА | | | I <sub>OZ</sub> | Output Leakage Current | $V_O$ = GND or $V_{CC}$ , Output Di | sabled, Bus-Hold Disabled | -50 | | 50 | μА | | Ios | Output Short Circuit Current <sup>[5,8]</sup> | $V_{CC}$ = Max., $V_{OUT}$ = 0.5V | | -30 | | -160 | mA | | I <sub>BHL</sub> | Input Bus-Hold LOW<br>Sustaining Current | V <sub>CC</sub> = Min., V <sub>IL</sub> = 0.8V | | +75 | | | μА | | Івнн | Input Bus-Hold HIGH Sustaining Current | V <sub>CC</sub> = Min., V <sub>IH</sub> = 2.0V | | <del>-75</del> | | | μА | | I <sub>BHLO</sub> | Input Bus-Hold LOW<br>Overdrive Current | V <sub>CC</sub> = Max. | | | | +500 | μА | | Івнно | Input Bus-Hold HIGH<br>Overdrive Current | V <sub>CC</sub> = Max. | | | | -500 | μА | - Normal Programming Conditions apply across Ambient Temperature Range for specified programming methods. For more information on programming the Ultra37000 Family devices, please refer to the Application Note titled "An Introduction to In System Reprogramming with the Ultra37000." - 3. TA is the "Instant On" case temperature. - 4. I<sub>OH</sub> = -2 mA, I<sub>OL</sub> = 2 mA for TDO. 5. Tested initially and after any design or process changes that may affect these parameters. - When the I/O is output disabled, the bus-hold circuit can weakly pull the I/O to above 3.6V if no leakage current is allowed. Note that all I/Os are output disabled during ISR programming. Refer to the application note "Understanding Bus-Hold" for additional information. - These are absolute values with respect to device ground. All overshoots due to system or tester noise are included. - Not more than one output should be tested at a time. Duration of the short circuit should not exceed 1 second. V<sub>OUT</sub> = 0.5V has been chosen to avoid test problems caused by tester ground degradation. ## Switching Waveforms (continued) ### **Latched Input and Output** # **Typical 5.0V Power Consumption** (continued) **CY37256** The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $V_{CC} = 5.0V,\, T_A = Room \, Temperature$ ### CY37384 The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $V_{CC} = 5.0V,\, T_A = Room\, Temperature$ # **Typical 5.0V Power Consumption** (continued) **CY37512** The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $V_{CC} = 5.0V, \, T_A = Room \, Temperature$ # Typical 3.3V Power Consumption CY37032V The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $V_{CC} = 3.3V,\, T_A = Room\, Temperature$ # **Typical 3.3V Power Consumption** (continued) **CY37192V** The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $V_{\rm CC}$ = 3.3V, $T_{\rm A}$ = Room Temperature ### CY37256V The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. $V_{\rm CC} = 3.3V,\,T_A = Room\,Temperature$ ## Pin Configurations<sup>[20]</sup> (continued) ### 48-ball Fine-Pitch BGA (BA50) Top View 8 I/O<sub>3</sub> I/O<sub>1</sub> I/O<sub>30</sub> I/O<sub>5</sub> TCK V<sub>cc</sub> I/O<sub>31</sub> $V_{CC}$ I/O<sub>27</sub> TDI $V_{CC}$ I/O<sub>0</sub> CLK<sub>1</sub>/ I<sub>4</sub> CLK<sub>2</sub>/I<sub>0</sub> I/O<sub>7</sub> GND GND С I/O<sub>6</sub> I/O<sub>25</sub> I/O<sub>24</sub> $I_3$ CLK<sub>3</sub>/ I<sub>2</sub> JTAG<sub>EN</sub> GND GND I/O<sub>23</sub> D I/O<sub>8</sub> I/O<sub>9</sub> I/O<sub>22</sub> CLK<sub>0</sub>/ I<sub>1</sub> I/O<sub>12</sub> I/O<sub>11</sub> I/O<sub>10</sub> I/O<sub>16</sub> I/O<sub>20</sub> $V_{\text{CC}}$ I/O<sub>14</sub> I/O<sub>15</sub> I/O<sub>17</sub> I/O<sub>18</sub> I/O<sub>13</sub> TMS I/O<sub>19</sub> TDO # Note: 20. For 3.3V versions (Ultra37000V), $V_{CCO} = V_{CC}$ . ### 84-lead PLCC (J83) / CLCC (Y84) Top View #### Note: 21. This pin is a N/C, but Cypress recommends that you connect it to V<sub>CC</sub> to ensure future compatibility. Pin Configurations<sup>[20]</sup> (continued) ## 256-Ball Fine-Pitch BGA (BB256) Top View | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | |---|-------------------|-------------------|-------------------|-------------------|-------------------------------------|-------------------|-------------------|-------------------|--------------------|--------------------|--------------------|-------------------------------------|--------------------|--------------------|--------------------|--------------------| | Α | GND | GND | I/O <sub>26</sub> | I/O <sub>24</sub> | I/O <sub>20</sub> | V <sub>CC</sub> | I/O <sub>11</sub> | GND | GND | I/O <sub>186</sub> | V <sub>CC</sub> | I/O <sub>177</sub> | I/O <sub>172</sub> | I/O <sub>167</sub> | GND | GND | | В | GND | I/O <sub>27</sub> | I/O <sub>25</sub> | I/O <sub>23</sub> | I/O <sub>19</sub> | I/O <sub>15</sub> | I/O <sub>10</sub> | GND | GND | I/O <sub>185</sub> | I/O <sub>181</sub> | I/O <sub>176</sub> | I/O <sub>171</sub> | I/O <sub>166</sub> | I/O <sub>165</sub> | GND | | С | I/O <sub>29</sub> | I/O <sub>28</sub> | NC | I/O <sub>22</sub> | I/O <sub>18</sub> | I/O <sub>14</sub> | I/O <sub>9</sub> | I/O <sub>4</sub> | I/O <sub>191</sub> | I/O <sub>184</sub> | I/O <sub>180</sub> | I/O <sub>175</sub> | I/O <sub>170</sub> | NC | I/O <sub>163</sub> | I/O <sub>164</sub> | | D | I/O <sub>32</sub> | I/O <sub>31</sub> | I/O <sub>30</sub> | NC | I/O <sub>17</sub> | I/O <sub>13</sub> | I/O <sub>8</sub> | I/O <sub>3</sub> | I/O <sub>190</sub> | I/O <sub>183</sub> | I/O <sub>179</sub> | I/O <sub>174</sub> | I/O <sub>169</sub> | I/O <sub>160</sub> | I/O <sub>161</sub> | I/O <sub>162</sub> | | E | I/O <sub>35</sub> | I/O <sub>34</sub> | I/O <sub>33</sub> | I/O <sub>21</sub> | I/O <sub>16</sub> | I/O <sub>12</sub> | I/O <sub>7</sub> | I/O <sub>2</sub> | I/O <sub>189</sub> | V <sub>CC</sub> | I/O <sub>178</sub> | I/O <sub>173</sub> | I/O <sub>168</sub> | I/O <sub>157</sub> | I/O <sub>158</sub> | I/O <sub>159</sub> | | F | V <sub>CC</sub> | I/O <sub>38</sub> | I/O <sub>37</sub> | I/O <sub>36</sub> | TCK | V <sub>CC</sub> | I/O <sub>6</sub> | I/O <sub>1</sub> | I/O <sub>188</sub> | I/O <sub>182</sub> | V <sub>CC</sub> | TDI | I/O <sub>154</sub> | I/O <sub>155</sub> | I/O <sub>156</sub> | V <sub>CC</sub> | | G | I/O <sub>43</sub> | I/O <sub>42</sub> | I/O <sub>41</sub> | I/O <sub>40</sub> | V <sub>CC</sub> | I/O <sub>39</sub> | I/O <sub>5</sub> | I/O <sub>0</sub> | I/O <sub>187</sub> | I/O <sub>148</sub> | I/O <sub>149</sub> | CLK <sub>3</sub><br>/I <sub>4</sub> | I/O <sub>150</sub> | I/O <sub>151</sub> | I/O <sub>152</sub> | I/O <sub>153</sub> | | Н | GND | GND | I/O <sub>47</sub> | I/O <sub>46</sub> | CLK <sub>0</sub><br>/I <sub>0</sub> | I/O <sub>45</sub> | I/O <sub>44</sub> | GND | GND | I/O <sub>144</sub> | I/O <sub>145</sub> | CLK <sub>2</sub><br>/I <sub>3</sub> | I/O <sub>146</sub> | I/O <sub>147</sub> | GND | GND | | J | GND | GND | I/O <sub>51</sub> | I/O <sub>50</sub> | NC | I/O <sub>49</sub> | I/O <sub>48</sub> | GND | GND | I/O <sub>140</sub> | I/O <sub>141</sub> | l <sub>2</sub> | I/O <sub>142</sub> | I/O <sub>143</sub> | GND | GND | | K | I/O <sub>57</sub> | I/O <sub>56</sub> | I/O <sub>55</sub> | I/O <sub>54</sub> | CLK <sub>1</sub> | I/O <sub>53</sub> | I/O <sub>52</sub> | I/O <sub>91</sub> | I/O <sub>96</sub> | I/O <sub>101</sub> | I/O <sub>135</sub> | V <sub>CC</sub> | I/O <sub>136</sub> | I/O <sub>137</sub> | I/O <sub>138</sub> | I/O <sub>139</sub> | | L | V <sub>CC</sub> | I/O <sub>60</sub> | I/O <sub>59</sub> | I/O <sub>58</sub> | TMS | V <sub>CC</sub> | I/O <sub>86</sub> | I/O <sub>92</sub> | I/O <sub>97</sub> | I/O <sub>102</sub> | V <sub>CC</sub> | TDO | I/O <sub>132</sub> | I/O <sub>133</sub> | I/O <sub>134</sub> | V <sub>CC</sub> | | M | I/O <sub>63</sub> | I/O <sub>62</sub> | I/O <sub>61</sub> | I/O <sub>72</sub> | I/O <sub>77</sub> | I/O <sub>82</sub> | V <sub>CC</sub> | I/O <sub>93</sub> | I/O <sub>98</sub> | I/O <sub>103</sub> | I/O <sub>108</sub> | I/O <sub>112</sub> | I/O <sub>117</sub> | I/O <sub>129</sub> | I/O <sub>130</sub> | I/O <sub>131</sub> | | N | I/O <sub>66</sub> | I/O <sub>65</sub> | I/O <sub>64</sub> | I/O <sub>73</sub> | I/O <sub>78</sub> | I/O <sub>83</sub> | I/O <sub>87</sub> | I/O <sub>94</sub> | I/O <sub>99</sub> | I/O <sub>104</sub> | I/O <sub>109</sub> | I/O <sub>113</sub> | NC | I/O <sub>126</sub> | I/O <sub>127</sub> | I/O <sub>128</sub> | | Р | I/O <sub>68</sub> | I/O <sub>67</sub> | NC | I/O <sub>74</sub> | I/O79 | I/O <sub>84</sub> | I/O <sub>88</sub> | I/O <sub>95</sub> | I/O <sub>100</sub> | I/O <sub>105</sub> | I/O <sub>110</sub> | I/O <sub>114</sub> | I/O <sub>118</sub> | NC | I/O <sub>124</sub> | I/O <sub>125</sub> | | R | GND | I/O <sub>69</sub> | I/O <sub>70</sub> | I/O <sub>75</sub> | I/O <sub>80</sub> | I/O <sub>85</sub> | I/O <sub>89</sub> | GND | GND | I/O <sub>106</sub> | I/O <sub>111</sub> | I/O <sub>115</sub> | I/O <sub>119</sub> | I/O <sub>121</sub> | I/O <sub>123</sub> | GND | | Т | GND | GND | I/O <sub>71</sub> | I/O <sub>76</sub> | I/O <sub>81</sub> | V <sub>CC</sub> | I/O <sub>90</sub> | GND | GND | I/O <sub>107</sub> | V <sub>CC</sub> | I/O <sub>116</sub> | I/O <sub>120</sub> | I/O <sub>122</sub> | GND | GND | # Ultra37000 CPLD Family ## 3.3V Ordering Information (continued) | Macrocells | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|----------------|---------------------|-----------------|----------------------------------------|--------------------| | 64 | 143 | CY37064VP44-143AC | A44 | 44-Lead Thin Quad Flatpack | Commercial | | | | CY37064VP44-143AXC | A44 | 44-Lead Lead Free Thin Quad Flatpack | | | | | CY37064VP48-143BAC | BA50 | 48-Ball Fine-Pitch Ball Grid Array | | | | | CY37064VP100-143AC | A100 | 100-Lead Thin Quad Flatpack | | | | | CY37064VP100-143AXC | A100 | 100-Lead Lead Free Thin Quad Flatpack | | | | | CY37064VP100-143BBC | BB100 | 100-Ball Fine-Pitch Ball Grid Array | | | | 100 | CY37064VP44-100AC | A44 | 44-Lead Thin Quad Flatpack | Commercia | | | | CY37064VP44-100AXC | A44 | 44-Lead Lead Free Thin Quad Flatpack | | | | | CY37064VP48-100BAC | BA50 | 48-Ball Fine-Pitch Ball Grid Array | | | | | CY37064VP100-100AC | A100 | 100-Lead Thin Quad Flatpack | | | | | CY37064VP100-100AXC | A100 | 100-Lead Lead Free Thin Quad Flatpack | | | | | CY37064VP100-100BBC | BB100 | 100-Ball Fine-Pitch Ball Grid Array | | | | | CY37064VP44-100AI | A44 | 44-Lead Thin Quad Flatpack | Industrial | | | | CY37064VP44-100AXI | A44 | 44-Lead Lead Free Thin Quad Flatpack | | | | | CY37064VP48-100BAI | BA50 | 48-Ball Fine-Pitch Ball Grid Array | | | | | CY37064VP100-100BBI | BB100 | 100-Ball Fine-Pitch Ball Grid Array | | | | | CY37064VP100-100AI | A100 | 100-Lead Thin Quad Flatpack | | | | | CY37064VP100-100AXI | A100 | 100-Lead Lead Free Thin Quad Flatpack | | | | | 5962-9952001QYA | Y67 | 44-Lead Ceramic Leaded Chip Carrier | Military | | 128 | 125 | CY37128VP100-125AC | A100 | 100-Lead Thin Quad Flat Pack | Commercia | | | | CY37128VP100-125AXC | A100 | 100-Lead Lead Free Thin Quad Flat Pack | | | | | CY37128VP100-125BBC | BB100 | 100-Ball Fine-Pitch Ball Grid Array | | | | | CY37128VP160-125AC | A160 | 160-Lead Thin Quad Flat Pack | | | | | CY37128VP160-125AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | CY37128VP160-125AI | A160 | 160-Lead Thin Quad Flat Pack | Industrial | | | | CY37128VP160-125AXI | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | 83 | CY37128VP100-83AC | A100 | 100-Lead Thin Quad Flat Pack | Commercia | | | | CY37128VP100-83AXC | A100 | 100-Lead Lead Free Thin Quad Flat Pack | | | | | CY37128VP100-83BBC | BB100 | 100-Ball Fine-Pitch Ball Grid Array | | | | | CY37128VP160-83AC | A160 | 160-Lead Thin Quad Flat Pack | | | | | CY37128VP160-83AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | CY37128VP100-83AI | A100 | 100-Lead Thin Quad Flat Pack | Industrial | | | | CY37128VP100-83AXI | A100 | 100-Lead Lead Free Thin Quad Flat Pack | | | | | CY37128VP100-83BBI | BB100 | 100-Ball Fine-Pitch Ball Grid Array | | | | | CY37128VP160-83AI | A160 | 160-Lead Thin Quad Flat Pack | | | | | CY37128VP160-83AXI | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | 5962-9952201QYA | Y84 | 84-Lead Ceramic Leaded Chip Carrier | Military | | 192 | 100 | CY37192VP160-100AC | A160 | 160-Lead Thin Quad Flat Pack | Commercia | | | | CY37192VP160-100AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | 66 | CY37192VP160-66AC | A160 | 160-Lead Thin Quad Flat Pack | Commercia | | | | CY37192VP160-66AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | CY37192VP160-66AI | A160 | 160-Lead Thin Quad Flat Pack | Industrial | | | | 013/182VF 100-00AI | A100 | 100-Leau Tiiii Quau Flat Fack | inuusinal | # Ultra37000 CPLD Family ## 3.3V Ordering Information (continued) | Macrocells | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|----------------|---------------------|-----------------|----------------------------------------|--------------------| | 256 | 100 | CY37256VP160-100AC | A160 | 160-Lead Thin Quad Flat Pack | Commercial | | | | CY37256VP160-100AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | CY37256VP208-100NC | N208 | 208-Lead Plastic Quad Flat Pack | | | | | CY37256VP256-100BGC | BG292 | 292-Ball Plastic Ball Grid Array | | | | | CY37256VP256-100BBC | BB256 | 256-Ball Fine-Pitch Ball Grid Array | | | | | CY37256VP160-100AI | A160 | 160-Lead Thin Quad Flat Pack | Industrial | | | | CY37256VP160-100AXI | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | 66 | CY37256VP160-66AC | A160 | 160-Lead Thin Quad Flat Pack | Commercial | | | | CY37256VP160-66AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | CY37256VP208-66NC | N208 | 208-Lead Plastic Quad Flat Pack | | | | | CY37256VP256-66BGC | BG292 | 292-Ball Plastic Ball Grid Array | | | | | CY37256VP256-66BBC | BB256 | 256-Ball Fine-Pitch Ball Grid Array | | | | | CY37256VP160-66AI | A160 | 160-Lead Thin Quad Flat Pack | Industrial | | | | CY37256VP256-66BGI | BG292 | 292-Ball Plastic Ball Grid Array | | | | | CY37256VP256-66BBI | BB256 | 256-Ball Fine-Pitch Ball Grid Array | | | | | 5962-9952401QZC | U162 | 160-Lead Ceramic Quad Flat Pack | Military | | 384 | 83 | CY37384VP208-83NC | N208 | 208-Lead Plastic Quad Flat Pack | Commercial | | | | CY37384VP256-83BGC | BG292 | 292-Ball Plastic Ball Grid Array | | | | 66 | CY37384VP208-66NC | N208 | 208-Lead Plastic Quad Flat Pack | Commercial | | | | CY37384VP256-66BGC | BG292 | 292-Ball Plastic Ball Grid Array | | | | | CY37384VP208-66NI | N208 | 208-Lead Plastic Quad Flat Pack | Industrial | | | | CY37384VP256-66BGI | BG292 | 292-Ball Plastic Ball Grid Array | | | 512 | 83 | CY37512VP208-83NC | N208 | 208-Lead Plastic Quad Flat Pack | Commercial | | | | CY37512VP256-83BGC | BG292 | 292-Ball Plastic Ball Grid Array | | | | | CY37512VP352-83BGC | BG388 | 388-Ball Plastic Ball Grid Array | | | | | CY37512VP400-83BBC | BB400 | 400-Ball Fine-Pitch Ball Grid Array | | | | 66 | CY37512VP208-66NC | N208 | 208-Lead Plastic Quad Flat Pack | Commercial | | | | CY37512VP256-66BGC | BG292 | 292-Ball Plastic Ball Grid Array | | | | | CY37512VP352-66BGC | BG388 | 388-Ball Plastic Ball Grid Array | | | | | CY37512VP400-66BBC | BB400 | 400-Ball Fine-Pitch Ball Grid Array | | | | | CY37512VP208-66NI | N208 | 208-Lead Plastic Quad Flat Pack | Industrial | | | | CY37512VP256-66BGI | BG292 | 292-Ball Plastic Ball Grid Array | | | | | CY37512VP352-66BGI | BG388 | 388-Ball Plastic Ball Grid Array | | | | | CY37512VP400-66BBI | BB400 | 400-Ball Fine-Pitch Ball Grid Array | | | | | 5962-9952601QZC | U208 | 208-Lead Ceramic Quad Flat Pack | Military | 0.20 MAX. ## **Package Diagrams** ## 44-Lead Lead (Pb)-Free Plastic Leaded Chip Carrier J67 SEE DETAIL A ### 44-Lead Ceramic Leaded Chip Carrier Y67 ### 84-Lead Ceramic Leaded Chip Carrier Y84 # 100-Ball Thin Ball Grid Array (11 x 11 x 1.4 mm) BB100 ## 160-Lead Lead (Pb)-Free Thin Plastic Quad Flat Pack (24 x 24 x 1.4 mm) (TQFP) A160 ## Addendum ## 3.3V Operating Range (CY37064VP100-143AC, CY37064VP100-143BBC, CY37064VP44-143AC, CY37064VP48-143BAC) | Range | Ambient Temperature <sup>[2]</sup> Junction Temperatu | | V <sub>CC</sub> | | |------------|-------------------------------------------------------|--------------|-----------------|--| | Commercial | 0°C to +70°C | 0°C to +90°C | 3.3V ± 0.16V | | # **Document History Page** | | ment Title: L<br>ment Numbe | | LD Family | 5V, 3.3V, ISR™ High-Performance CPLDs | | |------|-----------------------------|---------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | REV. | ECN NO. | Issue<br>Date | Orig. of Change | Description of Change | | | ** | 106272 | 04/18/01 | SZV | Change from Spec number: 38-00475 to 38-03007 | | | *A | 124942 | 03/21/03 | OOR | Updated 3.3V V <sub>CC</sub> requirements for –144 speeds<br>Added an Addendum | | | *B | 126262 | 05/09/03 | TEH | Changed pinout for CY37128V BB100 package | | | *C | 128125 | 07/16/03 | НОМ | Obsoleted following 3.3V PLCC packaged devices: CY37032VP44-143JC CY37032VP44-100JC CY37064VP44-143JC CY37064VP84-143JC CY37064VP44-100JC CY37064VP84-100JC CY37064VP84-100JI CY37064VP84-100JI CY37128VP84-125JC CY37128VP84-83JI | | | *D | 282709 | See ECN | YDT | Changed package diagrams and labels for consistency Added Lead (Pb)-free logo on first page, as well as a note in Features Added Lead (Pb)-free package diagram labels Added Lead-free Parts to Ordering Information CY37032P44-200AXC, CY37032P44-200JXC, CY37032P44-154AXI, CY37032P44-154JXI, CY37032P44-125AXC, CY37032P44-125JXC, CY37064P44-200AXC, CY37064P44-200JXC, CY37064P100-200AXC, CY37064P44-154JXI, CY37064P44-154JXI, CY37064P44-125AXC, CY37064P44-125JXC, CY37064P100-125AXC, CY37064P44-125AXI, CY37064P41-125JXC, CY37128P84-167JXC, CY37128P100-167AXC, CY37128P160-167AXC, CY37128P84-125JXI, CY37128P100-125AXI, CY37128P160-125AXI, CY37128P84-125JXI, CY37128P100-125AXI, CY37128P160-125AXI, CY37128P84-100JXC, CY37128P100-100AXC, CY37128P160-125AXI, CY37128P84-100JXC, CY37128P100-100AXC, CY37192P160-125AXC, CY37128P100-100AXI, CY37192P160-154AXC, CY37192P160-83AXI, CY37256P160-154AXC, CY37256P160-125AXI, CY37032VP44-143AXC, CY37032VP44-100AXC, CY37032VP44-100AXI, CY37032VP44-100JXI, CY37064VP100-100AXC, CY37064VP100-143AXC, CY37064VP44-100AXC, CY37064VP100-100AXC, CY37064VP44-100AXI, CY37064VP44-100AXI, CY37128VP100-83AXC, CY37128VP160-83AXC, CY37128VP160-125AXI, CY37128VP100-83AXI, CY37128VP160-125AXI, CY37128VP160-66AXC, CY37128VP100-83AXI, CY37128VP160-125AXI, CY37128VP100-83AXI, CY37128VP100-83AXI, CY37128VP160-100AXI, CY37128VP100-83AXI, CY37128VP100-83AXI, CY37128VP160-100AXI, CY37128VP160-66AXC, CY37256VP160-100AXC, CY37256VP160-100AXI, CY37256VP160-66AXC | | | *E | 321635 | See ECN | PCX | Added Package Diagram BG292<br>Updated all PBGA package type information (BG292 & BG388) | |