



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

| Details                         |                                                                               |
|---------------------------------|-------------------------------------------------------------------------------|
| Details                         |                                                                               |
| Product Status                  | Obsolete                                                                      |
| Programmable Type               | In-System Reprogrammable™ (ISR™) CMOS                                         |
| Delay Time tpd(1) Max           | 12 ns                                                                         |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                                     |
| Number of Logic Elements/Blocks | -                                                                             |
| Number of Macrocells            | 32                                                                            |
| Number of Gates                 | -                                                                             |
| Number of I/O                   | 37                                                                            |
| Operating Temperature           | -40°C ~ 85°C (TA)                                                             |
| Mounting Type                   | Surface Mount                                                                 |
| Package / Case                  | 44-LQFP                                                                       |
| Supplier Device Package         | 44-TQFP (10x10)                                                               |
| Purchase URL                    | https://www.e-xfl.com/product-detail/infineon-technologies/cy37032vp44-100axi |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





#### Speed Bins

| Device   | 200 | 167 | 154 | 143 | 125 | 100 | 83 | 66 |
|----------|-----|-----|-----|-----|-----|-----|----|----|
| CY37032V |     |     |     | Х   |     | Х   |    |    |
| CY37064V |     |     |     | Х   |     | Х   |    |    |
| CY37128V |     |     |     |     | Х   |     | Х  |    |
| CY37192V |     |     |     |     |     | Х   |    | Х  |
| CY37256V |     |     |     |     |     | Х   |    | Х  |
| CY37384V |     |     |     |     |     |     | Х  | Х  |
| CY37512V |     |     |     |     |     |     | Х  | Х  |

#### Device-Package Offering and I/O Count

| Device   | 44-<br>Lead<br>TQFP | 44-<br>Lead<br>CLCC | 48-<br>Lead<br>FBGA | 84-<br>Lead<br>CLCC | 100-<br>Lead<br>TQFP | 100-<br>Lead<br>FBGA | 160-<br>Lead<br>TQFP | 160-<br>Lead<br>CQFP | 208-<br>Lead<br>PQFP | 208-<br>Lead<br>CQFP | 292-<br>Lead<br>PBGA | 256-<br>Lead<br>FBGA | 388-<br>Lead<br>PBGA | 400-<br>Lead<br>FBGA |
|----------|---------------------|---------------------|---------------------|---------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| CY37032V | 37                  |                     | 37                  |                     |                      |                      |                      |                      |                      |                      |                      |                      |                      |                      |
| CY37064V | 37                  | 37                  | 37                  |                     | 69                   | 69                   |                      |                      |                      |                      |                      |                      |                      |                      |
| CY37128V |                     |                     |                     | 69                  | 69                   | 85                   | 133                  |                      |                      |                      |                      |                      |                      |                      |
| CY37192V |                     |                     |                     |                     |                      |                      | 125                  |                      |                      |                      |                      |                      |                      |                      |
| CY37256V |                     |                     |                     |                     |                      |                      | 133                  | 133                  | 165                  |                      | 197                  | 197                  |                      |                      |
| CY37384V |                     |                     |                     |                     |                      |                      |                      |                      | 165                  |                      | 197                  |                      |                      |                      |
| CY37512V |                     |                     |                     |                     |                      |                      |                      |                      | 165                  | 165                  | 197                  |                      | 269                  | 269                  |

## **Architecture Overview of Ultra37000 Family**

## **Programmable Interconnect Matrix**

The PIM consists of a completely global routing matrix for signals from I/O pins and feedbacks from the logic blocks. The PIM provides extremely robust interconnection to avoid fitting and density limitations.

The inputs to the PIM consist of all I/O and dedicated input pins and all macrocell feedbacks from within the logic blocks. The number of PIM inputs increases with pin count and the number of logic blocks. The outputs from the PIM are signals routed to the appropriate logic blocks. Each logic block receives 36 inputs from the PIM and their complements, allowing for 32-bit operations to be implemented in a single pass through the device. The wide number of inputs to the logic block also improves the routing capacity of the Ultra37000 family.

An important feature of the PIM is its simple timing. The propagation delay through the PIM is accounted for in the timing specifications for each device. There is no additional delay for traveling through the PIM. In fact, all inputs travel through the PIM. As a result, there are no route-dependent timing parameters on the Ultra37000 devices. The worst-case PIM delays are incorporated in all appropriate Ultra37000 specifications.

Routing signals through the PIM is completely invisible to the user. All routing is accomplished by software—no hand routing is necessary.  $Warp^{\otimes}$  and third-party development packages automatically route designs for the Ultra37000 family in a matter of minutes. Finally, the rich routing resources of the Ultra37000 family accommodate last minute logic changes while maintaining fixed pin assignments.

### Logic Block

The logic block is the basic building block of the Ultra37000 architecture. It consists of a product term array, an intelligent product-term allocator, 16 macrocells, and a number of I/O cells. The number of I/O cells varies depending on the device used. Refer to *Figure 1* for the block diagram.

#### Product Term Array

Each logic block features a 72 x 87 programmable product term array. This array accepts 36 inputs from the PIM, which originate from macrocell feedbacks and device pins. Active LOW and active HIGH versions of each of these inputs are generated to create the full 72-input field. The 87 product terms in the array can be created from any of the 72 inputs.

Of the 87 product terms, 80 are for general-purpose use for the 16 macrocells in the logic block. Four of the remaining seven product terms in the logic block are output enable (OE) product terms. Each of the OE product terms controls up to eight of the 16 macrocells and is selectable on an individual macrocell basis. In other words, each I/O cell can select between one of two OE product terms to control the output buffer. The first two of these four OE product terms are available to the upper half of the I/O macrocells in a logic block. The other two OE product terms are available to the lower half of the I/O macrocells in a logic block.

The next two product terms in each logic block are dedicated asynchronous set and asynchronous reset product terms. The final product term is the product term clock. The set, reset, OE and product term clock have polarity control to realize OR functions in a single pass through the array.





The buried macrocell also supports input register capability. The buried macrocell can be configured to act as an input register (D-type or latch) whose input comes from the I/O pin associated with the neighboring macrocell. The output of all buried macrocells is sent directly to the PIM regardless of its configuration.

#### I/O Macrocell

Figure 2 illustrates the architecture of the I/O macrocell. The I/O macrocell supports the same functions as the buried macrocell with the addition of I/O capability. At the output of the macrocell, a polarity control mux is available to select active LOW or active HIGH signals. This has the added advantage of allowing significant logic reduction to occur in many applications.

The Ultra37000 macrocell features a feedback path to the PIM separate from the I/O pin input path. This means that if the macrocell is buried (fed back internally only), the associated I/O pin can still be used as an input.

#### Bus Hold Capabilities on all I/Os

Bus-hold, which is an improved version of the popular internal pull-up resistor, is a weak latch connected to the pin that does not degrade the device's performance. As a latch, bus-hold maintains the last state of a pin when the pin is placed in a high-impedance state, thus reducing system noise in bus-interface applications. Bus-hold additionally allows unused device pins to remain unconnected on the board, which is particularly useful during prototyping as designers can route new signals to the device without cutting trace connections to  $V_{\rm CC}$  or GND. For more information, see the application note *Understanding Bus-Hold—A Feature of Cypress CPLDs*.

#### Programmable Slew Rate Control

Each output has a programmable configuration bit, which sets the output slew rate to fast or slow. For designs concerned with meeting FCC emissions standards the slow edge provides for lower system noise. For designs requiring very high performance the fast edge rate provides maximum system performance.



Figure 2. I/O and Buried Macrocells





resources for pinout flexibility, and a simple timing model for consistent system performance.

#### 

#### REGISTERED SIGNAL



Figure 5. Timing Model for CY37128

## JTAG and PCI Standards

## **PCI Compliance**

5V operation of the Ultra37000 is fully compliant with the PCI Local Bus Specification published by the PCI Special Interest Group. The 3.3V products meet all PCI requirements except for the output 3.3V clamp, which is in direct conflict with 5V tolerance. The Ultra37000 family's simple and predictable timing model ensures compliance with the PCI AC specifications independent of the design.

#### **IEEE 1149.1-compliant JTAG**

The Ultra37000 family has an IEEE 1149.1 JTAG interface for both Boundary Scan and ISR.

#### Boundary Scan

The Ultra37000 family supports Bypass, Sample/Preload, Extest, Idcode, and Usercode boundary scan instructions. The JTAG interface is shown in *Figure 6*.



Figure 6. JTAG Interface

#### In-System Reprogramming (ISR)

In-System Reprogramming is the combination of the capability to program or reprogram a device on-board, and the ability to support design changes without changing the system timing or device pinout. This combination means design changes during debug or field upgrades do not cause board respins. The Ultra37000 family implements ISR by providing a JTAG compliant interface for on-board programming, robust routing

## **Development Software Support**

#### Warp

Warp is a state-of-the-art compiler and complete CPLD design tool. For design entry, Warp provides an IEEE-STD-1076/1164 VHDL text editor, an IEEE-STD-1364 Verilog text editor, and a graphical finite state machine editor. It provides optimized synthesis and fitting by replacing basic circuits with ones pre-optimized for the target device, by implementing logic in unused memory and by perfect communication between fitting and synthesis. To facilitate design and debugging, Warp provides graphical timing simulation and analysis.

#### Warp Professional™

*Warp* Professional contains several additional features. It provides an extra method of design entry with its graphical block diagram editor. It allows up to 5 ms timing simulation instead of only 2 ms. It allows comparison of waveforms before and after design changes.

## Warp Enterprise™

Warp Enterprise provides even more features. It provides unlimited timing simulation and source-level behavioral simulation as well as a debugger. It has the ability to generate graphical HDL blocks from HDL text. It can even generate testbenches.

Warp is available for PC and UNIX platforms. Some features are not available in the UNIX version. For further information see the Warp for PC, Warp for UNIX, Warp Professional and Warp Enterprise data sheets on Cypress's web site (www.cypress.com).

#### **Third-Party Software**

Although *Warp* is a complete CPLD development tool on its own, it interfaces with nearly every third party EDA tool. All major third-party software vendors provide support for the Ultra37000 family of devices. Refer to the third-party software data sheet or contact your local sales office for a list of currently supported third-party vendors.

## **Programming**

There are four programming options available for Ultra37000 devices. The first method is to use a PC with the 37000 UltraISR programming cable and software. With this method, the ISR pins of the Ultra37000 devices are routed to a connector at the edge of the printed circuit board. The 37000 UltraISR programming cable is then connected between the parallel port of the PC and this connector. A simple configuration file instructs the ISR software of the programming operations to be performed on each of the Ultra37000 devices in the system. The ISR software then automatically completes all of the necessary data manipulations required to accomplish the programming, reading, verifying, and other ISR functions. For more information on the Cypress ISR Interface, see the ISR Programming Kit data sheet (CY3700i).

The second method for programming Ultra37000 devices is on automatic test equipment (ATE). This is accomplished through a file created by the ISR software. Check the Cypress website for the latest ISR software download information.





The third programming option for Ultra37000 devices is to utilize the embedded controller or processor that already exists in the system. The Ultra37000 ISR software assists in this method by converting the device JEDEC maps into the ISR serial stream that contains the ISR instruction information and the addresses and data of locations to be programmed. The embedded controller then simply directs this ISR stream to the chain of Ultra37000 devices to complete the desired reconfiguring or diagnostic operations. Contact your local sales office for information on availability of this option.

The fourth method for programming Ultra37000 devices is to use the same programmer that is currently being used to program FLASH370i devices.

For all pinout, electrical, and timing requirements, refer to device data sheets. For ISR cable and software specifications, refer to the UltraISR kit data sheet (CY3700i).

## **Third-Party Programmers**

As with development software, Cypress support is available on a wide variety of third-party programmers. All major third-party programmers (including BP Micro, Data I/O, and SMS) support the Ultra37000 family.





## Logic Block Diagrams (continued)







## Inductance<sup>[5]</sup>

| Parameter | Description               | Test Conditions                        | 44-<br>Lead<br>TQFP | 44-<br>Lead<br>PLCC | 44-<br>Lead<br>CLCC | 84-<br>Lead<br>PLCC | 84-<br>Lead<br>CLCC | 100-<br>Lead<br>TQFP | 160-<br>Lead<br>TQFP | 208-<br>Lead<br>PQFP | Unit |
|-----------|---------------------------|----------------------------------------|---------------------|---------------------|---------------------|---------------------|---------------------|----------------------|----------------------|----------------------|------|
|           | Maximum Pin<br>Inductance | V <sub>IN</sub> = 3.3V<br>at f = 1 MHz | 2                   | 5                   | 2                   | 8                   | 5                   | 8                    | 9                    | 11                   | nH   |

## Capacitance<sup>[5]</sup>

| Parameter        | Description                         | Test Conditions                                     | Max. | Unit |
|------------------|-------------------------------------|-----------------------------------------------------|------|------|
| C <sub>I/O</sub> | Input/Output Capacitance            | $V_{IN} = 3.3V$ at f = 1 MHz at $T_A = 25^{\circ}C$ | 8    | pF   |
| C <sub>CLK</sub> | Clock Signal Capacitance            | $V_{IN} = 3.3V$ at f = 1 MHz at $T_A = 25^{\circ}C$ | 12   | pF   |
| $C_{DP}$         | Dual Functional Pins <sup>[9]</sup> | $V_{IN} = 3.3V$ at f = 1 MHz at $T_A = 25^{\circ}C$ | 16   | pF   |

## **Endurance Characteristics**<sup>[5]</sup>

| Parameter | Description                  | Test Conditions                              | Min.  | Тур.   | Unit   |
|-----------|------------------------------|----------------------------------------------|-------|--------|--------|
| N         | Minimum Reprogramming Cycles | Normal Programming Conditions <sup>[2]</sup> | 1,000 | 10,000 | Cycles |

## **AC Characteristics**

#### 5.0V AC Test Loads and Waveforms





## 3.3V AC Test Loads and Waveforms











(d) Test Waveforms

## Switching Characteristics Over the Operating Range [12]

| Parameter                                | Description                                                                                                                                                                                                                                                                | Unit |
|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Combinatorial Mo                         | de Parameters                                                                                                                                                                                                                                                              | _    |
| t <sub>PD</sub> <sup>[13, 14, 15]</sup>  | Input to Combinatorial Output                                                                                                                                                                                                                                              | ns   |
| t <sub>PDL</sub> [13, 14, 15]            | Input to Output Through Transparent Input or Output Latch                                                                                                                                                                                                                  | ns   |
| t <sub>PDLL</sub> [13, 14, 15]           | Input to Output Through Transparent Input and Output Latches                                                                                                                                                                                                               | ns   |
| t <sub>EA</sub> <sup>[13, 14, 15]</sup>  | Input to Output Enable                                                                                                                                                                                                                                                     | ns   |
| t <sub>ER</sub> <sup>[11, 13]</sup>      | Input to Output Disable                                                                                                                                                                                                                                                    | ns   |
| Input Register Par                       | ameters                                                                                                                                                                                                                                                                    |      |
| t <sub>WL</sub>                          | Clock or Latch Enable Input LOW Time <sup>[8]</sup>                                                                                                                                                                                                                        | ns   |
| t <sub>WH</sub>                          | Clock or Latch Enable Input HIGH Time <sup>[8]</sup>                                                                                                                                                                                                                       | ns   |
| t <sub>IS</sub>                          | Input Register or Latch Set-up Time                                                                                                                                                                                                                                        | ns   |
| t <sub>IH</sub>                          | Input Register or Latch Hold Time                                                                                                                                                                                                                                          | ns   |
| t <sub>ICO</sub> <sup>[13, 14, 15]</sup> | Input Register Clock or Latch Enable to Combinatorial Output                                                                                                                                                                                                               | ns   |
| t <sub>ICOL</sub> [13, 14, 15]           | Input Register Clock or Latch Enable to Output Through Transparent Output Latch                                                                                                                                                                                            | ns   |
| Synchronous Cloc                         | cking Parameters                                                                                                                                                                                                                                                           |      |
| t <sub>CO</sub> <sup>[14, 15]</sup>      | Synchronous Clock (CLK <sub>0</sub> , CLK <sub>1</sub> , CLK <sub>2</sub> , or CLK <sub>3</sub> ) or Latch Enable to Output                                                                                                                                                | ns   |
| t <sub>S</sub> <sup>[13]</sup>           | Set-Up Time from Input to Sync. Clk (CLK <sub>0</sub> , CLK <sub>1</sub> , CLK <sub>2</sub> , or CLK <sub>3</sub> ) or Latch Enable                                                                                                                                        | ns   |
| t <sub>H</sub>                           | Register or Latch Data Hold Time                                                                                                                                                                                                                                           | ns   |
| t <sub>CO2</sub> <sup>[13, 14, 15]</sup> | Output Synchronous Clock (CLK <sub>0</sub> , CLK <sub>1</sub> , CLK <sub>2</sub> , or CLK <sub>3</sub> ) or Latch Enable to Combinatorial Output Delay (Through Logic Array)                                                                                               | ns   |
| t <sub>SCS</sub> <sup>[13]</sup>         | Output Synchronous Clock (CLK <sub>0</sub> , CLK <sub>1</sub> , CLK <sub>2</sub> , or CLK <sub>3</sub> ) or Latch Enable to Output Synchronous Clock (CLK <sub>0</sub> , CLK <sub>1</sub> , CLK <sub>2</sub> , or CLK <sub>3</sub> ) or Latch Enable (Through Logic Array) | ns   |
| t <sub>SL</sub> <sup>[13]</sup>          | Set-Up Time from Input Through Transparent Latch to Output Register Synchronous Clock ( $CLK_0$ $CLK_1$ , $CLK_2$ , or $CLK_3$ ) or Latch Enable                                                                                                                           | ns   |
| t <sub>HL</sub>                          | Hold Time for Input Through Transparent Latch from Output Register Synchronous Clock ( $CLK_0$ , $CLK_1$ , $CLK_2$ , or $CLK_3$ ) or Latch Enable                                                                                                                          | ns   |

#### Notes:

- 11.  $t_{\rm ER}$  measured with 5-pF AC Test Load and  $t_{\rm EA}$  measured with 35-pF AC Test Load. 12. All AC parameters are measured with two outputs switching and 35-pF AC Test Load. 13. Logic Blocks operating in Low-Power Mode, add  $t_{\rm LP}$  to this spec. 14. Outputs using Slow Output Slew Rate, add  $t_{\rm SLEW}$  to this spec. 15. When  $V_{\rm CCO}$  = 3.3V, add  $t_{\rm 3.3IO}$  to this spec.





## $\textbf{Switching Characteristics} \ \, \text{Over the Operating Range (continued)}^{[12]}$

| Parameter                                  | Description                                                                                                                                                                     | Unit |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Product Term Clo                           | cking Parameters                                                                                                                                                                | 1    |
| t <sub>COPT</sub> [13, 14, 15]             | Product Term Clock or Latch Enable (PTCLK) to Output                                                                                                                            | ns   |
| t <sub>SPT</sub>                           | Set-Up Time from Input to Product Term Clock or Latch Enable (PTCLK)                                                                                                            | ns   |
| t <sub>HPT</sub>                           | Register or Latch Data Hold Time                                                                                                                                                | ns   |
| t <sub>ISPT</sub> <sup>[13]</sup>          | Set-Up Time for Buried Register used as an Input Register from Input to Product Term Clock or Latch Enable (PTCLK)                                                              | ns   |
| t <sub>IHPT</sub>                          | Buried Register Used as an Input Register or Latch Data Hold Time                                                                                                               | ns   |
| t <sub>CO2PT</sub> <sup>[13, 14, 15]</sup> | Product Term Clock or Latch Enable (PTCLK) to Output Delay (Through Logic Array)                                                                                                | ns   |
| Pipelined Mode P                           | arameters                                                                                                                                                                       | ı    |
| t <sub>ICS</sub> <sup>[13]</sup>           | Input Register Synchronous Clock ( $CLK_0$ , $CLK_1$ , $CLK_2$ , or $CLK_3$ ) to Output Register Synchronous Clock ( $CLK_0$ , $CLK_1$ , $CLK_2$ , or $CLK_3$ )                 | ns   |
| Operating Freque                           | ency Parameters                                                                                                                                                                 |      |
| f <sub>MAX1</sub>                          | Maximum Frequency with Internal Feedback (Lesser of 1/t <sub>SCS</sub> , 1/(t <sub>S</sub> + t <sub>H</sub> ), or 1/t <sub>CO</sub> ) <sup>[5]</sup>                            | MHz  |
| f <sub>MAX2</sub>                          | Maximum Frequency Data Path in Output Registered/Latched Mode (Lesser of $1/(t_W + t_W)$ , $1/(t_S + t_H)$ , or $1/t_{CO})^{[5]}$                                               | MHz  |
| f <sub>MAX3</sub>                          | Maximum Frequency with External Feedback (Lesser of $1/(t_{CO} + t_{S})$ or $1/(t_{WL} + t_{WH})^{[5]}$                                                                         | MHz  |
| f <sub>MAX4</sub>                          | Maximum Frequency in Pipelined Mode (Lesser of 1/( $t_{CO}$ + $t_{IS}$ ), 1/ $t_{ICS}$ , 1/( $t_{WL}$ + $t_{WH}$ ), 1/( $t_{IS}$ + $t_{IH}$ ), or 1/ $t_{SCS}$ ) <sup>[5]</sup> | MHz  |
| Reset/Preset Para                          | ameters                                                                                                                                                                         |      |
| t <sub>RW</sub>                            | Asynchronous Reset Width <sup>[5]</sup>                                                                                                                                         | ns   |
| t <sub>RR</sub> <sup>[13]</sup>            | Asynchronous Reset Recovery Time <sup>[5]</sup>                                                                                                                                 | ns   |
| t <sub>RO</sub> [13, 14, 15]               | Asynchronous Reset to Output                                                                                                                                                    | ns   |
| t <sub>PW</sub>                            | Asynchronous Preset Width <sup>[5]</sup>                                                                                                                                        | ns   |
| t <sub>PR</sub> <sup>[13]</sup>            | Asynchronous Preset Recovery Time <sup>[5]</sup>                                                                                                                                | ns   |
| t <sub>PO</sub> <sup>[13, 14, 15]</sup>    | Asynchronous Preset to Output                                                                                                                                                   | ns   |
| <b>User Option Para</b>                    | meters                                                                                                                                                                          |      |
| t <sub>LP</sub>                            | Low Power Adder                                                                                                                                                                 | ns   |
| t <sub>SLEW</sub>                          | Slow Output Slew Rate Adder                                                                                                                                                     | ns   |
| t <sub>3.310</sub>                         | 3.3V I/O Mode Timing Adder <sup>[5]</sup>                                                                                                                                       | ns   |
| JTAG Timing Pa                             | rameters                                                                                                                                                                        | •    |
| t <sub>S JTAG</sub>                        | Set-up Time from TDI and TMS to TCK <sup>[5]</sup>                                                                                                                              | ns   |
| t <sub>H JTAG</sub>                        | Hold Time on TDI and TMS <sup>[5]</sup>                                                                                                                                         | ns   |
| t <sub>CO JTAG</sub>                       | Falling Edge of TCK to TDO <sup>[5]</sup>                                                                                                                                       | ns   |
| $f_{JTAG}$                                 | Maximum JTAG Tap Controller Frequency <sup>[5]</sup>                                                                                                                            | ns   |





## Switching Waveforms (continued)

## Registered Output with Product Term Clocking Input Going Through the Array



## Registered Output with Product Term Clocking Input Coming From Adjacent Buried Register



## **Latched Output**







# **Typical 5.0V Power Consumption** (continued) **CY37128**



The typical pattern is a 16-bit up counter, per logic block, with outputs disabled.  $V_{CC} = 5.0V,\, T_A = Room\, Temperature$ 

## CY37192



The typical pattern is a 16-bit up counter, per logic block, with outputs disabled.  $V_{CC}$  = 5.0V,  $T_A$  = Room Temperature





## 44-pin TQFP (A44) Top View



## 44-pin PLCC (J67) / CLCC (Y67) Top View







Pin Configurations<sup>[20]</sup> (continued)

## 100-lead TQFP (A100) Top View







Pin Configurations<sup>[20]</sup> (continued)

## 160-Lead TQFP (A160) / CQFP (U162) for CY37128(V) and CY37256(V) Top View





# 5.0V Ordering Information (continued)

| Macrocells | Speed<br>(MHz) | Ordering Code      | Package<br>Name | Package Type                                  | Operating<br>Range |
|------------|----------------|--------------------|-----------------|-----------------------------------------------|--------------------|
| 64         | 154            | CY37064P44-154AC   | A44             | 44-Lead Thin Quad Flat Pack                   | Commercial         |
|            |                | CY37064P44-154JC   | J67             | 44-Lead Plastic Leaded Chip Carrier           | ]                  |
|            |                | CY37064P84-154JC   | J83             | 84-Lead Plastic Leaded Chip Carrier           | ]                  |
|            |                | CY37064P100-154AC  | A100            | 100-Lead Thin Quad Flat Pack                  |                    |
|            |                | CY37064P44-154AI   | A44             | 44-Lead Thin Quad Flat Pack                   | Industrial         |
|            |                | CY37064P44-154AXI  | A44             | 44-Lead Lead Free Thin Quad Flat Pack         | ]                  |
|            |                | CY37064P44-154JI   | J67             | 44-Lead Plastic Leaded Chip Carrier           |                    |
|            |                | CY37064P44-154JXI  | J67             | 44-Lead Lead Free Plastic Leaded Chip Carrier |                    |
|            |                | CY37064P84-154JI   | J83             | 84-Lead Plastic Leaded Chip Carrier           |                    |
|            |                | CY37064P100-154AI  | A100            | 100-Lead Thin Quad Flat Pack                  | 1                  |
|            |                | 5962-9951902QYA    | Y67             | 44-Lead Ceramic Leadless Chip Carrier         | Military           |
|            | 125            | CY37064P44-125AC   | A44             | 44-Lead Thin Quad Flat Pack                   | Commercial         |
|            |                | CY37064P44-125AXC  | A44             | 44-Lead Lead Free Thin Quad Flat Pack         | 1                  |
|            |                | CY37064P44-125JC   | J67             | 44-Lead Plastic Leaded Chip Carrier           | 1                  |
|            |                | CY37064P44-125JXC  | J67             | 44-Lead Lead Free Plastic Leaded Chip Carrier | 1                  |
|            |                | CY37064P84-125JC   | J83             | 84-Lead Plastic Leaded Chip Carrier           | 1                  |
|            |                | CY37064P100-125AC  | A100            | 100-Lead Thin Quad Flat Pack                  |                    |
|            |                | CY37064P100-125AXC | A100            | 100-Lead Lead Free Thin Quad Flat Pack        |                    |
|            |                | CY37064P44-125AI   | A44             | 44-Lead Thin Quad Flat Pack                   | Industrial         |
|            |                | CY37064P44-125AXI  | A44             | 44-Lead Lead Free Thin Quad Flat Pack         |                    |
|            |                | CY37064P44-125JI   | J67             | 44-Lead Plastic Leaded Chip Carrier           |                    |
|            |                | CY37064P84-125JI   | J83             | 84-Lead Plastic Leaded Chip Carrier           |                    |
|            |                | CY37064P100-125AI  | A100            | 100-Lead Thin Quad Flat Pack                  |                    |
|            |                | CY37064P100-125AXI | A100            | 100-Lead Lead Free Thin Quad Flat Pack        |                    |
|            |                | 5962-9951901QYA    | Y67             | 44-Lead Ceramic Leadless Chip Carrier         | Military           |



# 5.0V Ordering Information (continued)

| Macrocells | Speed<br>(MHz) | Ordering Code      | Package<br>Name | Package Type                                  | Operating<br>Range |
|------------|----------------|--------------------|-----------------|-----------------------------------------------|--------------------|
| 128        | 167            | CY37128P84-167JC   | J83             | 84-Lead Plastic Leaded Chip Carrier           | Commercial         |
|            |                | CY37128P84-167JXC  | J83             | 84-Lead Lead Free Plastic Leaded Chip Carrier | 1                  |
|            |                | CY37128P100-167AC  | A100            | 100-Lead Thin Quad Flat Pack                  |                    |
|            |                | CY37128P100-167AXC | A100            | 100-Lead Lead Free Thin Quad Flat Pack        |                    |
|            |                | CY37128P160-167AC  | A160            | 160-Lead Thin Quad Flat Pack                  |                    |
|            |                | CY37128P160-167AXC | A160            | 160-Lead Lead Free Thin Quad Flat Pack        |                    |
|            | 125            | CY37128P84-125JC   | J83             | 84-Lead Plastic Leaded Chip Carrier           | Commercia          |
|            |                | CY37128P84-125JXC  | J83             | 84-Lead Lead Free Plastic Leaded Chip Carrier |                    |
|            |                | CY37128P100-125AC  | A100            | 100-Lead Thin Quad Flat Pack                  |                    |
|            |                | CY37128P100-125AXC | A100            | 100-Lead Lead Free Thin Quad Flat Pack        |                    |
|            |                | CY37128P160-125AC  | A160            | 160-Lead Thin Quad Flat Pack                  |                    |
|            |                | CY37128P160-125AXC | A160            | 160-Lead Lead Free Thin Quad Flat Pack        |                    |
|            |                | CY37128P84-125JI   | J83             | 84-Lead Plastic Leaded Chip Carrier           | Industrial         |
|            |                | CY37128P84-125JXI  | J83             | 84-Lead Lead Free Plastic Leaded Chip Carrier |                    |
|            |                | CY37128P100-125AI  | A100            | 100-Lead Thin Quad Flat Pack                  |                    |
|            |                | CY37128P100-125AXI | A100            | 100-Lead Lead Free Thin Quad Flat Pack        | 1                  |
|            |                | CY37128P160-125AI  | A160            | 160-Lead Thin Quad Flat Pack                  |                    |
|            |                | CY37128P160-125AXI | A160            | 160-Lead Lead Free Thin Quad Flat Pack        |                    |
|            |                | 5962-9952102QYA    | Y84             | 84-Lead Ceramic Leaded Chip Carrier           | Military           |
|            | 100            | CY37128P84-100JC   | J83             | 84-Lead Plastic Leaded Chip Carrier           | Commercia          |
|            |                | CY37128P84-100JXC  | J83             | 84-Lead Lead Free Plastic Leaded Chip Carrier |                    |
|            |                | CY37128P100-100AC  | A100            | 100-Lead Thin Quad Flat Pack                  | 1                  |
|            |                | CY37128P100-100AXC | A100            | 100-Lead Lead Free Thin Quad Flat Pack        | 1                  |
|            |                | CY37128P160-100AC  | A160            | 160-Lead Thin Quad Flat Pack                  |                    |
|            |                | CY37128P160-100AXC | A160            | 160-Lead Lead Free Thin Quad Flat Pack        | 1                  |
|            |                | CY37128P84-100JI   | J83             | 84-Lead Plastic Leaded Chip Carrier           | Industrial         |
|            |                | CY37128P100-100AI  | A100            | 100-Lead Thin Quad Flat Pack                  | 1                  |
|            |                | CY37128P100-100AXI | A100            | 100-Lead Lead Free Thin Quad Flat Pack        | †                  |
|            |                | CY37128P160-100AI  | A160            | 160-Lead Thin Quad Flat Pack                  | 1                  |
|            |                | 5962-9952101QYA    | Y84             | 84-Lead Ceramic Leaded Chip Carrier           | Military           |
| 192        | 154            | CY37192P160-154AC  | A160            | 160-Lead Thin Quad Flat Pack                  | Commercia          |
|            |                | CY37192P160-154AXC | A160            | 160-Lead Lead Free Thin Quad Flat Pack        | 1                  |
|            | 125            | CY37192P160-125AC  | A160            | 160-Lead Thin Quad Flat Pack                  | Commercia          |
|            |                | CY37192P160-125AXC | A160            | 160-Lead Lead Free Thin Quad Flat Pack        | 1                  |
|            |                | CY37192P160-125AI  | A160            | 160-Lead Thin Quad Flat Pack                  | Industrial         |
|            |                | CY37192P160-125AXI | A160            | 160-Lead Lead Free Thin Quad Flat Pack        | 1                  |
|            | 83             | CY37192P160-83AC   | A160            | 160-Lead Thin Quad Flat Pack                  | Commercia          |
|            |                | CY37192P160-83AXC  | A160            | 160-Lead Lead Free Thin Quad Flat Pack        | 1                  |
|            |                | CY37192P160-83AI   | A160            | 160-Lead Thin Quad Flat Pack                  | Industrial         |
|            |                | CY37192P160-83AXI  | A160            | 160-Lead Lead Free Thin Quad Flat Pack        | 1                  |



## 3.3V Ordering Information (continued)

| Macrocells | Speed<br>(MHz) | Ordering Code       | Package<br>Name | Package Type                           | Operating<br>Range |
|------------|----------------|---------------------|-----------------|----------------------------------------|--------------------|
| 64         | 143            | CY37064VP44-143AC   | A44             | 44-Lead Thin Quad Flatpack             | Commercia          |
|            |                | CY37064VP44-143AXC  | A44             | 44-Lead Lead Free Thin Quad Flatpack   |                    |
|            |                | CY37064VP48-143BAC  | BA50            | 48-Ball Fine-Pitch Ball Grid Array     |                    |
|            |                | CY37064VP100-143AC  | A100            | 100-Lead Thin Quad Flatpack            |                    |
|            |                | CY37064VP100-143AXC | A100            | 100-Lead Lead Free Thin Quad Flatpack  |                    |
|            |                | CY37064VP100-143BBC | BB100           | 100-Ball Fine-Pitch Ball Grid Array    |                    |
|            | 100            | CY37064VP44-100AC   | A44             | 44-Lead Thin Quad Flatpack             | Commercia          |
|            |                | CY37064VP44-100AXC  | A44             | 44-Lead Lead Free Thin Quad Flatpack   |                    |
|            |                | CY37064VP48-100BAC  | BA50            | 48-Ball Fine-Pitch Ball Grid Array     |                    |
|            |                | CY37064VP100-100AC  | A100            | 100-Lead Thin Quad Flatpack            |                    |
|            |                | CY37064VP100-100AXC | A100            | 100-Lead Lead Free Thin Quad Flatpack  |                    |
|            |                | CY37064VP100-100BBC | BB100           | 100-Ball Fine-Pitch Ball Grid Array    |                    |
|            |                | CY37064VP44-100AI   | A44             | 44-Lead Thin Quad Flatpack             | Industrial         |
|            |                | CY37064VP44-100AXI  | A44             | 44-Lead Lead Free Thin Quad Flatpack   |                    |
|            |                | CY37064VP48-100BAI  | BA50            | 48-Ball Fine-Pitch Ball Grid Array     |                    |
|            |                | CY37064VP100-100BBI | BB100           | 100-Ball Fine-Pitch Ball Grid Array    |                    |
|            |                | CY37064VP100-100AI  | A100            | 100-Lead Thin Quad Flatpack            |                    |
|            |                | CY37064VP100-100AXI | A100            | 100-Lead Lead Free Thin Quad Flatpack  |                    |
|            |                | 5962-9952001QYA     | Y67             | 44-Lead Ceramic Leaded Chip Carrier    | Military           |
| 128        | 125            | CY37128VP100-125AC  | A100            | 100-Lead Thin Quad Flat Pack           | Commercia          |
|            |                | CY37128VP100-125AXC | A100            | 100-Lead Lead Free Thin Quad Flat Pack |                    |
|            |                | CY37128VP100-125BBC | BB100           | 100-Ball Fine-Pitch Ball Grid Array    |                    |
|            |                | CY37128VP160-125AC  | A160            | 160-Lead Thin Quad Flat Pack           |                    |
|            |                | CY37128VP160-125AXC | A160            | 160-Lead Lead Free Thin Quad Flat Pack |                    |
|            |                | CY37128VP160-125AI  | A160            | 160-Lead Thin Quad Flat Pack           | Industrial         |
|            |                | CY37128VP160-125AXI | A160            | 160-Lead Lead Free Thin Quad Flat Pack |                    |
|            | 83             | CY37128VP100-83AC   | A100            | 100-Lead Thin Quad Flat Pack           | Commercia          |
|            |                | CY37128VP100-83AXC  | A100            | 100-Lead Lead Free Thin Quad Flat Pack |                    |
|            |                | CY37128VP100-83BBC  | BB100           | 100-Ball Fine-Pitch Ball Grid Array    |                    |
|            |                | CY37128VP160-83AC   | A160            | 160-Lead Thin Quad Flat Pack           |                    |
|            |                | CY37128VP160-83AXC  | A160            | 160-Lead Lead Free Thin Quad Flat Pack |                    |
|            |                | CY37128VP100-83AI   | A100            | 100-Lead Thin Quad Flat Pack           | Industrial         |
|            |                | CY37128VP100-83AXI  | A100            | 100-Lead Lead Free Thin Quad Flat Pack |                    |
|            |                | CY37128VP100-83BBI  | BB100           | 100-Ball Fine-Pitch Ball Grid Array    |                    |
|            |                | CY37128VP160-83AI   | A160            | 160-Lead Thin Quad Flat Pack           |                    |
|            |                | CY37128VP160-83AXI  | A160            | 160-Lead Lead Free Thin Quad Flat Pack |                    |
|            |                | 5962-9952201QYA     | Y84             | 84-Lead Ceramic Leaded Chip Carrier    | Military           |
| 192        | 100            | CY37192VP160-100AC  | A160            | 160-Lead Thin Quad Flat Pack           | Commercia          |
|            |                | CY37192VP160-100AXC | A160            | 160-Lead Lead Free Thin Quad Flat Pack |                    |
|            | 66             | CY37192VP160-66AC   | A160            | 160-Lead Thin Quad Flat Pack           | Commercia          |
|            |                | CY37192VP160-66AXC  | A160            | 160-Lead Lead Free Thin Quad Flat Pack |                    |
|            |                | CY37192VP160-66AI   | A160            | 160-Lead Thin Quad Flat Pack           | Industrial         |





## 44-Lead Ceramic Leaded Chip Carrier Y67













## 160-Lead Lead (Pb)-Free Thin Plastic Quad Flat Pack (24 x 24 x 1.4 mm) (TQFP) A160







## 256-Ball FBGA (17 x 17 mm) BB256





51-85108-\*F





## 400-Ball FBGA (21 x 21 x 1.4 mm) BB400



ViewDraw and SpeedWave are trademarks of ViewLogic. Windows is a registered trademark of Microsoft Corporation. *Warp* is a registered trademark, and In-System Reprogrammable, ISR, *Warp* Professional, *Warp* Enterprise, and Ultra37000 are trademarks, of Cypress Semiconductor Corporation. All product and company names mentioned in this document are the trademarks of their respective holders.