Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. #### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|--------------------------------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | In-System Reprogrammable™ (ISR™) CMOS | | Delay Time tpd(1) Max | 12 ns | | Voltage Supply - Internal | 3V ~ 3.6V | | Number of Logic Elements/Blocks | - | | Number of Macrocells | 64 | | Number of Gates | - | | Number of I/O | 69 | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-LQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/cy37064vp100-100axc | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### Speed Bins | Device | 200 | 167 | 154 | 143 | 125 | 100 | 83 | 66 | |----------|-----|-----|-----|-----|-----|-----|----|----| | CY37032V | | | | Х | | Х | | | | CY37064V | | | | Х | | Х | | | | CY37128V | | | | | Х | | Х | | | CY37192V | | | | | | Х | | Х | | CY37256V | | | | | | Х | | Х | | CY37384V | | | | | | | Х | Х | | CY37512V | | | | | | | Х | Х | #### Device-Package Offering and I/O Count | Device | 44-<br>Lead<br>TQFP | 44-<br>Lead<br>CLCC | 48-<br>Lead<br>FBGA | 84-<br>Lead<br>CLCC | 100-<br>Lead<br>TQFP | 100-<br>Lead<br>FBGA | 160-<br>Lead<br>TQFP | 160-<br>Lead<br>CQFP | 208-<br>Lead<br>PQFP | 208-<br>Lead<br>CQFP | 292-<br>Lead<br>PBGA | 256-<br>Lead<br>FBGA | 388-<br>Lead<br>PBGA | 400-<br>Lead<br>FBGA | |----------|---------------------|---------------------|---------------------|---------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------| | CY37032V | 37 | | 37 | | | | | | | | | | | | | CY37064V | 37 | 37 | 37 | | 69 | 69 | | | | | | | | | | CY37128V | | | | 69 | 69 | 85 | 133 | | | | | | | | | CY37192V | | | | | | | 125 | | | | | | | | | CY37256V | | | | | | | 133 | 133 | 165 | | 197 | 197 | | | | CY37384V | | | | | | | | | 165 | | 197 | | | | | CY37512V | | | | | | | | | 165 | 165 | 197 | | 269 | 269 | #### **Architecture Overview of Ultra37000 Family** #### **Programmable Interconnect Matrix** The PIM consists of a completely global routing matrix for signals from I/O pins and feedbacks from the logic blocks. The PIM provides extremely robust interconnection to avoid fitting and density limitations. The inputs to the PIM consist of all I/O and dedicated input pins and all macrocell feedbacks from within the logic blocks. The number of PIM inputs increases with pin count and the number of logic blocks. The outputs from the PIM are signals routed to the appropriate logic blocks. Each logic block receives 36 inputs from the PIM and their complements, allowing for 32-bit operations to be implemented in a single pass through the device. The wide number of inputs to the logic block also improves the routing capacity of the Ultra37000 family. An important feature of the PIM is its simple timing. The propagation delay through the PIM is accounted for in the timing specifications for each device. There is no additional delay for traveling through the PIM. In fact, all inputs travel through the PIM. As a result, there are no route-dependent timing parameters on the Ultra37000 devices. The worst-case PIM delays are incorporated in all appropriate Ultra37000 specifications. Routing signals through the PIM is completely invisible to the user. All routing is accomplished by software—no hand routing is necessary. $Warp^{\otimes}$ and third-party development packages automatically route designs for the Ultra37000 family in a matter of minutes. Finally, the rich routing resources of the Ultra37000 family accommodate last minute logic changes while maintaining fixed pin assignments. #### Logic Block The logic block is the basic building block of the Ultra37000 architecture. It consists of a product term array, an intelligent product-term allocator, 16 macrocells, and a number of I/O cells. The number of I/O cells varies depending on the device used. Refer to *Figure 1* for the block diagram. #### Product Term Array Each logic block features a 72 x 87 programmable product term array. This array accepts 36 inputs from the PIM, which originate from macrocell feedbacks and device pins. Active LOW and active HIGH versions of each of these inputs are generated to create the full 72-input field. The 87 product terms in the array can be created from any of the 72 inputs. Of the 87 product terms, 80 are for general-purpose use for the 16 macrocells in the logic block. Four of the remaining seven product terms in the logic block are output enable (OE) product terms. Each of the OE product terms controls up to eight of the 16 macrocells and is selectable on an individual macrocell basis. In other words, each I/O cell can select between one of two OE product terms to control the output buffer. The first two of these four OE product terms are available to the upper half of the I/O macrocells in a logic block. The other two OE product terms are available to the lower half of the I/O macrocells in a logic block. The next two product terms in each logic block are dedicated asynchronous set and asynchronous reset product terms. The final product term is the product term clock. The set, reset, OE and product term clock have polarity control to realize OR functions in a single pass through the array. Figure 1. Logic Block with 50% Buried Macrocells #### Low-Power Option Each logic block can operate in high-speed mode for critical path performance, or in low-power mode for power conservation. The logic block mode is set by the user on a logic block by logic block basis. #### **Product Term Allocator** Through the product term allocator, software automatically distributes product terms among the 16 macrocells in the logic block as needed. A total of 80 product terms are available from the local product term array. The product term allocator provides two important capabilities without affecting performance: product term steering and product term sharing. #### Product Term Steering Product term steering is the process of assigning product terms to macrocells as needed. For example, if one macrocell requires ten product terms while another needs just three, the product term allocator will "steer" ten product terms to one macrocell and three to the other. On Ultra37000 devices, product terms are steered on an individual basis. Any number between 0 and 16 product terms can be steered to any macrocell. Note that 0 product terms is useful in cases where a particular macrocell is unused or used as an input register. #### Product Term Sharing Product term sharing is the process of using the same product term among multiple macrocells. For example, if more than one output has one or more product terms in its equation that are common to other outputs, those product terms are only programmed once. The Ultra37000 product term allocator allows sharing across groups of four output macrocells in a variable fashion. The software automatically takes advantage of this capability—the user does not have to intervene. Note that neither product term sharing nor product term steering have any effect on the speed of the product. All worst-case steering and sharing configurations have been incorporated in the timing specifications for the Ultra37000 devices. #### Ultra37000 Macrocell Within each logic block there are 16 macrocells. Macrocells can either be I/O Macrocells, which include an I/O Cell which is associated with an I/O pin, or buried Macrocells, which do not connect to an I/O. The combination of I/O Macrocells and buried Macrocells varies from device to device. #### **Buried Macrocell** Figure 2 displays the architecture of buried macrocells. The buried macrocell features a register that can be configured as combinatorial, a D flip-flop, a T flip-flop, or a level-triggered latch. The register can be asynchronously set or asynchronously reset at the logic block level with the separate set and reset product terms. Each of these product terms features programmable polarity. This allows the registers to be set or reset based on an AND expression or an OR expression. Clocking of the register is very flexible. Four global synchronous clocks and a product term clock are available to clock the register. Furthermore, each clock features programmable polarity so that registers can be triggered on falling as well as rising edges (see the Clocking section). Clock polarity is chosen at the logic block level. The buried macrocell also supports input register capability. The buried macrocell can be configured to act as an input register (D-type or latch) whose input comes from the I/O pin associated with the neighboring macrocell. The output of all buried macrocells is sent directly to the PIM regardless of its configuration. #### I/O Macrocell Figure 2 illustrates the architecture of the I/O macrocell. The I/O macrocell supports the same functions as the buried macrocell with the addition of I/O capability. At the output of the macrocell, a polarity control mux is available to select active LOW or active HIGH signals. This has the added advantage of allowing significant logic reduction to occur in many applications. The Ultra37000 macrocell features a feedback path to the PIM separate from the I/O pin input path. This means that if the macrocell is buried (fed back internally only), the associated I/O pin can still be used as an input. #### Bus Hold Capabilities on all I/Os Bus-hold, which is an improved version of the popular internal pull-up resistor, is a weak latch connected to the pin that does not degrade the device's performance. As a latch, bus-hold maintains the last state of a pin when the pin is placed in a high-impedance state, thus reducing system noise in bus-interface applications. Bus-hold additionally allows unused device pins to remain unconnected on the board, which is particularly useful during prototyping as designers can route new signals to the device without cutting trace connections to $V_{\rm CC}$ or GND. For more information, see the application note $Understanding\ Bus-Hold—A\ Feature\ of\ Cypress\ CPLDs$ . #### Programmable Slew Rate Control Each output has a programmable configuration bit, which sets the output slew rate to fast or slow. For designs concerned with meeting FCC emissions standards the slow edge provides for lower system noise. For designs requiring very high performance the fast edge rate provides maximum system performance. Figure 2. I/O and Buried Macrocells The third programming option for Ultra37000 devices is to utilize the embedded controller or processor that already exists in the system. The Ultra37000 ISR software assists in this method by converting the device JEDEC maps into the ISR serial stream that contains the ISR instruction information and the addresses and data of locations to be programmed. The embedded controller then simply directs this ISR stream to the chain of Ultra37000 devices to complete the desired reconfiguring or diagnostic operations. Contact your local sales office for information on availability of this option. The fourth method for programming Ultra37000 devices is to use the same programmer that is currently being used to program FLASH370i devices. For all pinout, electrical, and timing requirements, refer to device data sheets. For ISR cable and software specifications, refer to the UltraISR kit data sheet (CY3700i). #### **Third-Party Programmers** As with development software, Cypress support is available on a wide variety of third-party programmers. All major third-party programmers (including BP Micro, Data I/O, and SMS) support the Ultra37000 family. #### **5.0V Device Characteristics Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied ......55°C to +125°C Supply Voltage to Ground Potential ...... -0.5V to +7.0V | DC Voltage Applied to Outputs | 0.5)/47.0)/ | |--------------------------------------------------------|----------------| | in High-Z State | –0.5V to +7.0V | | DC Input Voltage | 0.5V to +7.0V | | DC Program Voltage | 4.5 to 5.5V | | Current into Outputs | 16 mA | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | > 2001V | | Latch-up Current | > 200 mA | #### Operating Range<sup>[2]</sup> | Range | Ambient Temperature <sup>[2]</sup> | Junction Temperature | Output Condition | V <sub>cc</sub> | V <sub>cco</sub> | |-------------------------|------------------------------------|----------------------|------------------|-----------------|------------------| | Commercial | 0°C to +70°C | 0°C to +90°C | 5V | 5V ± 0.25V | 5V ± 0.25V | | | | | 3.3V | 5V ± 0.25V | $3.3V \pm 0.3V$ | | Industrial | –40°C to +85°C | –40°C to +105°C | 5V | 5V ± 0.5V | 5V ± 0.5V | | | | | 3.3V | $5V \pm 0.5V$ | $3.3V\pm0.3V$ | | Military <sup>[3]</sup> | –55°C to +125°C | –55°C to +130°C | 5V | $5V \pm 0.5V$ | 5V ± 0.5V | | | | | 3.3V | 5V ± 0.5V | $3.3V\pm0.3V$ | #### **5.0V Device Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Cor | nditions | Min. | Тур. | Max. | Unit | |-------------------|-----------------------------------------------|------------------------------------------------|----------------------------------------------------|------|------|-------------|------| | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min. | $I_{OH} = -3.2 \text{ mA (Com'l/Ind)}^{[4]}$ | 2.4 | | | V | | | | | $I_{OH} = -2.0 \text{ mA } (Mil)^{[4]}$ | 2.4 | | | V | | V <sub>OHZ</sub> | Output HIGH Voltage with | V <sub>CC</sub> = Max. | I <sub>OH</sub> = 0 μA (Com'I) <sup>[6]</sup> | | | 4.2 | V | | | Output Disabled <sup>[5]</sup> | | $I_{OH} = 0 \mu A (Ind/Mil)^{[6]}$ | | | 4.5 | V | | | | | $I_{OH} = -100 \mu A (Com'I)^{[6]}$ | | | 3.6 | V | | | | | $I_{OH} = -150 \mu A (Ind/Mil)^{[6]}$ | | | 3.6 | V | | $V_{OL}$ | Output LOW Voltage | V <sub>CC</sub> = Min. | I <sub>OL</sub> = 16 mA (Com'l/Ind) <sup>[4]</sup> | | | 0.5 | V | | | | | I <sub>OL</sub> = 12 mA (Mil) <sup>[4]</sup> | | | 0.5 | V | | V <sub>IH</sub> | Input HIGH Voltage | Guaranteed Input Logical HIG | GH Voltage for all Inputs <sup>[7]</sup> | 2.0 | | $V_{CCmax}$ | V | | $V_{IL}$ | Input LOW Voltage | Guaranteed Input Logical LO | W Voltage for all Inputs <sup>[7]</sup> | -0.5 | | 0.8 | V | | I <sub>IX</sub> | Input Load Current | $V_I$ = GND OR $V_{CC}$ , Bus-Hold | Disabled | -10 | | 10 | μА | | I <sub>OZ</sub> | Output Leakage Current | $V_O$ = GND or $V_{CC}$ , Output Di | sabled, Bus-Hold Disabled | -50 | | 50 | μА | | Ios | Output Short Circuit Current <sup>[5,8]</sup> | $V_{CC}$ = Max., $V_{OUT}$ = 0.5V | | -30 | | -160 | mA | | I <sub>BHL</sub> | Input Bus-Hold LOW<br>Sustaining Current | V <sub>CC</sub> = Min., V <sub>IL</sub> = 0.8V | | +75 | | | μА | | I <sub>ВНН</sub> | Input Bus-Hold HIGH Sustaining Current | V <sub>CC</sub> = Min., V <sub>IH</sub> = 2.0V | | -75 | | | μА | | I <sub>BHLO</sub> | Input Bus-Hold LOW<br>Overdrive Current | V <sub>CC</sub> = Max. | | | | +500 | μА | | Івнно | Input Bus-Hold HIGH<br>Overdrive Current | V <sub>CC</sub> = Max. | | | | -500 | μА | - Normal Programming Conditions apply across Ambient Temperature Range for specified programming methods. For more information on programming the Ultra37000 Family devices, please refer to the Application Note titled "An Introduction to In System Reprogramming with the Ultra37000." - 3. TA is the "Instant On" case temperature. - 4. I<sub>OH</sub> = -2 mA, I<sub>OL</sub> = 2 mA for TDO. 5. Tested initially and after any design or process changes that may affect these parameters. - When the I/O is output disabled, the bus-hold circuit can weakly pull the I/O to above 3.6V if no leakage current is allowed. Note that all I/Os are output disabled during ISR programming. Refer to the application note "Understanding Bus-Hold" for additional information. - These are absolute values with respect to device ground. All overshoots due to system or tester noise are included. - Not more than one output should be tested at a time. Duration of the short circuit should not exceed 1 second. V<sub>OUT</sub> = 0.5V has been chosen to avoid test problems caused by tester ground degradation. ## $\textbf{Switching Characteristics} \ \, \text{Over the Operating Range (continued)}^{[12]}$ | Parameter | Description | Unit | |--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Product Term Clo | cking Parameters | 1 | | t <sub>COPT</sub> [13, 14, 15] | Product Term Clock or Latch Enable (PTCLK) to Output | ns | | t <sub>SPT</sub> | Set-Up Time from Input to Product Term Clock or Latch Enable (PTCLK) | ns | | t <sub>HPT</sub> | Register or Latch Data Hold Time | ns | | t <sub>ISPT</sub> <sup>[13]</sup> | Set-Up Time for Buried Register used as an Input Register from Input to Product Term Clock or Latch Enable (PTCLK) | ns | | t <sub>IHPT</sub> | Buried Register Used as an Input Register or Latch Data Hold Time | ns | | t <sub>CO2PT</sub> <sup>[13, 14, 15]</sup> | Product Term Clock or Latch Enable (PTCLK) to Output Delay (Through Logic Array) | ns | | Pipelined Mode P | arameters | 1 | | t <sub>ICS</sub> <sup>[13]</sup> | Input Register Synchronous Clock ( $CLK_0$ , $CLK_1$ , $CLK_2$ , or $CLK_3$ ) to Output Register Synchronous Clock ( $CLK_0$ , $CLK_1$ , $CLK_2$ , or $CLK_3$ ) | ns | | Operating Freque | ncy Parameters | | | f <sub>MAX1</sub> | Maximum Frequency with Internal Feedback (Lesser of $1/t_{SCS}$ , $1/(t_{S} + t_{H})$ , or $1/t_{CO}$ ) <sup>[5]</sup> | MHz | | f <sub>MAX2</sub> | Maximum Frequency Data Path in Output Registered/Latched Mode (Lesser of $1/(t_W + t_W)$ , $1/(t_S + t_H)$ , or $1/(t_{CO})^{[5]}$ | MHz | | f <sub>MAX3</sub> | Maximum Frequency with External Feedback (Lesser of 1/(t <sub>CO</sub> + t <sub>S</sub> ) or 1/(t <sub>WL</sub> + t <sub>WH</sub> ) <sup>[5]</sup> | MHz | | f <sub>MAX4</sub> | Maximum Frequency in Pipelined Mode (Lesser of 1/( $t_{CO}$ + $t_{IS}$ ), 1/ $t_{ICS}$ , 1/( $t_{WL}$ + $t_{WH}$ ), 1/( $t_{IS}$ + $t_{IH}$ ), or 1/ $t_{SCS}$ ) <sup>[5]</sup> | MHz | | Reset/Preset Para | ameters | | | t <sub>RW</sub> | Asynchronous Reset Width <sup>[5]</sup> | ns | | t <sub>RR</sub> <sup>[13]</sup> | Asynchronous Reset Recovery Time <sup>[5]</sup> | ns | | t <sub>RO</sub> <sup>[13, 14, 15]</sup> | Asynchronous Reset to Output | ns | | t <sub>PW</sub> | Asynchronous Preset Width <sup>[5]</sup> | ns | | t <sub>PR</sub> <sup>[13]</sup> | Asynchronous Preset Recovery Time <sup>[5]</sup> | ns | | t <sub>PO</sub> <sup>[13, 14, 15]</sup> | Asynchronous Preset to Output | ns | | <b>User Option Para</b> | meters | | | t <sub>LP</sub> | Low Power Adder | ns | | t <sub>SLEW</sub> | Slow Output Slew Rate Adder | ns | | t <sub>3.310</sub> | 3.3V I/O Mode Timing Adder <sup>[5]</sup> | ns | | JTAG Timing Pa | rameters | • | | t <sub>S JTAG</sub> | Set-up Time from TDI and TMS to TCK <sup>[5]</sup> | ns | | t <sub>H JTAG</sub> | Hold Time on TDI and TMS <sup>[5]</sup> | ns | | t <sub>CO JTAG</sub> | Falling Edge of TCK to TDO <sup>[5]</sup> | ns | | $f_{JTAG}$ | Maximum JTAG Tap Controller Frequency <sup>[5]</sup> | ns | ### Switching Characteristics Over the Operating Range [12] | | 200 | MHz | 167 | MHz | 154 | MHz | 143 | MHz | 125 | MHz | 100 N | ЛHz | 83 M | Hz | 66 1 | ИHz | | |-----------------------------------------|-------|--------|-------|-------|------|------|------|------|---------------------|---------------------|---------------------|---------------------|---------------------|-------------------|------|------|------| | Parameter | Min. | Мах. Unit | | Combinatorial | Mod | e Para | amete | rs | | | | | | | | | | | | | • | | t <sub>PD</sub> <sup>[13, 14, 15]</sup> | | 6 | | 6.5 | | 7.5 | | 8.5 | | 10 | | 12 | | 15 | | 20 | ns | | t <sub>PDL</sub> [13, 14, 15] | | 11 | | 12.5 | | 14.5 | | 16 | | 16.5 | | 17 | | 19 | | 22 | ns | | t <sub>PDI 1</sub> [13, 14, 15] | | 12 | | 13.5 | | 15.5 | | 17 | | 17.5 | | 18 | | 20 | | 24 | ns | | t <sub>EA</sub> <sup>[13, 14, 15]</sup> | | 8 | | 8.5 | | 11 | | 13 | | 14 | | 16 | | 19 | | 24 | ns | | t <sub>ER</sub> <sup>[11, 13]</sup> | | 8 | | 8.5 | | 11 | | 13 | | 14 | | 16 | | 19 | | 24 | ns | | Input Register | Para | meter | s | | | | | • | | | | | | • | | | | | t <sub>WL</sub> | 2.5 | | 2.5 | | 2.5 | | 2.5 | | 3 | | 3 | | 4 | | 5 | | ns | | t <sub>WH</sub> | 2.5 | | 2.5 | | 2.5 | | 2.5 | | 3 | | 3 | | 4 | | 5 | | ns | | t <sub>IS</sub> | 2 | | 2 | | 2 | | 2 | | 2 | | 2.5 | | 3 | | 4 | | ns | | t <sub>IH</sub> | 2 | | 2 | | 2 | | 2 | | 2 | | 2.5 | | 3 | | 4 | | ns | | t <sub>ICO</sub> [13, 14, 15] | | 11 | | 11 | | 11 | | 12.5 | | 12.5 | | 16 | | 19 | | 24 | ns | | t <sub>ICOL</sub> [13, 14, 15] | | 12 | | 12 | | 12 | | 14 | | 16 | | 18 | | 21 | | 26 | ns | | Synchronous | Clock | king P | aram | eters | | | | | • | | | | | | | | • | | t <sub>CO</sub> [14, 15] | | 4 | | 4 | | 4.5 | | 6 | | 6.5 <sup>[16]</sup> | | 6.5 <sup>[17]</sup> | | 8 <sup>[18]</sup> | | 10 | ns | | t <sub>S</sub> <sup>[13]</sup> | 4 | | 4 | | 5 | | 5 | | 5.5 <sup>[16]</sup> | | 6 <sup>[17]</sup> | | 8 <sup>[18]</sup> | | 10 | | ns | | t <sub>H</sub> | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>CO2</sub> [13, 14, 15] | | 9.5 | | 10 | | 11 | | 12 | | 14 | | 16 | | 19 | | 24 | ns | | t <sub>SCS</sub> <sup>[13]</sup> | 5 | | 6 | | 6.5 | | 7 | | 8 <sup>[16]</sup> | | 10 | | 12 | | 15 | | ns | | t <sub>SL</sub> <sup>[13]</sup> | 7.5 | | 7.5 | | 8.5 | | 9 | | 10 | | 12 | | 15 | | 15 | | ns | | t <sub>HL</sub> | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | Product Term | Clock | king P | aram | eters | | | | • | | | | | | • | | | | | t <sub>COPT</sub> [13, 14, 15] | | 7 | | 10 | | 10 | | 13 | | 13 | | 13 | | 15 | | 20 | ns | | t <sub>SPT</sub> | 2.5 | | 2.5 | | 2.5 | | 3 | | 5 | | 5.5 | | 6 | | 7 | | ns | | t <sub>HPT</sub> | 2.5 | | 2.5 | | 2.5 | | 3 | | 5 | | 5.5 | | 6 | | 7 | | ns | | t <sub>ISPT</sub> <sup>[13]</sup> | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>IHPT</sub> | 6 | | 6.5 | | 6.5 | | 7.5 | | 9 | | 11 | | 14 | | 19 | | ns | | t <sub>CO2PT</sub> [13, 14, 15] | | 12 | | 14 | | 15 | | 19 | | 19 | | 21 | | 24 | | 30 | ns | | Pipelined Mo | de Pa | rame | ters | | | | | I | <u>I</u> | | | | | I | | | 1 | | t <sub>ICS</sub> <sup>[13]</sup> | 5 | | 6 | | 6 | | 7 | | 8 <sup>[16]</sup> | | 10 | | 12 | | 15 | | ns | | Operating Free | | cy Pa | | ers | | | | | | | | | | | | | | | f <sub>MAX1</sub> | 200 | | 167 | | 154 | | 143 | | 125 <sup>[16]</sup> | | 100 | | 83 | | 66 | | MHz | | f <sub>MAX2</sub> | 200 | | 200 | | 200 | | 167 | | 154 | | 153 <sup>[17]</sup> | | 125 <sup>[18]</sup> | | 100 | | MHz | | f <sub>MAX3</sub> | 125 | | 125 | | 105 | | 91 | | 83 | | 80 <sup>[17]</sup> | | 62.5 | | 50 | | MHz | | f <sub>MAX4</sub> | 167 | | 167 | | 154 | | 125 | | 118 | | 100 | | 83 | | 66 | | MHz | | Reset/Preset F | aram | neters | | | | | | | | | | | | | | | | | t <sub>RW</sub> | 8 | | 8 | | 8 | | 8 | | 10 | | 12 | | 15 | | 20 | | ns | | t <sub>RR</sub> <sup>[13]</sup> | 10 | | 10 | | 10 | | 10 | | 12 | | 14 | | 17 | | 22 | | ns | | Notes: | | | | | | | | - | | | | | | - | | | | <sup>16.</sup> The following values correspond to the CY37512 and CY37384 devices: $t_{\rm CO}$ = 5 ns, $t_{\rm SCS}$ = 8.5 ns, $t_{\rm ICS}$ n ## $\textbf{Switching Characteristics} \ \, \text{Over the Operating Range (continued)}^{[12]}$ | | 200 | MHz | 167 | MHz | 154 | MHz | 143 | MHz | 125 I | MHz | 100 N | ИHz | 83 M | Hz | 66 1 | ИHz | | |-----------------------------------------|-------|--------|------|------|------|------|------|------|-------|------|-------|------|------|------|------|------|------| | Parameter | Min. | Мах. Unit | | t <sub>RO</sub> <sup>[13, 14, 15]</sup> | | 12 | | 13 | | 13 | | 14 | | 15 | | 18 | | 21 | | 26 | ns | | $t_{PW}$ | 8 | | 8 | | 8 | | 8 | | 10 | | 12 | | 15 | | 20 | | ns | | t <sub>PR</sub> <sup>[13]</sup> | 10 | | 10 | | 10 | | 10 | | 12 | | 14 | | 17 | | 22 | | ns | | t <sub>PO</sub> <sup>[13, 14, 15]</sup> | | 12 | | 13 | | 13 | | 14 | | 15 | | 18 | | 21 | | 26 | ns | | User Option P | aram | eters | | | | | | | | | | | | | | | • | | t <sub>LP</sub> | | 2.5 | | 2.5 | | 2.5 | | 2.5 | | 2.5 | | 2.5 | | 2.5 | | 2.5 | ns | | t <sub>SLEW</sub> | | 3 | | 3 | | 3 | | 3 | | 3 | | 3 | | 3 | | 3 | ns | | t <sub>3.31O</sub> <sup>[19]</sup> | | 0.3 | | 0.3 | | 0.3 | | 0.3 | | 0.3 | | 0.3 | | 0.3 | | 0.3 | ns | | JTAG Timing F | Paran | neters | | | | | | | | | | | | | | | • | | t <sub>S JTAG</sub> | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>H JTAG</sub> | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | | ns | | t <sub>CO JTAG</sub> | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | ns | | $f_{JTAG}$ | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | | 20 | MHz | ### **Switching Waveforms** #### **Combinatorial Output** ### **Registered Output with Synchronous Clocking** #### Note: 19. Only applicable to the 5V devices. ### Switching Waveforms (continued) ### **Registered Input** ### Pin Configurations<sup>[20]</sup> (continued) #### 48-ball Fine-Pitch BGA (BA50) Top View 8 I/O<sub>3</sub> I/O<sub>1</sub> I/O<sub>30</sub> I/O<sub>5</sub> TCK V<sub>cc</sub> I/O<sub>31</sub> $V_{CC}$ I/O<sub>27</sub> TDI $V_{CC}$ I/O<sub>0</sub> CLK<sub>1</sub>/ I<sub>4</sub> CLK<sub>2</sub>/I<sub>0</sub> I/O<sub>7</sub> GND GND С I/O<sub>6</sub> I/O<sub>25</sub> I/O<sub>24</sub> $I_3$ CLK<sub>3</sub>/ I<sub>2</sub> JTAG<sub>EN</sub> GND GND I/O<sub>23</sub> D I/O<sub>8</sub> I/O<sub>9</sub> I/O<sub>22</sub> CLK<sub>0</sub>/ I<sub>1</sub> I/O<sub>12</sub> I/O<sub>11</sub> I/O<sub>10</sub> I/O<sub>16</sub> I/O<sub>20</sub> $V_{\text{CC}}$ I/O<sub>14</sub> I/O<sub>15</sub> I/O<sub>17</sub> I/O<sub>18</sub> I/O<sub>13</sub> TMS I/O<sub>19</sub> TDO ## Note: 20. For 3.3V versions (Ultra37000V), $V_{CCO} = V_{CC}$ . #### 84-lead PLCC (J83) / CLCC (Y84) Top View #### Note: 21. This pin is a N/C, but Cypress recommends that you connect it to V<sub>CC</sub> to ensure future compatibility. Pin Configurations<sup>[20]</sup> (continued) #### 208-Lead PQFP (N208) / CQFP (U208) Top View # 5.0V Ordering Information (continued) | Macrocells | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|----------------|--------------------|-----------------|-----------------------------------------------|--------------------| | 64 | 154 | CY37064P44-154AC | A44 | 44-Lead Thin Quad Flat Pack | Commercial | | | | CY37064P44-154JC | J67 | 44-Lead Plastic Leaded Chip Carrier | | | | | CY37064P84-154JC | J83 | 84-Lead Plastic Leaded Chip Carrier | | | | | CY37064P100-154AC | A100 | 100-Lead Thin Quad Flat Pack | | | | | CY37064P44-154AI | A44 | 44-Lead Thin Quad Flat Pack | Industrial | | | | CY37064P44-154AXI | A44 | 44-Lead Lead Free Thin Quad Flat Pack | | | | | CY37064P44-154JI | J67 | 44-Lead Plastic Leaded Chip Carrier | | | | | CY37064P44-154JXI | J67 | 44-Lead Lead Free Plastic Leaded Chip Carrier | | | | | CY37064P84-154JI | J83 | 84-Lead Plastic Leaded Chip Carrier | | | | | CY37064P100-154AI | A100 | 100-Lead Thin Quad Flat Pack | | | | | 5962-9951902QYA | Y67 | 44-Lead Ceramic Leadless Chip Carrier | Military | | | 125 | CY37064P44-125AC | A44 | 44-Lead Thin Quad Flat Pack | Commercial | | | | CY37064P44-125AXC | A44 | 44-Lead Lead Free Thin Quad Flat Pack | | | | | CY37064P44-125JC | J67 | 44-Lead Plastic Leaded Chip Carrier | | | | | CY37064P44-125JXC | J67 | 44-Lead Lead Free Plastic Leaded Chip Carrier | | | | | CY37064P84-125JC | J83 | 84-Lead Plastic Leaded Chip Carrier | | | | | CY37064P100-125AC | A100 | 100-Lead Thin Quad Flat Pack | | | | | CY37064P100-125AXC | A100 | 100-Lead Lead Free Thin Quad Flat Pack | | | | | CY37064P44-125AI | A44 | 44-Lead Thin Quad Flat Pack | Industrial | | | | CY37064P44-125AXI | A44 | 44-Lead Lead Free Thin Quad Flat Pack | | | | | CY37064P44-125JI | J67 | 44-Lead Plastic Leaded Chip Carrier | | | | | CY37064P84-125JI | J83 | 84-Lead Plastic Leaded Chip Carrier | 1 | | | | CY37064P100-125AI | A100 | 100-Lead Thin Quad Flat Pack | 1 | | | | CY37064P100-125AXI | A100 | 100-Lead Lead Free Thin Quad Flat Pack | 1 | | | | 5962-9951901QYA | Y67 | 44-Lead Ceramic Leadless Chip Carrier | Military | ## 5.0V Ordering Information (continued) | Macrocells | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | | | | |------------|----------------------------------------------------------------|--------------------|-----------------|-----------------------------------------------|--------------------|--|--|--| | 128 | 167 | CY37128P84-167JC | J83 | 84-Lead Plastic Leaded Chip Carrier | Commercial | | | | | | | CY37128P84-167JXC | J83 | 84-Lead Lead Free Plastic Leaded Chip Carrier | 1 | | | | | | | CY37128P100-167AC | A100 | 100-Lead Thin Quad Flat Pack | | | | | | | | CY37128P100-167AXC | A100 | 100-Lead Lead Free Thin Quad Flat Pack | | | | | | | | CY37128P160-167AC | A160 | 160-Lead Thin Quad Flat Pack | | | | | | | | CY37128P160-167AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | | | 125 | CY37128P84-125JC | J83 | 84-Lead Plastic Leaded Chip Carrier | Commercia | | | | | | | CY37128P84-125JXC | J83 | 84-Lead Lead Free Plastic Leaded Chip Carrier | | | | | | | | CY37128P100-125AC | A100 | 100-Lead Thin Quad Flat Pack | | | | | | | | CY37128P100-125AXC | A100 | 100-Lead Lead Free Thin Quad Flat Pack | 1 | | | | | | | CY37128P160-125AC | A160 | 160-Lead Thin Quad Flat Pack | 1 | | | | | | | CY37128P160-125AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | 1 | | | | | | | CY37128P84-125JI | J83 | 84-Lead Plastic Leaded Chip Carrier | Industrial | | | | | | | CY37128P84-125JXI | J83 | 84-Lead Lead Free Plastic Leaded Chip Carrier | 1 | | | | | | | CY37128P100-125AI | A100 | 100-Lead Thin Quad Flat Pack | 1 | | | | | | | CY37128P100-125AXI | A100 | 100-Lead Lead Free Thin Quad Flat Pack | | | | | | | | CY37128P160-125AI | A160 | 160-Lead Thin Quad Flat Pack | | | | | | | | CY37128P160-125AXI | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | | | | 5962-9952102QYA | Y84 | 84-Lead Ceramic Leaded Chip Carrier | Military | | | | | | 100 | CY37128P84-100JC | J83 | 84-Lead Plastic Leaded Chip Carrier | Commercia | | | | | | | CY37128P84-100JXC | J83 | 84-Lead Lead Free Plastic Leaded Chip Carrier | 1 | | | | | | | CY37128P100-100AC | A100 | 100-Lead Thin Quad Flat Pack | | | | | | | | CY37128P100-100AXC | A100 | 100-Lead Lead Free Thin Quad Flat Pack | | | | | | | | CY37128P160-100AC | A160 | 160-Lead Thin Quad Flat Pack | | | | | | | | CY37128P160-100AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | | | | CY37128P84-100JI | J83 | 84-Lead Plastic Leaded Chip Carrier | Industrial | | | | | | | CY37128P100-100AI | A100 | 100-Lead Thin Quad Flat Pack | | | | | | | | CY37128P100-100AXI | A100 | 100-Lead Lead Free Thin Quad Flat Pack | | | | | | | | CY37128P160-100AI | A160 | 160-Lead Thin Quad Flat Pack | | | | | | | | 5962-9952101QYA | Y84 | 84-Lead Ceramic Leaded Chip Carrier | Military | | | | | 192 | 154 | CY37192P160-154AC | A160 | 160-Lead Thin Quad Flat Pack | Commercia | | | | | | | CY37192P160-154AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | | | 125 | CY37192P160-125AC | A160 | 160-Lead Thin Quad Flat Pack | Commercia | | | | | | | CY37192P160-125AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | | | | CY37192P160-125AI | A160 | 160-Lead Thin Quad Flat Pack | Industrial | | | | | | CY37192P160-125AXI A160 160-Lead Lead Free Thin Quad Flat Pack | | | | | | | | | | 83 CY37192P160-83AC A160 160-Lead Thin Quad Flat Pack | | | | | | | | | | | CY37192P160-83AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | 1 | | | | | | | CY37192P160-83AI | A160 | 160-Lead Thin Quad Flat Pack | Industrial | | | | | | | CY37192P160-83AXI | A160 | 160-Lead Lead Free Thin Quad Flat Pack | 1 | | | | ## 5.0V Ordering Information (continued) | Macrocells | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating Range | |------------|----------------|--------------------|---------------------------------|----------------------------------------|-----------------| | 256 | 154 | CY37256P160-154AC | A160 | 160-Lead Thin Quad Flat Pack | Commercial | | | | CY37256P160-154AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | CY37256P208-154NC | 208-Lead Plastic Quad Flat Pack | | | | | | CY37256P256-154BGC | BG292 | 292-Ball Plastic Ball Grid Array | | | | 125 | CY37256P160-125AC | A160 | 160-Lead Thin Quad Flat Pack | Commercial | | | | CY37256P160-125AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | CY37256P208-125NC | N208 | 208-Lead Plastic Quad Flat Pack | | | | | CY37256P256-125BGC | BG292 | 292-Ball Plastic Ball Grid Array | | | | | CY37256P160-125AI | A160 | 160-Lead Thin Quad Flat Pack | Industrial | | | | CY37256P160-125AXI | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | CY37256P208-125NI | N208 | 208-Lead Plastic Quad Flat Pack | | | | | CY37256P256-125BGI | BG292 | 292-Ball Plastic Ball Grid Array | | | | | 5962-9952302QZC | U162 | 160-Lead Ceramic Quad Flat Pack | Military | | | 83 | CY37256P160-83AC | A160 | 160-Lead Thin Quad Flat Pack | Commercial | | | | CY37256P160-83AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | CY37256P208-83NC | N208 | 208-Lead Plastic Quad Flat Pack | | | | | CY37256P256-83BGC | BG292 | 292-Ball Plastic Ball Grid Array | | | | | CY37256P160-83AI | A160 | 160-Lead Thin Quad Flat Pack | Industrial | | | | CY37256P160-83AXI | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | CY37256P208-83NI | N208 | 208-Lead Plastic Quad Flat Pack | | | | | CY37256P256-83BGI | BG292 | 292-Ball Plastic Ball Grid Array | | | | | 5962-9952301QZC | U162 | 160-Lead Ceramic Quad Flat Pack | Military | | 384 | 125 | CY37384P208-125NC | N208 | 208-Lead Plastic Quad Flat Pack | Commercial | | | | CY37384P256-125BGC | BG292 | 292-Ball Plastic Ball Grid Array | | | | 83 | CY37384P208-83NC | N208 | 208-Lead Plastic Quad Flat Pack | Commercial | | | | CY37384P256-83BGC | BG292 | 292-Ball Plastic Ball Grid Array | | | | | CY37384P208-83NI | N208 | 208-Lead Plastic Quad Flat Pack | Industrial | | | | CY37384P256-83BGI | BG292 | 292-Ball Plastic Ball Grid Array | | ## 3.3V Ordering Information (continued) | Macrocells | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|----------------|---------------------|-----------------|----------------------------------------|--------------------| | 64 | 143 | CY37064VP44-143AC | A44 | 44-Lead Thin Quad Flatpack | Commercia | | | | CY37064VP44-143AXC | A44 | 44-Lead Lead Free Thin Quad Flatpack | | | | | CY37064VP48-143BAC | BA50 | 48-Ball Fine-Pitch Ball Grid Array | | | | | CY37064VP100-143AC | A100 | 100-Lead Thin Quad Flatpack | | | | | CY37064VP100-143AXC | A100 | 100-Lead Lead Free Thin Quad Flatpack | | | | | CY37064VP100-143BBC | BB100 | 100-Ball Fine-Pitch Ball Grid Array | | | | 100 | CY37064VP44-100AC | A44 | 44-Lead Thin Quad Flatpack | Commercia | | | | CY37064VP44-100AXC | A44 | 44-Lead Lead Free Thin Quad Flatpack | | | | | CY37064VP48-100BAC | BA50 | 48-Ball Fine-Pitch Ball Grid Array | | | | | CY37064VP100-100AC | A100 | 100-Lead Thin Quad Flatpack | | | | | CY37064VP100-100AXC | A100 | 100-Lead Lead Free Thin Quad Flatpack | | | | | CY37064VP100-100BBC | BB100 | 100-Ball Fine-Pitch Ball Grid Array | | | | | CY37064VP44-100AI | A44 | 44-Lead Thin Quad Flatpack | Industrial | | | | CY37064VP44-100AXI | A44 | 44-Lead Lead Free Thin Quad Flatpack | | | | | CY37064VP48-100BAI | BA50 | 48-Ball Fine-Pitch Ball Grid Array | | | | | CY37064VP100-100BBI | BB100 | 100-Ball Fine-Pitch Ball Grid Array | | | | | CY37064VP100-100AI | A100 | 100-Lead Thin Quad Flatpack | | | | | CY37064VP100-100AXI | A100 | 100-Lead Lead Free Thin Quad Flatpack | | | | | 5962-9952001QYA | Y67 | 44-Lead Ceramic Leaded Chip Carrier | Military | | 128 | 125 | CY37128VP100-125AC | A100 | 100-Lead Thin Quad Flat Pack | Commercia | | | | CY37128VP100-125AXC | A100 | 100-Lead Lead Free Thin Quad Flat Pack | | | | | CY37128VP100-125BBC | BB100 | 100-Ball Fine-Pitch Ball Grid Array | | | | | CY37128VP160-125AC | A160 | 160-Lead Thin Quad Flat Pack | | | | | CY37128VP160-125AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | CY37128VP160-125AI | A160 | 160-Lead Thin Quad Flat Pack | Industrial | | | | CY37128VP160-125AXI | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | 83 | CY37128VP100-83AC | A100 | 100-Lead Thin Quad Flat Pack | Commercia | | | | CY37128VP100-83AXC | A100 | 100-Lead Lead Free Thin Quad Flat Pack | | | | | CY37128VP100-83BBC | BB100 | 100-Ball Fine-Pitch Ball Grid Array | | | | | CY37128VP160-83AC | A160 | 160-Lead Thin Quad Flat Pack | | | | | CY37128VP160-83AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | CY37128VP100-83AI | A100 | 100-Lead Thin Quad Flat Pack | Industrial | | | | CY37128VP100-83AXI | A100 | 100-Lead Lead Free Thin Quad Flat Pack | | | | | CY37128VP100-83BBI | BB100 | 100-Ball Fine-Pitch Ball Grid Array | | | | | CY37128VP160-83AI | A160 | 160-Lead Thin Quad Flat Pack | | | | | CY37128VP160-83AXI | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | 5962-9952201QYA | Y84 | 84-Lead Ceramic Leaded Chip Carrier | Military | | 192 | 100 | CY37192VP160-100AC | A160 | 160-Lead Thin Quad Flat Pack | Commercia | | | | CY37192VP160-100AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | 66 | CY37192VP160-66AC | A160 | 160-Lead Thin Quad Flat Pack | Commercia | | | | CY37192VP160-66AXC | A160 | 160-Lead Lead Free Thin Quad Flat Pack | | | | | CY37192VP160-66AI | A160 | 160-Lead Thin Quad Flat Pack | Industrial | #### 44-Lead Ceramic Leaded Chip Carrier Y67 ## 100-Ball Thin Ball Grid Array (11 x 11 x 1.4 mm) BB100 ### 160-Lead Lead (Pb)-Free Thin Plastic Quad Flat Pack (24 x 24 x 1.4 mm) (TQFP) A160 #### 256-Ball FBGA (17 x 17 mm) BB256 51-85108-\*F #### 388-Ball Plastic Ball Grid Array PBGA (35 x 35 x 2.33 mm) BG388