



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                |
|----------------------------|---------------------------------------------------------|
| Core Processor             | 8051                                                    |
| Core Size                  | 8-Bit                                                   |
| Speed                      | 24MHz                                                   |
| Connectivity               | UART/USART                                              |
| Peripherals                | WDT                                                     |
| Number of I/O              | 32                                                      |
| Program Memory Size        | 8KB (8K x 8)                                            |
| Program Memory Type        | FLASH                                                   |
| EEPROM Size                | -                                                       |
| RAM Size                   | 256 x 8                                                 |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                               |
| Data Converters            | -                                                       |
| Oscillator Type            | Internal                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                       |
| Mounting Type              | Through Hole                                            |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                |
| Supplier Device Package    | 40-PDIP                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/atmel/at89s52-24pi |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 2. Pin Configurations

#### 2.1 40-lead PDIP

|                | $\cup$ |    |              |
|----------------|--------|----|--------------|
| (T2) P1.0 🗆    | 1      | 40 | □ vcc        |
| (T2 EX) P1.1 🗆 | 2      | 39 | D P0.0 (AD0) |
| P1.2           | 3      | 38 | DP0.1 (AD1)  |
| P1.3 🗆         | 4      | 37 | DP0.2 (AD2)  |
| P1.4 🗆         | 5      | 36 | D P0.3 (AD3) |
| (MOSI) P1.5 🗆  | 6      | 35 | D P0.4 (AD4) |
| (MISO) P1.6 🗆  | 7      | 34 | D P0.5 (AD5) |
| (SCK) P1.7 🗆   | 8      | 33 | DP0.6 (AD6)  |
| RST 🗆          | 9      | 32 | D P0.7 (AD7) |
| (RXD) P3.0 🗆   | 10     | 31 | □ ĒĀ/VPP     |
| (TXD) P3.1 🗆   | 11     | 30 | ALE/PROG     |
| (INT0) P3.2 🗆  | 12     | 29 | D PSEN       |
| (INT1) P3.3 🗆  | 13     | 28 | 🗆 P2.7 (A15) |
| (T0) P3.4 🗆    | 14     | 27 | 🗆 P2.6 (A14) |
| (T1) P3.5 🗆    | 15     | 26 | 🗆 P2.5 (A13) |
| (WR) P3.6 🗆    | 16     | 25 | 🗆 P2.4 (A12) |
| (RD) P3.7 🗆    | 17     | 24 | 🗆 P2.3 (A11) |
| XTAL2          | 18     | 23 | 🗆 P2.2 (A10) |
| XTAL1 🗆        | 19     | 22 | 🗆 P2.1 (A9)  |
| GND 🗆          | 20     | 21 | 🗆 P2.0 (A8)  |
|                |        |    |              |

#### 2.2 44-lead TQFP



#### 2.3 44-lead PLCC



# AT89S52

2

# 3. Block Diagram





### 4.6 Port 3

Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. The Port 3 output buffers can sink/source four TTL inputs. When 1s are written to Port 3 pins, they are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally being pulled low will source current ( $I_{IL}$ ) because of the pull-ups.

Port 3 receives some control signals for Flash programming and verification.

Port 3 also serves the functions of various special features of the AT89S52, as shown in the following table.

| Port Pin | Alternate Functions                    |
|----------|----------------------------------------|
| P3.0     | RXD (serial input port)                |
| P3.1     | TXD (serial output port)               |
| P3.2     | INTO (external interrupt 0)            |
| P3.3     | INT1 (external interrupt 1)            |
| P3.4     | T0 (timer 0 external input)            |
| P3.5     | T1 (timer 1 external input)            |
| P3.6     | WR (external data memory write strobe) |
| P3.7     | RD (external data memory read strobe)  |

#### 4.7 RST

Reset input. A high on this pin for two machine cycles while the oscillator is running resets the device. This pin drives high for 98 oscillator periods after the Watchdog times out. The DISRTO bit in SFR AUXR (address 8EH) can be used to disable this feature. In the default state of bit DISRTO, the RESET HIGH out feature is enabled.

### 4.8 ALE/PROG

Address Latch Enable (ALE) is an output pulse for latching the low byte of the address during accesses to external memory. This pin is also the program pulse input (PROG) during Flash programming.

In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency and may be used for external timing or clocking purposes. Note, however, that one ALE pulse is skipped during each access to external data memory.

If desired, ALE operation can be disabled by setting bit 0 of SFR location 8EH. With the bit set, ALE is active only during a MOVX or MOVC instruction. Otherwise, the pin is weakly pulled high. Setting the ALE-disable bit has no effect if the microcontroller is in external execution mode.



| 0F8H |                   |                   |                    |                    |                  |                  |                    |                  | 0FFH |
|------|-------------------|-------------------|--------------------|--------------------|------------------|------------------|--------------------|------------------|------|
| 0F0H | B<br>00000000     |                   |                    |                    |                  |                  |                    |                  | 0F7H |
| 0E8H |                   |                   |                    |                    |                  |                  |                    |                  | 0EFH |
| 0E0H | ACC<br>00000000   |                   |                    |                    |                  |                  |                    |                  | 0E7H |
| 0D8H |                   |                   |                    |                    |                  |                  |                    |                  | 0DFH |
| 0D0H | PSW<br>00000000   |                   |                    |                    |                  |                  |                    |                  | 0D7H |
| 0C8H | T2CON<br>00000000 | T2MOD<br>XXXXXX00 | RCAP2L<br>00000000 | RCAP2H<br>00000000 | TL2<br>00000000  | TH2<br>00000000  |                    |                  | 0CFH |
| 0C0H |                   |                   |                    |                    |                  |                  |                    |                  | 0C7H |
| 0B8H | IP<br>XX000000    |                   |                    |                    |                  |                  |                    |                  | 0BFH |
| 0B0H | P3<br>11111111    |                   |                    |                    |                  |                  |                    |                  | 0B7H |
| 0A8H | IE<br>0X000000    |                   |                    |                    |                  |                  |                    |                  | 0AFH |
| 0A0H | P2<br>11111111    |                   | AUXR1<br>XXXXXXX0  |                    |                  |                  | WDTRST<br>XXXXXXXX |                  | 0A7H |
| 98H  | SCON<br>00000000  | SBUF<br>XXXXXXXX  |                    |                    |                  |                  |                    |                  | 9FH  |
| 90H  | P1<br>11111111    |                   |                    |                    |                  |                  |                    |                  | 97H  |
| 88H  | TCON<br>00000000  | TMOD<br>00000000  | TL0<br>00000000    | TL1<br>00000000    | TH0<br>00000000  | TH1<br>00000000  | AUXR<br>XXX00XX0   |                  | 8FH  |
| 80H  | P0<br>11111111    | SP<br>00000111    | DP0L<br>00000000   | DP0H<br>00000000   | DP1L<br>00000000 | DP1H<br>00000000 |                    | PCON<br>0XXX0000 | 87H  |

 Table 5-1.
 AT89S52 SFR Map and Reset Values





## Table 5-2. T2CON – Timer/Counter 2 Control Register

| T2CC        | 2CON Address = 0C8H Reset Value = 0000 0000B                                                                                                                                                                                                                                                                                             |                                                     |                                                   |                                                  |                                                   |                                                      |                                                  |                                         |                          |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------|--------------------------------------------------|---------------------------------------------------|------------------------------------------------------|--------------------------------------------------|-----------------------------------------|--------------------------|--|
| Bit Ac      | Addressable                                                                                                                                                                                                                                                                                                                              |                                                     |                                                   |                                                  |                                                   |                                                      |                                                  |                                         |                          |  |
| <b>D</b> :4 | TF2                                                                                                                                                                                                                                                                                                                                      | EXF2                                                | RCLK                                              | TCLK                                             | EXEN2                                             | TR2                                                  | C/T2                                             | CP/RL2                                  |                          |  |
| Bit         | 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                          |                                                     |                                                   |                                                  |                                                   |                                                      |                                                  |                                         |                          |  |
| Symbol      | Function                                                                                                                                                                                                                                                                                                                                 |                                                     |                                                   |                                                  |                                                   |                                                      |                                                  |                                         |                          |  |
| TF2         | Timer 2 overflow flag set by a Timer 2 overflow and must be cleared by software. TF2 will not be set when either RCLK = 1 or TCLK = 1.                                                                                                                                                                                                   |                                                     |                                                   |                                                  |                                                   |                                                      |                                                  |                                         |                          |  |
| EXF2        | Timer 2 external flag set when either a capture or reload is caused by a negative transition on T2EX and EXEN2 = 1.<br>When Timer 2 interrupt is enabled, EXF2 = 1 will cause the CPU to vector to the Timer 2 interrupt routine. EXF2 must be cleared by software. EXF2 does not cause an interrupt in up/down counter mode (DCEN = 1). |                                                     |                                                   |                                                  |                                                   |                                                      |                                                  |                                         |                          |  |
| RCLK        | Receive clock enable. When set, causes the serial port to use Timer 2 overflow pulses for its receive clock in serial port<br>Modes 1 and 3. RCLK = 0 causes Timer 1 overflow to be used for the receive clock.                                                                                                                          |                                                     |                                                   |                                                  |                                                   |                                                      |                                                  |                                         |                          |  |
| TCLK        | Transmit clock<br>Modes 1 and 3                                                                                                                                                                                                                                                                                                          | enable. When<br>3. TCLK = 0 ca                      | n set, causes<br>auses Timer 1                    | the serial port<br>overflows to                  | to use Timer<br>be used for th                    | 2 overflow pu<br>e transmit clo                      | lses for its tra<br>ck.                          | nsmit clock in                          | serial port              |  |
| EXEN2       | Timer 2 external enable. When set, allows a capture or reload to occur as a result of a negative transition on T2EX if Timer 2 is not being used to clock the serial port. EXEN2 = 0 causes Timer 2 to ignore events at T2EX.                                                                                                            |                                                     |                                                   |                                                  |                                                   |                                                      |                                                  |                                         |                          |  |
| TR2         | Start/Stop con                                                                                                                                                                                                                                                                                                                           | trol for Timer                                      | 2. TR2 = 1 sta                                    | rts the timer.                                   |                                                   |                                                      |                                                  |                                         |                          |  |
| C/T2        | Timer or count                                                                                                                                                                                                                                                                                                                           | er select for T                                     | imer 2. C/ <u>T2</u> :                            | = 0 for timer fu                                 | unction. C/T2                                     | = 1 for externa                                      | al event count                                   | er (falling edg                         | e triggered).            |  |
| CP/RL2      | Capture/Reloa<br>causes automa<br>either RCLK o                                                                                                                                                                                                                                                                                          | d select. CP/Ī<br>atic reloads to<br>r TCLK = 1, th | RL2 = 1 cause<br>occur when 1<br>is bit is ignore | s captures to<br>imer 2 overflo<br>d and the tim | occur on neg<br>ows or negativ<br>er is forced to | ative transition<br>e transitions c<br>auto-reload c | ns at T2EX if<br>occur at T2EX<br>on Timer 2 ove | EXEN2 = 1. C<br>( when EXEN2<br>erflow. | P/RL2 = 0<br>2 = 1. When |  |

8

**Table 5-3.**AUXR: Auxiliary Register

| AUXR                            | Address = 8EH Reset Value = XXX00XX0B |                                                                     |               |               |             |        |   |   |        |  |  |
|---------------------------------|---------------------------------------|---------------------------------------------------------------------|---------------|---------------|-------------|--------|---|---|--------|--|--|
| Not Bit Addressable             |                                       |                                                                     |               |               |             |        |   |   |        |  |  |
|                                 |                                       | -                                                                   | _             | _             | WDIDLE      | DISRTO | _ | - | DISALE |  |  |
|                                 | Bit                                   | 7                                                                   | 6             | 5             | 4           | 3      | 2 | 1 | 0      |  |  |
|                                 |                                       |                                                                     |               |               |             |        |   |   |        |  |  |
| - Reserved for future expansion |                                       |                                                                     |               |               |             |        |   |   |        |  |  |
| DISALE                          | Disable/Enable ALE                    |                                                                     |               |               |             |        |   |   |        |  |  |
|                                 | DISALE Operating Mode                 |                                                                     |               |               |             |        |   |   |        |  |  |
|                                 | 0                                     | 0 ALE is emitted at a constant rate of 1/6 the oscillator frequency |               |               |             |        |   |   |        |  |  |
|                                 | 1                                     | ALE is active only during a MOVX or MOVC instruction                |               |               |             |        |   |   |        |  |  |
| DISRTO                          | Disable/Enable Reset out              |                                                                     |               |               |             |        |   |   |        |  |  |
|                                 | DISRTO                                |                                                                     |               |               |             |        |   |   |        |  |  |
|                                 | 0                                     | Reset pin                                                           | is driven Hig | gh after WD   | T times out |        |   |   |        |  |  |
|                                 | 1                                     | Reset pin                                                           | is input only | ,             |             |        |   |   |        |  |  |
| WDIDLE                          | Disable/Enal                          | ble WDT in I                                                        | DLE mode      |               |             |        |   |   |        |  |  |
|                                 | WDIDLE                                |                                                                     |               |               |             |        |   |   |        |  |  |
|                                 | 0                                     | WDT cont                                                            | inues to cou  | Int in IDLE I | mode        |        |   |   |        |  |  |
|                                 | 1                                     | WDT halts                                                           | counting ir   | IDLE mode     | e           |        |   |   |        |  |  |

**Dual Data Pointer Registers:** To facilitate accessing both internal and external data memory, two banks of 16-bit Data Pointer Registers are provided: DP0 at SFR address locations 82H-83H and DP1 at 84H-85H. Bit DPS = 0 in SFR AUXR1 selects DP0 and DPS = 1 selects DP1. The user should **ALWAYS** initialize the DPS bit to the appropriate value before accessing the respective Data Pointer Register.

**Power Off Flag:** The Power Off Flag (POF) is located at bit 4 (PCON.4) in the PCON SFR. POF is set to "1" during power up. It can be set and rest under software control and is not affected by reset.

#### Table 5-4.AUXR1: Auxiliary Register 1

| AUXR1 | Address = A2H Reset Value = XXXXXX0B |   |   |   |   |   |   |   |     |   |  |
|-------|--------------------------------------|---|---|---|---|---|---|---|-----|---|--|
|       | Not Bit Addressable                  |   |   |   |   |   |   |   |     |   |  |
|       |                                      | _ | _ | _ | _ | _ | _ | _ | DPS |   |  |
|       | Bit                                  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |   |  |
|       |                                      |   |   |   |   |   |   |   |     | - |  |
| -     | Reserved for future expansion        |   |   |   |   |   |   |   |     |   |  |
| DPS   | Data Pointer Register Select         |   |   |   |   |   |   |   |     |   |  |
|       | DPS                                  |   |   |   |   |   |   |   |     |   |  |
|       | 0 Selects DPTR Registers DP0L, DP0H  |   |   |   |   |   |   |   |     |   |  |
|       | 1 Selects DPTR Registers DP1L, DP1H  |   |   |   |   |   |   |   |     |   |  |





### 6. Memory Organization

MCS-51 devices have a separate address space for Program and Data Memory. Up to 64K bytes each of external Program and Data Memory can be addressed.

#### 6.1 Program Memory

If the EA pin is connected to GND, all program fetches are directed to external memory.

On the AT89S52, if  $\overline{EA}$  is connected to V<sub>CC</sub>, program fetches to addresses 0000H through 1FFFH are directed to internal memory and fetches to addresses 2000H through FFFFH are to external memory.

#### 6.2 Data Memory

The AT89S52 implements 256 bytes of on-chip RAM. The upper 128 bytes occupy a parallel address space to the Special Function Registers. This means that the upper 128 bytes have the same addresses as the SFR space but are physically separate from SFR space.

When an instruction accesses an internal location above address 7FH, the address mode used in the instruction specifies whether the CPU accesses the upper 128 bytes of RAM or the SFR space. Instructions which use direct addressing access the SFR space.

For example, the following direct addressing instruction accesses the SFR at location 0A0H (which is P2).

MOV 0A0H, #data

Instructions that use indirect addressing access the upper 128 bytes of RAM. For example, the following indirect addressing instruction, where R0 contains 0A0H, accesses the data byte at address 0A0H, rather than P2 (whose address is 0A0H).

MOV @R0, #data

Note that stack operations are examples of indirect addressing, so the upper 128 bytes of data RAM are available as stack space.

## 7. Watchdog Timer (One-time Enabled with Reset-out)

The WDT is intended as a recovery method in situations where the CPU may be subjected to software upsets. The WDT consists of a 14-bit counter and the Watchdog Timer Reset (WDTRST) SFR. The WDT is defaulted to disable from exiting reset. To enable the WDT, a user must write 01EH and 0E1H in sequence to the WDTRST register (SFR location 0A6H). When the WDT is enabled, it will increment every machine cycle while the oscillator is running. The WDT timeout period is dependent on the external clock frequency. There is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output RESET HIGH pulse at the RST pin.

#### 7.1 Using the WDT

To enable the WDT, a user must write 01EH and 0E1H in sequence to the WDTRST register (SFR location 0A6H). When the WDT is enabled, the user needs to service it by writing 01EH and 0E1H to WDTRST to avoid a WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH), and this will reset the device. When the WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycles. To reset the WDT the user must write 01EH and 0E1H to WDTRST. WDTRST is a write-only register. The WDT counter cannot be read or written. When

#### Figure 10-1. Timer in Capture Mode



| Table 10-2. | T2MOD – Timer 2 Mode Control F | Register |
|-------------|--------------------------------|----------|
|-------------|--------------------------------|----------|

| T2MOD               | Address = 0 | C9H                                  |               |                |                | R          | eset Value = X | XXXX XX00B |  |  |
|---------------------|-------------|--------------------------------------|---------------|----------------|----------------|------------|----------------|------------|--|--|
| Not Bit Addressable |             |                                      |               |                |                |            |                |            |  |  |
|                     | -           | _                                    | _             | _              | -              | _          | T2OE           | DCEN       |  |  |
| Bit                 | 7           | 7 6 5 4 3 2 1 0                      |               |                |                |            |                |            |  |  |
| Symbol              | Functi      | Function                             |               |                |                |            |                |            |  |  |
| -                   | Not im      | Not implemented, reserved for future |               |                |                |            |                |            |  |  |
| T2OE                | Timer       | Timer 2 Output Enable bit            |               |                |                |            |                |            |  |  |
| DCEN                | When        | set, this bit all                    | ows Timer 2 t | o be configure | ed as an up/do | wn counter |                |            |  |  |

Figure 10-2 shows Timer 2 automatically counting up when DCEN = 0. In this mode, two options are selected by bit EXEN2 in T2CON. If EXEN2 = 0, Timer 2 counts up to 0FFFFH and then sets the TF2 bit upon overflow. The overflow also causes the timer registers to be reloaded with the 16-bit value in RCAP2H and RCAP2L. The values in Timer in Capture ModeRCAP2H and RCAP2L are preset by software. If EXEN2 = 1, a 16-bit reload can be triggered either by an overflow or by a 1-to-0 transition at external input T2EX. This transition also sets the EXF2 bit. Both the TF2 and EXF2 bits can generate an interrupt if enabled.

Setting the DCEN bit enables Timer 2 to count up or down, as shown in Figure 10-2. In this mode, the T2EX pin controls the direction of the count. A logic 1 at T2EX makes Timer 2 count up. The timer will overflow at 0FFFFH and set the TF2 bit. This overflow also causes the 16-bit value in RCAP2H and RCAP2L to be reloaded into the timer registers, TH2 and TL2, respectively.

A logic 0 at T2EX makes Timer 2 count down. The timer underflows when TH2 and TL2 equal the values stored in RCAP2H and RCAP2L. The underflow sets the TF2 bit and causes 0FFFFH to be reloaded into the timer registers.

The EXF2 bit toggles whenever Timer 2 overflows or underflows and can be used as a 17th bit of resolution. In this operating mode, EXF2 does not flag an interrupt.



## 11. Baud Rate Generator

Timer 2 is selected as the baud rate generator by setting TCLK and/or RCLK in T2CON (Table 5-2). Note that the baud rates for transmit and receive can be different if Timer 2 is used for the receiver or transmitter and Timer 1 is used for the other function. Setting RCLK and/or TCLK puts Timer 2 into its baud rate generator mode, as shown in Figure 11-1.

The baud rate generator mode is similar to the auto-reload mode, in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software.

The baud rates in Modes 1 and 3 are determined by Timer 2's overflow rate according to the following equation.

Modes 1 and 3 Baud Rates =  $\frac{\text{Timer 2 Overflow Rate}}{16}$ 

The Timer can be configured for either timer or counter operation. In most applications, it is configured for timer operation (CP/T2 = 0). The timer operation is different for Timer 2 when it is used as a baud rate generator. Normally, as a timer, it increments every machine cycle (at 1/12 the oscillator frequency). As a baud rate generator, however, it increments every state time (at 1/2 the oscillator frequency). The baud rate formula is given below.

 $\frac{\text{Modes 1 and 3}}{\text{Baud Rate}} = \frac{\text{Oscillator Frequency}}{32 \times [65536-\text{RCAP2H},\text{RCAP2L})]}$ 

where (RCAP2H, RCAP2L) is the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

Timer 2 as a baud rate generator is shown in Figure 11-1. This figure is valid only if RCLK or TCLK = 1 in T2CON. Note that a rollover in TH2 does not set TF2 and will not generate an interrupt. Note too, that if EXEN2 is set, a 1-to-0 transition in T2EX will set EXF2 but will not cause a reload from (RCAP2H, RCAP2L) to (TH2, TL2). Thus, when Timer 2 is in use as a baud rate generator, T2EX can be used as an extra external interrupt.

Note that when Timer 2 is running (TR2 = 1) as a timer in the baud rate generator mode, TH2 or TL2 should not be read from or written to. Under these conditions, the Timer is incremented every state time, and the results of a read or write may not be accurate. The RCAP2 registers may be read but should not be written to, because a write might overlap a reload and cause write and/or reload errors. The timer should be turned off (clear TR2) before accessing the Timer 2 or RCAP2 registers.





Figure 11-1. Timer 2 in Baud Rate Generator Mode



## 12. Programmable Clock Out

A 50% duty cycle clock can be programmed to come out on P1.0, as shown in Figure 12-1. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed to input the external clock for Timer/Counter 2 or to output a 50% duty cycle clock ranging from 61 Hz to 4 MHz (for a 16-MHz operating frequency).

To configure the Timer/Counter 2 as a clock generator, bit C/T2 (T2CON.1) must be cleared and bit T2OE (T2MOD.1) must be set. Bit TR2 (T2CON.2) starts and stops the timer.

The clock-out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L), as shown in the following equation.

Clock-Out Frequency = 
$$\frac{\text{Oscillator Frequency}}{4 \times [65536-(\text{RCAP2H},\text{RCAP2L})]}$$

In the clock-out mode, Timer 2 roll-overs will not generate an interrupt. This behavior is similar to when Timer 2 is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and clock-out frequencies cannot be determined independently from one another since they both use RCAP2H and RCAP2L.

#### Figure 12-1. Timer 2 in Clock-Out Mode



### 13. Interrupts

The AT89S52 has a total of six interrupt vectors: two external interrupts (INT0 and INT1), three timer interrupts (Timers 0, 1, and 2), and the serial port interrupt. These interrupts are all shown in Figure 13-1.

Each of these interrupt sources can be individually enabled or disabled by setting or clearing a bit in Special Function Register IE. IE also contains a global disable bit, EA, which disables all interrupts at once.

Note that Table 13-1 shows that bit position IE.6 is unimplemented. User software should not write a 1 to this bit position, since it may be used in future AT89 products.

Timer 2 interrupt is generated by the logical OR of bits TF2 and EXF2 in register T2CON. Neither of these flags is cleared by hardware when the service routine is vectored to. In fact, the service routine may have to determine whether it was TF2 or EXF2 that generated the interrupt, and that bit will have to be cleared in software.

The Timer 0 and Timer 1 flags, TF0 and TF1, are set at S5P2 of the cycle in which the timers overflow. The values are then polled by the circuitry in the next cycle. However, the Timer 2 flag, TF2, is set at S2P2 and is polled in the same cycle in which the timer overflows.



# 18. Programming the Flash – Parallel Mode

The AT89S52 is shipped with the on-chip Flash memory array ready to be programmed. The programming interface needs a high-voltage (12-volt) program enable signal and is compatible with conventional third-party Flash or EPROM programmers.

The AT89S52 code memory array is programmed byte-by-byte.

**Programming Algorithm:** Before programming the AT89S52, the address, data, and control signals should be set up according to the "Flash Programming Modes" (Table 22-1) and Figure 22-1 and Figure 22-2. To program the AT89S52, take the following steps:

- 1. Input the desired memory location on the address lines.
- 2. Input the appropriate data byte on the data lines.
- 3. Activate the correct combination of control signals.
- 4. Raise  $\overline{EA}/V_{PP}$  to 12V.
- 5. Pulse ALE/PROG once to program a byte in the Flash array or the lock bits. The bytewrite cycle is self-timed and typically takes no more than 50 μs. Repeat steps 1 through 5, changing the address and data for the entire array or until the end of the object file is reached.

**Data Polling:** The AT89S52 features Data Polling to indicate the end of a byte write cycle. During a write cycle, an attempted read of the last byte written will result in the complement of the written data on P0.7. Once the write cycle has been completed, true data is valid on all outputs, and the next cycle may begin. Data Polling may begin any time after a write cycle has been initiated.

**Ready/Busy:** The progress of byte programming can also be monitored by the RDY/BSY output signal. P3.0 is pulled low after ALE goes high during programming to indicate BUSY. P3.0 is pulled high again when programming is done to indicate READY.

**Program Verify:** If lock bits LB1 and LB2 have not been programmed, the programmed code data can be read back via the address and data lines for verification. **The status of the individual lock bits can be verified directly by reading them back**.

**Reading the Signature Bytes:** The signature bytes are read by the same procedure as a normal verification of locations 000H, 100H, and 200H, except that P3.6 and P3.7 must be pulled to a logic low. The values returned are as follows.

(000H) = 1EH indicates manufactured by Atmel (100H) = 52H indicates AT89S52 (200H) = 06H

**Chip Erase:** In the parallel programming mode, a chip erase operation is initiated by using the proper combination of control signals and by pulsing ALE/PROG low for a duration of 200 ns - 500 ns.

In the serial programming mode, a chip erase operation is initiated by issuing the Chip Erase instruction. In this mode, chip erase is self-timed and takes about 500 ms.

During chip erase, a serial read from any address location will return 00H at the data output.





## 19. Programming the Flash – Serial Mode

The Code memory array can be programmed using the serial ISP interface while RST is pulled to  $V_{cc}$ . The serial interface consists of pins SCK, MOSI (input) and MISO (output). After RST is set high, the Programming Enable instruction needs to be executed first before other operations can be executed. Before a reprogramming sequence can occur, a Chip Erase operation is required.

The Chip Erase operation turns the content of every memory location in the Code array into FFH.

Either an external system clock can be supplied at pin XTAL1 or a crystal needs to be connected across pins XTAL1 and XTAL2. The maximum serial clock (SCK) frequency should be less than 1/16 of the crystal frequency. With a 33 MHz oscillator clock, the maximum SCK frequency is 2 MHz.

## 20. Serial Programming Algorithm

To program and verify the AT89S52 in the serial programming mode, the following sequence is recommended:

- 1. Power-up sequence:
  - a. Apply power between VCC and GND pins.
  - b. Set RST pin to "H".

If a crystal is not connected across pins XTAL1 and XTAL2, apply a 3 MHz to 33 MHz clock to XTAL1 pin and wait for at least 10 milliseconds.

- 2. Enable serial programming by sending the Programming Enable serial instruction to pin MOSI/P1.5. The frequency of the shift clock supplied at pin SCK/P1.7 needs to be less than the CPU clock at XTAL1 divided by 16.
- 3. The Code array is programmed one byte at a time in either the Byte or Page mode. The write cycle is self-timed and typically takes less than 0.5 ms at 5V.
- 4. Any memory location can be verified by using the Read instruction which returns the content at the selected address at serial output MISO/P1.6.
- 5. At the end of a programming session, RST can be set low to commence normal device operation.

Power-off sequence (if needed):

- 1. Set XTAL1 to "L" (if a crystal is not used).
- 2. Set RST to "L".
- 3. Turn V<sub>CC</sub> power off.

**Data Polling:** The Data Polling feature is also available in the serial mode. In this mode, during a write cycle an attempted read of the last byte written will result in the complement of the MSB of the serial output byte on MISO.

## 21. Serial Programming Instruction Set

The Instruction Set for Serial Programming follows a 4-byte protocol and is shown in Table 24-1.

# 22. Programming Interface – Parallel Mode

Every code byte in the Flash array can be programmed by using the appropriate combination of control signals. The write operation cycle is self-timed and once initiated, will automatically time itself to completion.

Most major worldwide programming vendors offer support for the Atmel AT89 microcontroller series. Please contact your local programming vendor for the appropriate software revision.

|                           |                 |     |      | ALE/ | EA/             |      |      |      |      |      | P0.7-0                 | P2.4-0 | P1.7-0 |
|---------------------------|-----------------|-----|------|------|-----------------|------|------|------|------|------|------------------------|--------|--------|
| Mode                      | V <sub>cc</sub> | RST | PSEN | PROG | V <sub>PP</sub> | P2.6 | P2.7 | P3.3 | P3.6 | P3.7 | Data                   | Add    | ress   |
| Write Code Data           | 5V              | н   | L    | (2)  | 12V             | L    | н    | н    | Н    | н    | D <sub>IN</sub>        | A12-8  | A7-0   |
| Read Code Data            | 5V              | н   | L    | н    | Н               | L    | L    | L    | Н    | н    | D <sub>OUT</sub>       | A12-8  | A7-0   |
| Write Lock Bit 1          | 5V              | н   | L    | (3)  | 12V             | н    | Н    | Н    | Н    | Н    | х                      | х      | х      |
| Write Lock Bit 2          | 5V              | н   | L    | (3)  | 12V             | н    | н    | Н    | L    | L    | х                      | х      | х      |
| Write Lock Bit 3          | 5V              | н   | L    | (3)  | 12V             | н    | L    | Н    | Н    | L    | х                      | х      | х      |
| Read Lock Bits<br>1, 2, 3 | 5V              | н   | L    | н    | н               | н    | н    | L    | н    | L    | P0.2,<br>P0.3,<br>P0.4 | х      | х      |
| Chip Erase                | 5V              | н   | L    | (1)  | 12V             | н    | L    | н    | L    | L    | х                      | х      | х      |
| Read Atmel ID             | 5V              | н   | L    | н    | Н               | L    | L    | L    | L    | L    | 1EH                    | X 0000 | 00H    |
| Read Device ID            | 5V              | н   | L    | Н    | Н               | L    | L    | L    | L    | L    | 52H                    | X 0001 | 00H    |
| Read Device ID            | 5V              | Н   | L    | Н    | Н               | L    | L    | L    | L    | L    | 06H                    | X 0010 | 00H    |

Table 22-1. Flash Programming Modes

Notes: 1. Each PROG pulse is 200 ns - 500 ns for Chip Erase.

2. Each PROG pulse is 200 ns - 500 ns for Write Code Data.

3. Each PROG pulse is 200 ns - 500 ns for Write Lock Bits.

4. RDY/BSY signal is output on P3.0 during programming.

5. X = don't care.



|  | Table 24-1. | Serial Programming Instruction Se |
|--|-------------|-----------------------------------|
|--|-------------|-----------------------------------|

|                                     | Instruction<br>Format |                                                            |                                                      |                                               |                                                                                             |
|-------------------------------------|-----------------------|------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------|
| Instruction                         | Byte 1                | Byte 2                                                     | Byte 3                                               | Byte 4                                        | Operation                                                                                   |
| Programming Enable                  | 1010 1100             | 0101 0011                                                  | XXXX XXXX                                            | xxxx xxxx<br>0110 1001<br>(Output on<br>MISO) | Enable Serial Programming while RST is high                                                 |
| Chip Erase                          | 1010 1100             | 100x xxxx                                                  | XXXX XXXX                                            | XXXX XXXX                                     | Chip Erase Flash memory<br>array                                                            |
| Read Program Memory<br>(Byte Mode)  | 0010 0000             | A11 2<br>A11 2<br>A90<br>A30<br>A11 2<br>A12               | AAAA AAAA<br>7700 4000000000000000000000000000000000 | 0000 0000<br>0000 0000                        | Read data from Program memory in the byte mode                                              |
| Write Program Memory<br>(Byte Mode) | 0100 0000             | A11 2<br>A11 2<br>A11 2<br>A11 2<br>A12                    | AAAA 45601<br>01203 45601                            | 0000 0000<br>2000 0000                        | Write data to Program<br>memory in the byte mode                                            |
| Write Lock Bits <sup>(1)</sup>      | 1010 1100             | 1110 00 🔤 🛗                                                | xxxx xxxx                                            | xxxx xxxx                                     | Write Lock bits. See Note (1).                                                              |
| Read Lock Bits                      | 0010 0100             | XXXX XXXX                                                  | XXXX XXXX                                            | XXX EB3<br>LB2<br>XXX EB1                     | Read back current status of<br>the lock bits (a programmed<br>lock bit reads back as a "1") |
| Read Signature Bytes                | 0010 1000             | A12<br>A11<br>A12<br>A11<br>A12<br>A12<br>A12              | ⊱xxx xxx0                                            | Signature Byte                                | Read Signature Byte                                                                         |
| Read Program Memory<br>(Page Mode)  | 0011 0000             | A12 XXX<br>A11 2<br>A11 2<br>A12 XXX<br>A12 XXX<br>A12 XXX | Byte 0                                               | Byte 1<br>Byte 255                            | Read data from Program<br>memory in the Page Mode<br>(256 bytes)                            |
| Write Program Memory<br>(Page Mode) | 0101 0000             | A12 XXX<br>A11 2<br>A11 2<br>A12 XXX                       | Byte 0                                               | Byte 1<br>Byte 255                            | Write data to Program<br>memory in the Page Mode<br>(256 bytes)                             |

Note:

1. B1 = 0,  $B2 = 0 \longrightarrow Mode 1$ , no lock protection

 $B1 = 0, B2 = 1 \dots$  Mode 2, lock bit 1 activated  $B1 = 1, B2 = 0 \dots$  Mode 3, lock bit 2 activated

B1 = 1,  $B2 = 1 \longrightarrow Mode 4$ , lock bit 3 activated

Each of the lock bit modes needs to be activated sequentially before Mode 4 can be executed.

After Reset signal is high, SCK should be low for at least 64 system clocks before it goes high to clock in the enable data bytes. No pulsing of Reset signal is necessary. SCK should be no faster than 1/16 of the system clock at XTAL1.

For Page Read/Write, the data always starts from byte 0 to 255. After the command byte and upper address byte are latched, each byte thereafter is treated as data until all 256 bytes are shifted in/out. Then the next instruction will be ready to be decoded.





# **25. Serial Programming Characteristics**

Figure 25-1. Serial Programming Timing



**Table 25-1.**Serial Programming Characteristics,  $T_A = -40$ · C to 85· C,  $V_{CC} = 4.0 - 5.5V$  (Unless Otherwise Noted)

| Symbol              | Parameter                         | Min                 | Тур | Max                        | Units |
|---------------------|-----------------------------------|---------------------|-----|----------------------------|-------|
| 1/t <sub>CLCL</sub> | Oscillator Frequency              | 3                   |     | 33                         | MHz   |
| t <sub>CLCL</sub>   | Oscillator Period                 | 30                  |     |                            | ns    |
| t <sub>SHSL</sub>   | SCK Pulse Width High              | 8 t <sub>CLCL</sub> |     |                            | ns    |
| t <sub>SLSH</sub>   | SCK Pulse Width Low               | 8 t <sub>CLCL</sub> |     |                            | ns    |
| t <sub>OVSH</sub>   | MOSI Setup to SCK High            | t <sub>CLCL</sub>   |     |                            | ns    |
| t <sub>SHOX</sub>   | MOSI Hold after SCK High          | 2 t <sub>CLCL</sub> |     |                            | ns    |
| t <sub>SLIV</sub>   | SCK Low to MISO Valid             | 10                  | 16  | 32                         | ns    |
| t <sub>ERASE</sub>  | Chip Erase Instruction Cycle Time |                     |     | 500                        | ms    |
| t <sub>SWC</sub>    | Serial Byte Write Cycle Time      |                     |     | 64 t <sub>CLCL</sub> + 400 | μs    |

# 26. Absolute Maximum Ratings\*

| Operating Temperature55°C to +125°C                       |  |
|-----------------------------------------------------------|--|
| Storage Temperature                                       |  |
| Voltage on Any Pin<br>with Respect to Ground1.0V to +7.0V |  |
| Maximum Operating Voltage                                 |  |
| DC Output Current 15.0 mA                                 |  |

\*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# 27. DC Characteristics

The values shown in this table are valid for  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and  $V_{CC} = 4.0V$  to 5.5V, unless otherwise noted.

| Symbol           | Parameter                                                | Condition                                       | Min                      | Max                      | Units |
|------------------|----------------------------------------------------------|-------------------------------------------------|--------------------------|--------------------------|-------|
| V <sub>IL</sub>  | Input Low Voltage                                        | (Except EA)                                     | -0.5                     | 0.2 V <sub>CC</sub> -0.1 | V     |
| V <sub>IL1</sub> | Input Low Voltage (EA)                                   |                                                 | -0.5                     | 0.2 V <sub>CC</sub> -0.3 | V     |
| V <sub>IH</sub>  | Input High Voltage                                       | (Except XTAL1, RST)                             | 0.2 V <sub>CC</sub> +0.9 | V <sub>CC</sub> +0.5     | V     |
| V <sub>IH1</sub> | Input High Voltage                                       | (XTAL1, RST)                                    | 0.7 V <sub>CC</sub>      | V <sub>CC</sub> +0.5     | V     |
| V <sub>OL</sub>  | Output Low Voltage <sup>(1)</sup> (Ports 1,2,3)          | I <sub>OL</sub> = 1.6 mA                        |                          | 0.45                     | V     |
| V <sub>OL1</sub> | Output Low Voltage <sup>(1)</sup><br>(Port 0, ALE, PSEN) | I <sub>OL</sub> = 3.2 mA                        |                          | 0.45                     | v     |
|                  |                                                          | $I_{OH} = -60 \ \mu A, \ V_{CC} = 5V \pm 10\%$  | 2.4                      |                          | V     |
| V <sub>OH</sub>  | Output High Voltage<br>(Ports 1,2,3, ALE, PSEN)          | Ι <sub>OH</sub> = -25 μΑ                        | 0.75 V <sub>CC</sub>     |                          | V     |
|                  |                                                          | I <sub>OH</sub> = -10 μA                        | 0.9 V <sub>CC</sub>      |                          | V     |
| V <sub>OH1</sub> | Output High Voltage<br>(Port 0 in External Bus Mode)     | $I_{OH} = -800 \ \mu A, \ V_{CC} = 5V \pm 10\%$ | 2.4                      |                          | V     |
|                  |                                                          | I <sub>OH</sub> = -300 μA                       | 0.75 V <sub>CC</sub>     |                          | V     |
|                  |                                                          | Ι <sub>OH</sub> = -80 μΑ                        | 0.9 V <sub>CC</sub>      |                          | V     |
| I <sub>IL</sub>  | Logical 0 Input Current (Ports 1,2,3)                    | V <sub>IN</sub> = 0.45V                         |                          | -50                      | μA    |
| I <sub>TL</sub>  | Logical 1 to 0 Transition Current<br>(Ports 1,2,3)       | $V_{IN} = 2V, V_{CC} = 5V \pm 10\%$             |                          | -300                     | μA    |
| ILI              | Input Leakage Current (Port 0, EA)                       | $0.45 < V_{IN} < V_{CC}$                        |                          | ±10                      | μA    |
| RRST             | Reset Pulldown Resistor                                  |                                                 | 50                       | 300                      | KΩ    |
| C <sub>IO</sub>  | Pin Capacitance                                          | Test Freq. = 1 MHz, T <sub>A</sub> = 25°C       |                          | 10                       | pF    |
| I <sub>cc</sub>  | Power Supply Current                                     | Active Mode, 12 MHz                             |                          | 25                       | mA    |
|                  |                                                          | Idle Mode, 12 MHz                               |                          | 6.5                      | mA    |
|                  | Power-down Mode <sup>(1)</sup>                           | V <sub>CC</sub> = 5.5V                          |                          | 50                       | μA    |

Notes: 1. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows:

Maximum I<sub>OL</sub> per port pin: 10 mA

Maximum I<sub>OL</sub> per 8-bit port:

Port 0: 26 mA Ports 1, 2, 3: 15 mA

Maximum total  $I_{OL}$  for all output pins: 71 mA

If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

2. Minimum  $V_{CC}$  for Power-down is 2V.





# 31. External Data Memory Write Cycle



# 32. External Clock Drive Waveforms



# **33. External Clock Drive**

| Symbol              | Parameter            | Min | Мах | Units |
|---------------------|----------------------|-----|-----|-------|
| 1/t <sub>CLCL</sub> | Oscillator Frequency | 0   | 33  | MHz   |
| t <sub>CLCL</sub>   | Clock Period         | 30  |     | ns    |
| t <sub>CHCX</sub>   | High Time            | 12  |     | ns    |
| t <sub>CLCX</sub>   | Low Time             | 12  |     | ns    |
| t <sub>CLCH</sub>   | Rise Time            |     | 5   | ns    |
| t <sub>CHCL</sub>   | Fall Time            |     | 5   | ns    |

# **39. Packaging Information**

### 39.1 44A – TQFP





#### 39.3 40P6 – PDIP



