

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                     |
|----------------------------|------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                            |
| Core Size                  | 32-Bit Single-Core                                         |
| Speed                      | 72MHz                                                      |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, SPI, UART/USART   |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                  |
| Number of I/O              | 56                                                         |
| Program Memory Size        | 128KB (128K × 8)                                           |
| Program Memory Type        | FLASH                                                      |
| EEPROM Size                | 2K x 8                                                     |
| RAM Size                   | 32K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                               |
| Data Converters            | A/D 31x16b; D/A 1x12b                                      |
| Oscillator Type            | Internal                                                   |
| Operating Temperature      | -40°C ~ 105°C (TA)                                         |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 80-LQFP                                                    |
| Supplier Device Package    | 80-LQFP (12x12)                                            |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mk10dx128vlk7 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 3.1.1 Example

This is an example of an operating requirement, which you must meet for the accompanying operating behaviors to be guaranteed:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | 0.9  | 1.1  | V    |

## 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

## 3.2.1 Example

This is an example of an operating behavior, which is guaranteed if you meet the accompanying operating requirements:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μA   |

## 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

## 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |



## 3.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

## 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



# 3.9 Typical value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol          | Description          | Value | Unit |
|-----------------|----------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature  | 25    | C°   |
| V <sub>DD</sub> | 3.3 V supply voltage | 3.3   | V    |



General

## 5.2.2 LVD and POR operating requirements

 Table 2.
 V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>   | Falling VDD POR detect voltage                              | 0.8  | 1.1  | 1.5  | V    |       |
| V <sub>LVDH</sub>  | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                    | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| V <sub>LVW1H</sub> | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | V    |       |
| V <sub>LVW2H</sub> | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| V <sub>LVW3H</sub> | Level 3 falling (LVWV=10)                                   | 2.82 | 2.90 | 2.98 | V    |       |
| V <sub>LVW4H</sub> | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range   | —    | ±80  | _    | mV   |       |
| V <sub>LVDL</sub>  | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |
|                    | Low-voltage warning thresholds — low range                  |      |      |      |      | 1     |
| V <sub>LVW1L</sub> | Level 1 falling (LVWV=00)                                   | 1.74 | 1.80 | 1.86 | V    |       |
| V <sub>LVW2L</sub> | Level 2 falling (LVWV=01)                                   | 1.84 | 1.90 | 1.96 | V    |       |
| V <sub>LVW3L</sub> | Level 3 falling (LVWV=10)                                   | 1.94 | 2.00 | 2.06 | V    |       |
| V <sub>LVW4L</sub> | Level 4 falling (LVWV=11)                                   | 2.04 | 2.10 | 2.16 | V    |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis — low range    | —    | ±60  | _    | mV   |       |
| V <sub>BG</sub>    | Bandgap voltage reference                                   | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed      | 900  | 1000 | 1100 | μs   |       |

1. Rising thresholds are falling threshold + hysteresis voltage

### Table 3. VBAT power operating requirements

| Symbol                | Description                            | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|----------------------------------------|------|------|------|------|-------|
| V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8  | 1.1  | 1.5  | V    |       |



## 6.1 Core modules

### 6.1.1 Debug trace timing specifications Table 11. Debug trace operating behaviors

| Symbol           | Description              | Min.      | Max.      | Unit |
|------------------|--------------------------|-----------|-----------|------|
| T <sub>cyc</sub> | Clock period             | Frequency | dependent | MHz  |
| T <sub>wl</sub>  | Low pulse width          | 2         | —         | ns   |
| T <sub>wh</sub>  | High pulse width         | 2         | _         | ns   |
| Tr               | Clock and data rise time | —         | 3         | ns   |
| T <sub>f</sub>   | Clock and data fall time | —         | 3         | ns   |
| T <sub>s</sub>   | Data setup               | 3         | —         | ns   |
| T <sub>h</sub>   | Data hold                | 2         | —         | ns   |



Figure 4. TRACE\_CLKOUT specifications



Figure 5. Trace data specifications

## 6.1.2 JTAG electricals

Table 12. JTAG limited voltage range electricals

| Symbol | Description       |     | Max. | Unit |
|--------|-------------------|-----|------|------|
|        | Operating voltage | 2.7 | 3.6  | V    |



| Symbol | Description                                   | Min. | Max. | Unit |
|--------|-----------------------------------------------|------|------|------|
| J7     | TCLK low to boundary scan output data valid   | —    | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z       | _    | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise   | 8    | _    | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise | 1.4  | —    | ns   |
| J11    | TCLK low to TDO data valid                    | —    | 22.1 | ns   |
| J12    | TCLK low to TDO high-Z                        | —    | 22.1 | ns   |
| J13    | TRST assert time                              | 100  |      | ns   |
| J14    | TRST setup time (negation) to TCLK high       | 8    |      | ns   |

#### Table 13. JTAG full voltage range electricals (continued)



### Figure 6. Test clock input timing



#### Figure 7. Boundary scan (JTAG) timing



| Symbol                       | Description                                                                                            | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, low-power mode<br>(HGO=0)  | _    | 0.6             |      | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, high-gain mode<br>(HGO=1)  | _    | V <sub>DD</sub> |      | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, low-power mode<br>(HGO=0) | _    | 0.6             |      | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, high-gain mode<br>(HGO=1) | _    | V <sub>DD</sub> |      | V    |       |

Table 15. Oscillator DC electrical specifications (continued)

- 1. V<sub>DD</sub>=3.3 V, Temperature =25 °C
- 2. See crystal or resonator manufacturer's recommendation
- 3. C<sub>x</sub>,C<sub>y</sub> can be provided by using either the integrated capacitors or by using external components.
- 4. When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally.
- 5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.

# 6.3.2.2 Oscillator frequency specifications

| Symbol                | Description                                                                                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low frequency mode (MCG_C2[RANGE]=00)                     | 32   | _    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (low range)<br>(MCG_C2[RANGE]=01)  | 3    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8    |      | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                           |      | _    | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                          | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency,<br>low-power mode (HGO=0)                                | _    | 750  | _    | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency, high-gain mode (HGO=1)                                   | —    | 250  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode<br>(HGO=0)          | _    | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), high-gain mode<br>(HGO=1)          | —    | 1    | _    | ms   |       |

Table 16. Oscillator frequency specifications

- 1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.
- 2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.
- 3. Proper PC board layout procedures must be followed to achieve specifications.



4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

### NOTE

The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode.

## 6.3.3 32 kHz Oscillator Electrical Characteristics

This section describes the module electrical characteristics.

#### 6.3.3.1 32 kHz oscillator DC electrical specifications Table 17. 32kHz oscillator DC electrical specifications

| Symbol                       | Description                                   | Min. | Тур. | Max. | Unit |
|------------------------------|-----------------------------------------------|------|------|------|------|
| V <sub>BAT</sub>             | Supply voltage                                | 1.71 | —    | 3.6  | V    |
| R <sub>F</sub>               | Internal feedback resistor                    | _    | 100  | _    | MΩ   |
| C <sub>para</sub>            | Parasitical capacitance of EXTAL32 and XTAL32 | _    | 5    | 7    | pF   |
| V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation         | _    | 0.6  | _    | V    |

1. When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.

#### 6.3.3.2 32kHz oscillator frequency specifications Table 18. 32kHz oscillator frequency specifications

| Symbol                  | Description                               | Min. | Тур.   | Max.             | Unit | Notes |
|-------------------------|-------------------------------------------|------|--------|------------------|------|-------|
| f <sub>osc_lo</sub>     | Oscillator crystal                        | —    | 32.768 | —                | kHz  |       |
| t <sub>start</sub>      | Crystal start-up time                     | _    | 1000   | _                | ms   | 1     |
| V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700  | _      | V <sub>BAT</sub> | mV   | 2, 3  |

1. Proper PC board layout procedures must be followed to achieve specifications.

2. This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected.

3. The parameter specified is a peak-to-peak value and  $V_{IH}$  and  $V_{IL}$  specifications do not apply. The voltage of the applied clock must be within the range of  $V_{SS}$  to  $V_{BAT}$ .

# 6.4 Memories and memory interfaces

## 6.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.



### 6.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

| Symbol                    | Description                              | Min. | Тур. | Max. | Unit | Notes |
|---------------------------|------------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>       | Longword Program high-voltage time       | _    | 7.5  | 18   | μs   |       |
| t <sub>hversscr</sub>     | Sector Erase high-voltage time           | —    | 13   | 113  | ms   | 1     |
| t <sub>hversblk32k</sub>  | Erase Block high-voltage time for 32 KB  | _    | 52   | 452  | ms   | 1     |
| t <sub>hversblk256k</sub> | Erase Block high-voltage time for 256 KB |      | 104  | 904  | ms   | 1     |

#### Table 19. NVM program/erase timing specifications

1. Maximum time based on expectations at cycling end-of-life.

#### 6.4.1.2 Flash timing specifications — commands Table 20. Flash command timing specifications

| Symbol                  | Description                                           | Min. | Тур. | Max. | Unit | Notes |
|-------------------------|-------------------------------------------------------|------|------|------|------|-------|
|                         | Read 1s Block execution time                          |      |      |      |      |       |
| t <sub>rd1blk32k</sub>  | • 32 KB data flash                                    | —    | —    | 0.5  | ms   |       |
| t <sub>rd1blk256k</sub> | • 256 KB program flash                                | _    | —    | 1.7  | ms   |       |
| t <sub>rd1sec1k</sub>   | Read 1s Section execution time (data flash sector)    | _    | _    | 60   | μs   | 1     |
| t <sub>rd1sec2k</sub>   | Read 1s Section execution time (program flash sector) | _    | _    | 60   | μs   | 1     |
| t <sub>pgmchk</sub>     | Program Check execution time                          | _    | _    | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>     | Read Resource execution time                          | _    | _    | 30   | μs   | 1     |
| t <sub>pgm4</sub>       | Program Longword execution time                       |      | 65   | 145  | μs   |       |
|                         | Erase Flash Block execution time                      |      |      |      |      | 2     |
| t <sub>ersblk32k</sub>  | <ul> <li>32 KB data flash</li> </ul>                  | —    | 55   | 465  | ms   |       |
| t <sub>ersblk256k</sub> | • 256 KB program flash                                | _    | 122  | 985  | ms   |       |
| t <sub>ersscr</sub>     | Erase Flash Sector execution time                     | —    | 14   | 114  | ms   | 2     |
|                         | Program Section execution time                        |      |      |      |      |       |
| t <sub>pgmsec512p</sub> | <ul> <li>512 B program flash</li> </ul>               | —    | 2.4  | —    | ms   |       |
| t <sub>pgmsec512d</sub> | • 512 B data flash                                    | _    | 4.7  | _    | ms   |       |
| t <sub>pgmsec1kp</sub>  | <ul> <li>1 KB program flash</li> </ul>                | _    | 4.7  | _    | ms   |       |
| t <sub>pgmsec1kd</sub>  | • 1 KB data flash                                     | _    | 9.3  | _    | ms   |       |
| t <sub>rd1all</sub>     | Read 1s All Blocks execution time                     | _    | —    | 1.8  | ms   |       |
| t <sub>rdonce</sub>     | Read Once execution time                              | —    |      | 25   | μs   | 1     |
| t <sub>pgmonce</sub>    | Program Once execution time                           |      | 65   |      | μs   |       |
| t <sub>ersall</sub>     | Erase All Blocks execution time                       |      | 175  | 1500 | ms   | 2     |



The bytes not assigned to data flash via the FlexNVM partition code are used by the flash memory module to obtain an effective endurance increase for the EEPROM data. The built-in EEPROM record management system raises the number of program/erase cycles that can be attained prior to device wear-out by cycling the EEPROM data through a larger EEPROM NVM storage space.

While different partitions of the FlexNVM are available, the intention is that a single choice for the FlexNVM partition code and EEPROM data set size is used throughout the entire lifetime of a given application. The EEPROM endurance equation and graph shown below assume that only one configuration is ever used.

 $Writes\_subsystem = \frac{EEPROM - 2 \times EEESPLIT \times EEESIZE}{EEESPLIT \times EEESIZE} \times Write\_efficiency \times n_{nvmcycd}$ 

where

- Writes\_subsystem minimum number of writes to each FlexRAM location for subsystem (each subsystem can have different endurance)
- EEPROM allocated FlexNVM for each EEPROM subsystem based on DEPART; entered with the Program Partition command
- EEESPLIT FlexRAM split factor for subsystem; entered with the Program Partition command
- EEESIZE allocated FlexRAM based on DEPART; entered with the Program Partition command
- Write\_efficiency
  - 0.25 for 8-bit writes to FlexRAM
  - 0.50 for 16-bit or 32-bit writes to FlexRAM
- n<sub>nvmcycd</sub> data flash cycling endurance (the following graph assumes 10,000 cycles)



## 6.6.1 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 26 and Table 27 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0.

The ADCx\_DP2 and ADCx\_DM2 ADC inputs are connected to the PGA outputs and are not direct device pins. Accuracy specifications for these pins are defined in Table 28 and Table 29.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.

| Symbol            | Description                       | Conditions                                                       | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|-----------------------------------|------------------------------------------------------------------|------------------|-------------------|------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage                    | Absolute                                                         | 1.71             | —                 | 3.6              | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                    | Delta to V <sub>DD</sub> (V <sub>DD</sub> - V <sub>DDA</sub> )   | -100             | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                    | Delta to V <sub>SS</sub> (V <sub>SS</sub> - V <sub>SSA</sub> )   | -100             | 0                 | +100             | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high        |                                                                  | 1.13             | V <sub>DDA</sub>  | V <sub>DDA</sub> | V    |       |
| V <sub>REFL</sub> | ADC reference voltage low         |                                                                  | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub> | V    |       |
| V <sub>ADIN</sub> | Input voltage                     | 16-bit differential mode                                         | VREFL            | _                 | 31/32 *<br>VREFH | V    |       |
|                   |                                   | All other modes                                                  | VREFL            | —                 | VREFH            |      |       |
| C <sub>ADIN</sub> | Input capacitance                 | 16-bit mode                                                      | _                | 8                 | 10               | pF   |       |
|                   |                                   | • 8-/10-/12-bit modes                                            |                  | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input resistance                  |                                                                  | _                | 2                 | 5                | kΩ   |       |
| R <sub>AS</sub>   | Analog source                     | 13-/12-bit modes                                                 |                  |                   |                  |      | 3     |
|                   | resistance                        | f <sub>ADCK</sub> < 4 MHz                                        | _                | _                 | 5                | kΩ   |       |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | ≤ 13-bit mode                                                    | 1.0              |                   | 18.0             | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | 16-bit mode                                                      | 2.0              | _                 | 12.0             | MHz  | 4     |
| C <sub>rate</sub> | ADC conversion                    | ≤ 13 bit modes                                                   |                  |                   |                  |      | 5     |
|                   | rate                              | No ADC hardware averaging                                        | 20.000           | —                 | 818.330          | Ksps |       |
|                   |                                   | Continuous conversions<br>enabled, subsequent<br>conversion time |                  |                   |                  |      |       |

#### 6.6.1.1 16-bit ADC operating conditions Table 26. 16-bit ADC operating conditions

| Symbol             | Description                    | Conditions <sup>1</sup>              | Min.         | Typ. <sup>2</sup> | Max.         | Unit             | Notes                   |
|--------------------|--------------------------------|--------------------------------------|--------------|-------------------|--------------|------------------|-------------------------|
|                    | ADC                            | • ADLPC = 1, ADHSC = 0               | 1.2          | 2.4               | 3.9          | MHz              | t <sub>ADACK</sub> = 1/ |
|                    | asynchronous<br>clock source   | • ADLPC = 1, ADHSC = 1               | 2.4          | 4.0               | 6.1          | MHz              | f <sub>ADACK</sub>      |
| f <sub>ADACK</sub> |                                | • ADLPC = 0, ADHSC = 0               | 3.0          | 5.2               | 7.3          | MHz              |                         |
|                    |                                | • ADLPC = 0, ADHSC = 1               | 4.4          | 6.2               | 9.5          | MHz              |                         |
|                    | Sample Time                    | See Reference Manual chapter         | for sample 1 | times             |              |                  |                         |
| TUE                | Total unadjusted               | 12-bit modes                         |              | ±4                | ±6.8         | LSB <sup>4</sup> | 5                       |
|                    | error                          | <ul> <li>&lt;12-bit modes</li> </ul> | _            | ±1.4              | ±2.1         |                  |                         |
| DNL                | Differential non-              | 12-bit modes                         | _            | ±0.7              | -1.1 to +1.9 | LSB <sup>4</sup> | 5                       |
|                    | linearity                      |                                      |              |                   | -0.3 to 0.5  |                  |                         |
|                    |                                | <ul> <li>&lt;12-bit modes</li> </ul> | _            | ±0.2              |              |                  |                         |
| INL                | Integral non-                  | 12-bit modes                         | —            | ±1.0              | -2.7 to +1.9 | LSB <sup>4</sup> | 5                       |
|                    | linearity                      |                                      |              |                   | -0.7 to +0.5 |                  |                         |
|                    |                                | <ul> <li>&lt;12-bit modes</li> </ul> |              | ±0.5              |              |                  |                         |
| E <sub>FS</sub>    | Full-scale error               | 12-bit modes                         | —            | -4                | -5.4         | LSB <sup>4</sup> | V <sub>ADIN</sub> =     |
|                    |                                | <li>&lt;12-bit modes</li>            | —            | -1.4              | -1.8         |                  | V <sub>DDA</sub>        |
| Eo                 | Quantization                   | 16-bit modes                         |              | -1 to 0           |              | LSB <sup>4</sup> | 5                       |
|                    | error                          | • <13-bit modes                      | _            |                   | +0.5         | LOD              |                         |
| ENOR               |                                |                                      |              |                   | ±0.5         |                  |                         |
| ENOB               | of bits                        | 16-bit differential mode             | 10.0         | 445               |              |                  | 6                       |
|                    |                                | • Avg = 32                           | 12.8         | 14.5              | _            | DITS             |                         |
|                    |                                | • Avg = 4                            | 11.9         | 13.8              | _            | bits             |                         |
|                    |                                | 16-bit single-ended mode             |              |                   |              |                  |                         |
|                    |                                | • Avg = 32                           | 12.2         | 13.9              | _            | hits             |                         |
|                    |                                | • Avg = 4                            | 11.2         | 13.1              | _            | bits             |                         |
|                    | Signal-to-noise                | See ENOB                             | 11.4         | 10.1              |              | 5113             |                         |
| SINAD              | plus distortion                |                                      | 6.02         | 2 × ENOB +        | 1.76         | dB               |                         |
| THD                | Total harmonic                 | 16-bit differential mode             |              |                   |              |                  | 7                       |
|                    | distortion                     | • Avg = 32                           | _            | -94               |              | dB               |                         |
|                    |                                | 16-bit single-ended mode             |              |                   |              |                  |                         |
|                    |                                | • Avg = 32                           | _            | -85               | -            | dB               |                         |
| 0555               |                                |                                      |              |                   |              |                  |                         |
| SFDR               | Spurious free<br>dynamic range | 16-bit differential mode             |              |                   |              |                  | 7                       |
|                    | e, manage                      | • Avg = 32                           | 82           | 95                | _            | dB               |                         |
|                    |                                | 16-bit single-ended mode             |              |                   |              | 15               |                         |
|                    |                                | • Avg = 32                           | /8           | 90                |              | aB               |                         |

Table 27. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)







Typical ADC 16-bit Single-Ended ENOB vs ADC Clock 100Hz, 90% FS Sine Input



#### 6.6.1.3 16-bit ADC with PGA operating conditions Table 28. 16-bit ADC with PGA operating conditions

| Symbol              | Description                 | Conditions        | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes                   |
|---------------------|-----------------------------|-------------------|------------------|-------------------|------------------|------|-------------------------|
| V <sub>DDA</sub>    | Supply voltage              | Absolute          | 1.71             | —                 | 3.6              | V    |                         |
| V <sub>REFPGA</sub> | PGA ref voltage             |                   | VREF_OU<br>T     | VREF_OU<br>T      | VREF_OU<br>T     | V    | 2, 3                    |
| V <sub>ADIN</sub>   | Input voltage               |                   | V <sub>SSA</sub> | —                 | V <sub>DDA</sub> | V    |                         |
| V <sub>CM</sub>     | Input Common<br>Mode range  |                   | V <sub>SSA</sub> | —                 | V <sub>DDA</sub> | V    |                         |
| R <sub>PGAD</sub>   | Differential input          | Gain = 1, 2, 4, 8 | —                | 128               | —                | kΩ   | IN+ to IN- <sup>4</sup> |
|                     | impedance                   | Gain = 16, 32     | _                | 64                | —                |      |                         |
|                     |                             | Gain = 64         | _                | 32                | —                |      |                         |
| R <sub>AS</sub>     | Analog source<br>resistance |                   | _                | 100               | _                | Ω    | 5                       |
| T <sub>S</sub>      | ADC sampling time           |                   | 1.25             | _                 | _                | μs   | 6                       |



3. 1 LSB = V<sub>reference</sub>/64

| Symbol             | Description                                         | Min.                  | Тур. | Max. | Unit             |
|--------------------|-----------------------------------------------------|-----------------------|------|------|------------------|
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> – 0.5 | _    | —    | V                |
| V <sub>CMPOI</sub> | Output low                                          |                       | _    | 0.5  | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200  | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600  | ns               |
|                    | Analog comparator initialization delay <sup>2</sup> | _                     | _    | 40   | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                   | _                     | 7    | —    | μA               |
| INL                | 6-bit DAC integral non-linearity                    | -0.5                  | _    | 0.5  | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                | -0.3                  |      | 0.3  | LSB              |

#### Table 30. Comparator and 6-bit DAC electrical specifications (continued)

- 1. Typical hysteresis is measured with input voltage range limited to 0.6 to  $V_{DD}$ -0.6V.
- 2. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.
  - 0.08 0.07 0.06 HYSTCTR 0.05 <u>Setting</u> CMP Hystereris (V) -00 0.04 -01 **\_\_\_\_** 10 <del>×</del>11 0.03 0.02 0.01 0 1.6 1.9 Vin level (V) 0.1 0.4 0.7 1 1.3 2.2 2.5 2.8 3.1
    - Figure 17. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=0)

#### 6.6.3.2 12-bit DAC operating behaviors Table 32. 12-bit DAC operating behaviors

| Symbol                     | Description                                                                         | Min.                      | Тур.     | Max.              | Unit   | Notes |
|----------------------------|-------------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------|
| I <sub>DDA_DACL</sub>      | Supply current — low-power mode                                                     | _                         | —        | 150               | μΑ     |       |
| I <sub>DDA_DACH</sub><br>P | Supply current — high-speed mode                                                    | _                         | —        | 700               | μΑ     |       |
| tDACLP                     | Full-scale settling time (0x080 to 0xF7F) — low-power mode                          | _                         | 100      | 200               | μs     | 1     |
| t <sub>DACHP</sub>         | Full-scale settling time (0x080 to 0xF7F) — high-power mode                         | —                         | 15       | 30                | μs     | 1     |
| t <sub>CCDACLP</sub>       | Code-to-code settling time (0xBF8 to 0xC08)<br>— low-power mode and high-speed mode | _                         | 0.7      | 1                 | μs     | 1     |
| V <sub>dacoutl</sub>       | DAC output voltage range low — high-speed mode, no load, DAC set to 0x000           | _                         | —        | 100               | mV     |       |
| V <sub>dacouth</sub>       | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF      | V <sub>DACR</sub><br>-100 | —        | V <sub>DACR</sub> | mV     |       |
| INL                        | Integral non-linearity error — high speed mode                                      | —                         | —        | ±8                | LSB    | 2     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V                       | —                         | —        | ±1                | LSB    | 3     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                     | _                         | —        | ±1                | LSB    | 4     |
| V <sub>OFFSET</sub>        | Offset error                                                                        | _                         | ±0.4     | ±0.8              | %FSR   | 5     |
| E <sub>G</sub>             | Gain error                                                                          | _                         | ±0.1     | ±0.6              | %FSR   | 5     |
| PSRR                       | Power supply rejection ratio, $V_{DDA} \ge 2.4 \text{ V}$                           | 60                        | —        | 90                | dB     |       |
| T <sub>CO</sub>            | Temperature coefficient offset voltage                                              | _                         | 3.7      | _                 | μV/C   | 6     |
| T <sub>GE</sub>            | Temperature coefficient gain error                                                  | _                         | 0.000421 | _                 | %FSR/C |       |
| Rop                        | Output resistance load = $3 \text{ k}\Omega$                                        | _                         | —        | 250               | Ω      |       |
| SR                         | Slew rate -80h $\rightarrow$ F7Fh $\rightarrow$ 80h                                 |                           |          |                   | V/µs   |       |
|                            | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                    | 1.2                       | 1.7      | —                 |        |       |
|                            | Low power (SP <sub>LP</sub> )                                                       | 0.05                      | 0.12     | _                 |        |       |
| СТ                         | Channel to channel cross talk                                                       | —                         | —        | -80               | dB     |       |
| BW                         | 3dB bandwidth                                                                       |                           |          |                   | kHz    |       |
|                            | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                    | 550                       | _        | —                 |        |       |
|                            | Low power (SP <sub>LP</sub> )                                                       | 40                        | -        | —                 |        |       |

1. Settling within ±1 LSB

- 2. The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 3. The DNL is measured for 0 + 100 mV to  $V_{\text{DACR}}$  –100 mV
- 4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV with  $V_{DDA}$  > 2.4 V
- 5. Calculated by a best fit curve from V\_{SS} + 100 mV to V\_{DACR} 100 mV
- V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device



| Symbol              | Description                                                                                | Min.   | Тур.  | Max.   | Unit | Notes |
|---------------------|--------------------------------------------------------------------------------------------|--------|-------|--------|------|-------|
| V <sub>out</sub>    | Voltage reference output with factory trim at nominal $V_{\text{DDA}}$ and temperature=25C | 1.1915 | 1.195 | 1.1977 | V    |       |
| V <sub>out</sub>    | Voltage reference output — factory trim                                                    | 1.1584 | —     | 1.2376 | V    |       |
| V <sub>out</sub>    | Voltage reference output — user trim                                                       | 1.193  | —     | 1.197  | V    |       |
| V <sub>step</sub>   | Voltage reference trim step                                                                | —      | 0.5   | —      | mV   |       |
| V <sub>tdrift</sub> | Temperature drift (Vmax -Vmin across the full temperature range)                           | —      | —     | 80     | mV   |       |
| I <sub>bg</sub>     | Bandgap only current                                                                       | —      | —     | 80     | μA   | 1     |
| I <sub>lp</sub>     | Low-power buffer current                                                                   | —      | —     | 360    | uA   | 1     |
| I <sub>hp</sub>     | High-power buffer current                                                                  | _      | —     | 1      | mA   | 1     |
| $\Delta V_{LOAD}$   | Load regulation                                                                            |        |       |        | μV   | 1, 2  |
|                     | • current = ± 1.0 mA                                                                       | —      | 200   | _      |      |       |
| T <sub>stup</sub>   | Buffer startup time                                                                        | —      | —     | 100    | μs   |       |
| V <sub>vdrift</sub> | Voltage drift (Vmax -Vmin across the full voltage range)                                   | _      | 2     |        | mV   | 1     |

Table 34. VREF full-range operating behaviors

1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register.

2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load

#### Table 35. VREF limited-range operating requirements

| Symbol         | Description | Min. | Max. | Unit | Notes |
|----------------|-------------|------|------|------|-------|
| T <sub>A</sub> | Temperature | 0    | 50   | °C   |       |

#### Table 36. VREF limited-range operating behaviors

| Symbol           | Description                                | Min.  | Max.  | Unit | Notes |
|------------------|--------------------------------------------|-------|-------|------|-------|
| V <sub>out</sub> | Voltage reference output with factory trim | 1.173 | 1.225 | V    |       |

## 6.7 Timers

See General switching specifications.

## 6.8 Communication interfaces



## 6.8.1 CAN switching specifications

See General switching specifications.

## 6.8.2 DSPI switching specifications (limited voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provide DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Num | Description                         | Min.                          | Max.              | Unit | Notes |
|-----|-------------------------------------|-------------------------------|-------------------|------|-------|
|     | Operating voltage                   | 2.7                           | 3.6               | V    |       |
|     | Frequency of operation              | _                             | 25                | MHz  |       |
| DS1 | DSPI_SCK output cycle time          | 2 x t <sub>BUS</sub>          | —                 | ns   |       |
| DS2 | DSPI_SCK output high/low time       | (t <sub>SCK</sub> /2) – 2     | $(t_{SCK}/2) + 2$ | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay   | (t <sub>BUS</sub> x 2) –<br>2 | _                 | ns   | 1     |
| DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –<br>2 | _                 | ns   | 2     |
| DS5 | DSPI_SCK to DSPI_SOUT valid         | —                             | 8.5               | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid       | -2                            | _                 | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup    | 15                            |                   | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold     | 0                             | _                 | ns   |       |

 Table 37. Master mode DSPI timing (limited voltage range)

1. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].

2. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].







# Table 42. I2S/SAI slave mode timing in Normal Run, Wait and Stop modes (full voltage range) (continued)

| Num. | Characteristic                                                    | Min. | Max. | Unit |
|------|-------------------------------------------------------------------|------|------|------|
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 5.8  | _    | ns   |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | —    | ns   |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns   |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 5.8  | —    | ns   |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | —    | ns   |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | _    | 25   | ns   |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



Figure 26. I2S/SAI timing — slave modes

# 6.8.6.2 VLPR, VLPW, and VLPS mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in VLPR, VLPW, and VLPS modes.

# Table 43. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes<br/>(full voltage range)

| Num. | Characteristic                               | Min. | Max. | Unit        |
|------|----------------------------------------------|------|------|-------------|
|      | Operating voltage                            | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                          | 62.5 | —    | ns          |
| S2   | I2S_MCLK pulse width high/low                | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)  | 250  | —    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low | 45%  | 55%  | BCLK period |

Table continues on the next page...

# Table 43. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range) (continued)

| Num. | Characteristic                                                    | Min. | Max. | Unit |
|------|-------------------------------------------------------------------|------|------|------|
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | _    | 45   | ns   |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | —    | ns   |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | —    | 45   | ns   |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    | 0    | —    | ns   |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK               | 53   | _    | ns   |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | —    | ns   |



#### Figure 27. I2S/SAI timing — master modes

# Table 44. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 250  | —    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 30   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 7.6  | —    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | —    | 67   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns          |

Table continues on the next page ...



| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 80-pin LQFP                              | 98ASS23174W                   |

# 8 Pinout

## 8.1 K10 Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

| 80<br>LQFP | Pin Name                          | Default                           | ALT0                              | ALT1             | ALT2      | ALT3        | ALT4       | ALT5 | ALT6        | ALT7       | EzPort |
|------------|-----------------------------------|-----------------------------------|-----------------------------------|------------------|-----------|-------------|------------|------|-------------|------------|--------|
| 1          | PTE0                              | ADC1_SE4a                         | ADC1_SE4a                         | PTE0             | SPI1_PCS1 | UART1_TX    |            |      | I2C1_SDA    | RTC_CLKOUT |        |
| 2          | PTE1/<br>LLWU_P0                  | ADC1_SE5a                         | ADC1_SE5a                         | PTE1/<br>LLWU_P0 | SPI1_SOUT | UART1_RX    |            |      | I2C1_SCL    | SPI1_SIN   |        |
| 3          | PTE2/<br>LLWU_P1                  | ADC1_SE6a                         | ADC1_SE6a                         | PTE2/<br>LLWU_P1 | SPI1_SCK  | UART1_CTS_b |            |      |             |            |        |
| 4          | PTE3                              | ADC1_SE7a                         | ADC1_SE7a                         | PTE3             | SPI1_SIN  | UART1_RTS_b |            |      |             | SPI1_SOUT  |        |
| 5          | PTE4/<br>LLWU_P2                  | DISABLED                          |                                   | PTE4/<br>LLWU_P2 | SPI1_PCS0 | UART3_TX    |            |      |             |            |        |
| 6          | PTE5                              | DISABLED                          |                                   | PTE5             | SPI1_PCS2 | UART3_RX    |            |      |             |            |        |
| 7          | VDD                               | VDD                               | VDD                               |                  |           |             |            |      |             |            |        |
| 8          | VSS                               | VSS                               | VSS                               |                  |           |             |            |      |             |            |        |
| 9          | PTE16                             | ADC0_SE4a                         | ADC0_SE4a                         | PTE16            | SPI0_PCS0 | UART2_TX    | FTM_CLKIN0 |      | FTM0_FLT3   |            |        |
| 10         | PTE17                             | ADC0_SE5a                         | ADC0_SE5a                         | PTE17            | SPI0_SCK  | UART2_RX    | FTM_CLKIN1 |      | LPTMR0_ALT3 |            |        |
| 11         | PTE18                             | ADC0_SE6a                         | ADC0_SE6a                         | PTE18            | SPI0_SOUT | UART2_CTS_b | I2C0_SDA   |      |             |            |        |
| 12         | PTE19                             | ADC0_SE7a                         | ADC0_SE7a                         | PTE19            | SPI0_SIN  | UART2_RTS_b | I2C0_SCL   |      |             |            |        |
| 13         | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3 | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3 | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3 |                  |           |             |            |      |             |            |        |
| 14         | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3 | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3 | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3 |                  |           |             |            |      |             |            |        |
| 15         | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3 | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3 | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3 |                  |           |             |            |      |             |            |        |
| 16         | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3 | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3 | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3 |                  |           |             |            |      |             |            |        |
| 17         | VDDA                              | VDDA                              | VDDA                              |                  |           |             |            |      |             |            |        |
| 18         | VREFH                             | VREFH                             | VREFH                             |                  |           |             |            |      |             |            |        |
| 19         | VREFL                             | VREFL                             | VREFL                             |                  |           |             |            |      |             |            |        |

Pinout



#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-complaint and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

 $\label{eq:FreescaleTM} Freescale TM and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.$ 

© 2012 Freescale Semiconductor, Inc.





Document Number: K10P81M72SF1 Rev. 3, 11/2012