



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 25                                                                       |
| Program Memory Size        | 7KB (4K x 14)                                                            |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 192 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                              |
| Data Converters            | A/D 11x8b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                           |
| Supplier Device Package    | 28-SOIC                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f723-e-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|     |                |                |               |          |               |                 |                     | (      |                   | /         |         | /                               |
|-----|----------------|----------------|---------------|----------|---------------|-----------------|---------------------|--------|-------------------|-----------|---------|---------------------------------|
| I/O | 40-Pin<br>PDIP | 44-Pin<br>TQFP | 44-Pin<br>QFN | A/D      | Cap<br>Sensor | Timers          | ССР                 | AUSART | SSP               | Interrupt | Pull-Up | Basic                           |
| RA0 | 2              | 19             | 19            | AN0      | —             | _               | _                   | —      | SS <sup>(3)</sup> |           | —       | VCAP <sup>(4)</sup>             |
| RA1 | 3              | 20             | 20            | AN1      | _             | _               | _                   | _      | _                 | _         | _       | _                               |
| RA2 | 4              | 21             | 21            | AN2      | _             | _               | —                   | _      | —                 | _         | _       | -                               |
| RA3 | 5              | 22             | 22            | AN3/VREF | —             | _               | —                   | _      | —                 | _         | _       | _                               |
| RA4 | 6              | 23             | 23            | _        | CPS6          | T0CKI           | —                   | _      | _                 | _         | _       | _                               |
| RA5 | 7              | 24             | 24            | AN4      | CPS7          | _               | _                   | _      | SS <sup>(3)</sup> | _         | _       | VCAP <sup>(4)</sup>             |
| RA6 | 14             | 31             | 33            | _        | _             | _               | —                   | _      | —                 | _         | _       | OSC2/CLKOUT/VCAP <sup>(4)</sup> |
| RA7 | 13             | 30             | 32            | _        | —             | _               | —                   | _      | —                 | _         | _       | OSC1/CLKIN                      |
| RB0 | 33             | 8              | 9             | AN12     | CPS0          | _               | —                   | _      | —                 | IOC/INT   | Y       | -                               |
| RB1 | 34             | 9              | 10            | AN10     | CPS1          | _               | _                   | _      | _                 | IOC       | Y       | —                               |
| RB2 | 35             | 10             | 11            | AN8      | CPS2          | _               | —                   | _      | _                 | IOC       | Y       | _                               |
| RB3 | 36             | 11             | 12            | AN9      | CPS3          | _               | CCP2 <sup>(2)</sup> | _      | _                 | IOC       | Y       | —                               |
| RB4 | 37             | 14             | 14            | AN11     | CPS4          | _               | —                   | _      | _                 | IOC       | Y       | _                               |
| RB5 | 38             | 15             | 15            | AN13     | CPS5          | T1G             | _                   | _      | _                 | IOC       | Y       | —                               |
| RB6 | 39             | 16             | 16            | _        | —             | _               | —                   | _      | _                 | IOC       | Y       | ICSPCLK/ICDCLK                  |
| RB7 | 40             | 17             | 17            | _        | _             | _               | _                   | _      | _                 | IOC       | Y       | ICSPDAT/ICDDAT                  |
| RC0 | 15             | 32             | 34            | _        | —             | T1OSO/<br>T1CKI | —                   | —      | —                 | -         | —       | —                               |
| RC1 | 16             | 35             | 35            | _        | _             | T1OSI           | CCP2 <sup>(2)</sup> | _      | —                 | _         | _       | —                               |
| RC2 | 17             | 36             | 36            | _        | —             | _               | CCP1                | _      | _                 | _         | _       | _                               |
| RC3 | 18             | 37             | 37            | _        | _             | _               | —                   | _      | SCK/SCL           | _         | _       | —                               |
| RC4 | 23             | 42             | 42            | _        | —             |                 | —                   | _      | SDI/SDA           | _         | _       | _                               |
| RC5 | 24             | 43             | 43            | _        | _             |                 | —                   | _      | SDO               | _         | _       | —                               |
| RC6 | 25             | 44             | 44            | _        | _             | _               | _                   | TX/CK  | _                 | _         | _       | -                               |
| RC7 | 26             | 1              | 1             | _        | _             | _               | —                   | RX/DT  | —                 | _         | _       | —                               |
| RD0 | 19             | 38             | 38            | _        | CPS8          | _               | _                   | —      | _                 |           | _       | —                               |
| RD1 | 20             | 39             | 39            | —        | CPS9          | —               | -                   | —      | -                 |           | —       | —                               |
| RD2 | 21             | 40             | 40            | _        | CPS10         | _               | -                   | _      | -                 |           | —       | —                               |
| RD3 | 22             | 41             | 41            | —        | CPS11         | —               | -                   | —      | -                 |           | —       | —                               |
| RD4 | 27             | 2              | 2             | _        | CPS12         | _               | _                   | _      | _                 | _         | _       | -                               |
| RD5 | 28             | 3              | 3             | —        | CPS13         | —               | -                   | —      | -                 |           | —       | —                               |
| RD6 | 29             | 4              | 4             | _        | CPS14         | _               | _                   | _      | _                 | _         | _       | -                               |
| RD7 | 30             | 5              | 5             | _        | CPS15         | _               | —                   | _      | —                 | _         | _       | —                               |
| RE0 | 8              | 25             | 25            | AN5      | _             | _               | -                   | _      | -                 | _         | _       | _                               |
| RE1 | 9              | 26             | 26            | AN6      |               | _               | _                   | _      | _                 | _         | _       | _                               |
| RE2 | 10             | 27             | 27            | AN7      | _             | _               | _                   | _      | —                 | _         | _       | —                               |
| RE3 | 1              | 18             | 18            | —        | _             | _               | _                   | _      | _                 | _         | Y(1)    | MCLR/Vpp                        |
| —   | 11,32          | 7,28           | 7,8,28        | —        | —             | —               | —                   | —      | —                 | —         | —       | Vdd                             |
| _   | 12,13          | 6,29           | 6,30,31       | —        | _             | _               | _                   | —      | _                 | _         |         | Vss                             |
|     |                |                |               |          |               |                 |                     |        |                   |           |         |                                 |

#### TABLE 2:40/44-PIN PDIP/TQFP/QFN SUMMARY (PIC16F724/727/PIC16LF724/727)

**Note 1:** Pull-up enabled only with external MCLR configuration.

2: RC1 is the default pin location for CCP2. RB3 may be selected by changing the CCP2SEL bit in the APFCON register.

3: RA5 is the default pin location for SS. RA0 may be selected by changing the SSSEL bit in the APFCON register.

4: PIC16F722/3/4/6/7 devices only.

**Note:** The PIC16F722/3/4/6/7 devices have an internal low dropout voltage regulator. An external capacitor must be connected to one of the available VCAP pins to stabilize the regulator. For more information, see **Section 5.0 "Low Dropout (LDO) Voltage Regulator**". The PIC16LF722/3/4/6/7 devices do not have the voltage regulator and therefore no external capacitor is required.



FIGURE 1-2: PIC16F724/727/PIC16LF724/727 BLOCK DIAGRAM



#### FIGURE 6-1: BLOCK DIAGRAM OF RA0

















#### TABLE 9-1: ADC CLOCK PERIOD (TAD) Vs. DEVICE OPERATING FREQUENCIES

| ADC Clock           | Period (TAD) | Device Frequency (Fosc)     |                             |                             |                             |                               |  |  |  |
|---------------------|--------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-------------------------------|--|--|--|
| ADC<br>Clock Source | ADCS<2:0>    | 20 MHz                      | 16 MHz                      | 8 MHz                       | 4 MHz                       | 1 MHz                         |  |  |  |
| Fosc/2              | 000          | 100 ns <sup>(2)</sup>       | 125 ns <sup>(2)</sup>       | 250 ns <sup>(2)</sup>       | 500 ns <sup>(2)</sup>       | 2.0 μs                        |  |  |  |
| Fosc/4              | 100          | 200 ns <sup>(2)</sup>       | 250 ns <sup>(2)</sup>       | 500 ns <sup>(2)</sup>       | 1.0 μs                      | 4.0 μs                        |  |  |  |
| Fosc/8              | 001          | 400 ns <sup>(2)</sup>       | 0.5 μs <sup>(2)</sup>       | 1.0 μs                      | 2.0 μs                      | 8.0 μs <b><sup>(3)</sup></b>  |  |  |  |
| Fosc/16             | 101          | 800 ns                      | 1.0 μs                      | 2.0 μs                      | 4.0 μs                      | 16.0 μs <b><sup>(3)</sup></b> |  |  |  |
| Fosc/32             | 010          | 1.6 μs                      | 2.0 μs                      | 4.0 μs                      | 8.0 μs <sup>(3)</sup>       | 32.0 μs <sup>(3)</sup>        |  |  |  |
| Fosc/64             | 110          | 3.2 μs                      | 4.0 μs                      | 8.0 μs <sup>(3)</sup>       | 16.0 μs <sup>(3)</sup>      | 64.0 μs <sup>(3)</sup>        |  |  |  |
| FRC                 | x11          | 1.0-6.0 μs <sup>(1,4)</sup>   |  |  |  |

Legend: Shaded cells are outside of recommended range.

**Note 1:** The FRC source has a typical TAD time of 1.6 μs for VDD.

- 2: These values violate the minimum required TAD time.
- **3:** For faster conversion times, the selection of another clock source is recommended.
- 4: When the device frequency is greater than 1 MHz, the FRC clock source is only recommended if the conversion will be performed during Sleep.

#### FIGURE 9-2: ANALOG-TO-DIGITAL CONVERSION TAD CYCLES



#### 16.1.1.4 TSR Status

The TRMT bit of the TXSTA register indicates the status of the TSR register. This is a read-only bit. The TRMT bit is set when the TSR register is empty and is cleared when a character is transferred to the TSR register from the TXREG. The TRMT bit remains clear until all bits have been shifted out of the TSR register. No interrupt logic is tied to this bit, so the user has to poll this bit to determine the TSR status.

Note: The TSR register is not mapped in data memory, so it is not available to the user.

#### 16.1.1.5 Transmitting 9-Bit Characters

The AUSART supports 9-bit character transmissions. When the TX9 bit of the TXSTA register is set the AUSART will shift nine bits out for each character transmitted. The TX9D bit of the TXSTA register is the ninth, and Most Significant, data bit. When transmitting 9-bit data, the TX9D data bit must be written before writing the eight Least Significant bits into the TXREG. All nine bits of data will be transferred to the TSR shift register immediately after the TXREG is written.

A special 9-bit Address mode is available for use with multiple receivers. Refer to **Section 16.1.2.7** "Address **Detection**" for more information on the Address mode.

#### 16.1.1.6 Asynchronous Transmission Set-up:

- Initialize the SPBRG register and the BRGH bit to achieve the desired baud rate (Refer to Section 16.2 "AUSART Baud Rate Generator (BRG)").
- 2. Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit.
- 3. If 9-bit transmission is desired, set the TX9 control bit. A set ninth data bit will indicate that the eight Least Significant data bits are an address when the receiver is set for address detection.
- 4. Enable the transmission by setting the TXEN control bit. This will cause the TXIF interrupt bit to be set.
- If interrupts are desired, set the TXIE interrupt enable bit of the PIE1 register. An interrupt will occur immediately provided that the GIE and PEIE bits of the INTCON register are also set.
- 6. If 9-bit transmission is selected, the ninth bit should be loaded into the TX9D data bit.
- 7. Load 8-bit data into the TXREG register. This will start the transmission.



#### FIGURE 16-3: ASYNCHRONOUS TRANSMISSION

#### 16.1.2.8 Asynchronous Reception Set-up:

- Initialize the SPBRG register and the BRGH bit to achieve the desired baud rate (refer to Section 16.2 "AUSART Baud Rate Generator (BRG)").
- 2. Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
- 3. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 4. If 9-bit reception is desired, set the RX9 bit.
- 5. Enable reception by setting the CREN bit.
- 6. The RCIF interrupt flag bit of the PIR1 register will be set when a character is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE bit of the PIE1 register was also set.
- 7. Read the RCSTA register to get the error flags and, if 9-bit data reception is enabled, the ninth data bit.
- 8. Get the received eight Least Significant data bits from the receive buffer by reading the RCREG register.
- 9. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.

#### 16.1.2.9 9-bit Address Detection Mode Set-up

This mode would typically be used in RS-485 systems. To set up an Asynchronous Reception with Address Detect Enable:

- Initialize the SPBRG register and the BRGH bit to achieve the desired baud rate (refer to Section 16.2 "AUSART Baud Rate Generator (BRG)").
- 2. Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
- 3. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 4. Enable 9-bit reception by setting the RX9 bit.
- 5. Enable address detection by setting the ADDEN bit.
- 6. Enable reception by setting the CREN bit.
- 7. The RCIF interrupt flag bit of the PIR1 register will be set when a character with the ninth bit set is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE interrupt enable bit of the PIE1 register was also set.
- 8. Read the RCSTA register to get the error flags. The ninth data bit will always be set.
- 9. Get the received eight Least Significant data bits from the receive buffer by reading the RCREG register. Software determines if this is the device's address.
- 10. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.
- 11. If the device has been addressed, clear the ADDEN bit to allow all received data into the receive buffer and generate interrupts.

| RX/DT pin                          | Start<br>bit / bit 0 / bit 1 / ( / ybit 7/8/ Stop / bit / bit 0 / ( / ybit 7/8/ Stop / bit / / / ybit 7/8/ Stop                                          |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rcv Shift<br>Reg<br>Rcv Buffer Reg | Word 1<br>Word 2<br>Word 2<br>PCPEC                                                                                                                      |
| Read Rcv<br>Buffer Reg –<br>RCREG  |                                                                                                                                                          |
| RCIF<br>(Interrupt Flag)           |                                                                                                                                                          |
| OERR bit _<br>CREN _               |                                                                                                                                                          |
| Note: This t causir                | iming diagram shows three words appearing on the RX input. The RCREG (receive buffer) is read after the third word, ng the OERR (overrun) bit to be set. |

#### FIGURE 16-5: ASYNCHRONOUS RECEPTION

#### 16.3.1.4 Synchronous Master Reception

Data is received at the RX/DT pin. The RX/DT pin output driver is automatically disabled when the AUSART is configured for synchronous master receive operation.

In Synchronous mode, reception is enabled by setting either the Single Receive Enable bit (SREN of the RCSTA register) or the Continuous Receive Enable bit (CREN of the RCSTA register).

When SREN is set and CREN is clear, only as many clock cycles are generated as there are data bits in a single character. The SREN bit is automatically cleared at the completion of one character. When CREN is set, clocks are continuously generated until CREN is cleared. If CREN is cleared in the middle of a character the CK clock stops immediately and the partial character is discarded. If SREN and CREN are both set, then SREN is cleared at the completion of the first character and CREN takes precedence.

To initiate reception, set either SREN or CREN. Data is sampled at the RX/DT pin on the trailing edge of the TX/CK clock pin and is shifted into the Receive Shift Register (RSR). When a complete character is received into the RSR, the RCIF bit of the PIR1 register is set and the character is automatically transferred to the two character receive FIFO. The Least Significant eight bits of the top character in the receive FIFO are available in RCREG. The RCIF bit remains set as long as there are unread characters in the receive FIFO.

#### 16.3.1.5 Slave Clock

Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a slave receives the clock on the TX/CK line. The TX/ CK pin output driver is automatically disabled when the device is configured for synchronous slave transmit or receive operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One data bit is transferred for each clock cycle. Only as many clock cycles should be received as there are data bits.

#### 16.3.1.6 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before RCREG is read to access the FIFO. When this happens the OERR bit of the RCSTA register is set. Previous data in the FIFO will not be overwritten. The two characters in the FIFO buffer can be read, however, no additional characters will be received until the error is cleared. The OERR bit can only be cleared by clearing the overrun condition. If the overrun error occurred when the SREN bit is set and CREN is clear then the error is cleared by reading RCREG. If the overrun occurred when the CREN bit is set then the error condition is cleared by either clearing the CREN bit of the RCSTA register.

#### 16.3.1.7 Receiving 9-bit Characters

The AUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set, the AUSART will shift 9-bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth, and Most Significant, data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the eight Least Significant bits from the RCREG.

Address detection in Synchronous modes is not supported, therefore, the ADDEN bit of the RCSTA register must be cleared.

### 16.3.1.8 Synchronous Master Reception Setup:

- 1. Initialize the SPBRG register for the appropriate baud rate. Set or clear the BRGH bit, as required, to achieve the desired baud rate.
- 2. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 3. Ensure bits CREN and SREN are clear.
- 4. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 5. If 9-bit reception is desired, set bit RX9.
- 6. Verify address detection is disabled by clearing the ADDEN bit of the RCSTA register.
- 7. Start reception by setting the SREN bit or for continuous reception, set the CREN bit.
- Interrupt flag bit RCIF of the PIR1 register will be set when reception of a character is complete. An interrupt will be generated if the RCIE interrupt enable bit of the PIE1 register was set.
- 9. Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 10. Read the 8-bit received data by reading the RCREG register.
- 11. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit, which resets the AUSART.

#### 16.3.2 SYNCHRONOUS SLAVE MODE

The following bits are used to configure the AUSART for Synchronous slave operation:

- SYNC = 1
- CSRC = 0
- SREN = 0 (for transmit); SREN = 1 (for receive)
- CREN = 0 (for transmit); CREN = 1 (for receive)
- SPEN = 1

Setting the SYNC bit of the TXSTA register configures the device for synchronous operation. Clearing the CSRC bit of the TXSTA register configures the device as a slave. Clearing the SREN and CREN bits of the RCSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCSTA register enables the AUSART.

#### 16.3.2.1 AUSART Synchronous Slave Transmit

The operation of the Synchronous Master and Slave modes are identical (refer to **Section 16.3.1.2 "Synchronous Master Transmission")**, except in the case of the Sleep mode. If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur:

- 1. The first character will immediately transfer to the TSR register and transmit.
- 2. The second word will remain in TXREG register.
- 3. The TXIF bit will not be set.
- After the first character has been shifted out of TSR, the TXREG register will transfer the second character to the TSR and the TXIF bit will now be set.
- If the PEIE and TXIE bits are set, the interrupt will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will call the Interrupt Service Routine.
- 16.3.2.2 Synchronous Slave Transmission Setup:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. Clear the CREN and SREN bits.
- If using interrupts, ensure that the GIE and PEIE bits of the INTCON register are set and set the TXIE bit.
- 4. If 9-bit transmission is desired, set the TX9 bit.
- 5. Enable transmission by setting the TXEN bit.
- 6. Verify address detection is disabled by clearing the ADDEN bit of the RCSTA register.
- 7. If 9-bit transmission is selected, insert the Most Significant bit into the TX9D bit.
- 8. Start transmission by writing the Least Significant eight bits to the TXREG register.

| Name                                | Bit 7   | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|-------------------------------------|---------|--------|--------|--------|--------|--------|--------|--------|----------------------|---------------------------------|
| INTCON                              | GIE     | PEIE   | TOIE   | INTE   | RBIE   | T0IF   | INTF   | RBIF   | 0000 000x            | 0000 000x                       |
| PIE1                                | TMR1GIE | ADIE   | RCIE   | TXIE   | SSPIE  | CCP1IE | TMR2IE | TMR1IE | 0000 0000            | 0000 0000                       |
| PIR1                                | TMR1GIF | ADIF   | RCIF   | TXIF   | SSPIF  | CCP1IF | TMR2IF | TMR1IF | 0000 0000            | 0000 0000                       |
| RCSTA                               | SPEN    | RX9    | SREN   | CREN   | ADDEN  | FERR   | OERR   | RX9D   | 0000 000X            | 0000 000X                       |
| TRISC                               | TRISC7  | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 1111 1111            | 1111 1111                       |
| TXREG AUSART Transmit Data Register |         |        |        |        |        |        |        |        | 0000 0000            | 0000 0000                       |
| TXSTA                               | CSRC    | TX9    | TXEN   | SYNC   | —      | BRGH   | TRMT   | TX9D   | 0000 -010            | 0000 -010                       |

#### TABLE 16-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Slave Transmission.

#### REGISTER 17-4: SSPSTAT: SYNCHRONOUS SERIAL PORT STATUS REGISTER (I<sup>2</sup>C MODE)

| R/W-0                                                                                                                                                                                                                                                                                          | R/W-0                                                                                                                                                                                                                                                                    | R-0                                                       | R-0                                     | R-0                                       | R-0                                 | R-0              | R-0   |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------|-------------------------------------------|-------------------------------------|------------------|-------|--|--|
| SMP                                                                                                                                                                                                                                                                                            | CKE                                                                                                                                                                                                                                                                      | D/A                                                       | Р                                       | S                                         | R/W                                 | UA               | BF    |  |  |
| bit 7                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                          |                                                           |                                         |                                           |                                     |                  | bit 0 |  |  |
|                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                          |                                                           |                                         |                                           |                                     |                  |       |  |  |
| Legend:                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                          |                                                           |                                         |                                           |                                     | (a)              |       |  |  |
| R = Readable b                                                                                                                                                                                                                                                                                 | oit                                                                                                                                                                                                                                                                      | W = Writable bi                                           | t                                       |                                           | ented bit, read as                  | .0'              |       |  |  |
| -n = value at PC                                                                                                                                                                                                                                                                               | JR                                                                                                                                                                                                                                                                       | "1" = Bit is set                                          |                                         | "U" = Bit is clea                         | rea                                 | X = Bit is unkno | wn    |  |  |
| <ul> <li>bit 7</li> <li>SMP: SPI Data Input Sample Phase bit</li> <li>1 = Slew Rate Control (limiting) disabled. Operating in I<sup>2</sup>C Standard Mode (100 kHz and 1 MHz).</li> <li>0 = Slew Rate Control (limiting) enabled. Operating in I<sup>2</sup>C Fast Mode (400 kHz).</li> </ul> |                                                                                                                                                                                                                                                                          |                                                           |                                         |                                           |                                     |                  |       |  |  |
| bit 6                                                                                                                                                                                                                                                                                          | CKE: SPI Clock<br>This bit must be                                                                                                                                                                                                                                       | c Edge Select bit<br>maintained clea                      | ar. Used in SPI                         | mode only.                                |                                     |                  |       |  |  |
| bit 5                                                                                                                                                                                                                                                                                          | bit 5 <b>D/A</b> : DATA/ADDRESS bit (I <sup>2</sup> C mode only)<br>1 = Indicates that the last byte received or transmitted was data<br>0 = Indicates that the last byte received or transmitted was address                                                            |                                                           |                                         |                                           |                                     |                  |       |  |  |
| bit 4                                                                                                                                                                                                                                                                                          | P: Stop bit<br>This bit is cleare<br>1 = Indicates th<br>0 = Stop bit was                                                                                                                                                                                                | ed when the SSF<br>at a Stop bit has<br>s not detected la | P module is disa<br>been detected<br>st | abled, or when th<br>last (this bit is '0 | ne Start bit is dete<br>' on Reset) | cted last.       |       |  |  |
| bit 3                                                                                                                                                                                                                                                                                          | <ul> <li>S: Start bit</li> <li>This bit is cleared when the SSP module is disabled, or when the Stop bit is detected last.</li> <li>1 = Indicates that a Start bit has been detected last (this bit is '0' on Reset)</li> <li>Start bit was not detected last</li> </ul> |                                                           |                                         |                                           |                                     |                  |       |  |  |
| bit 2                                                                                                                                                                                                                                                                                          | bit 2 <b>R/W</b> : READ/WRITE bit Information<br>This bit holds the R/W bit information following the last address match. This bit is only valid from the address match<br>to the next Start bit, Stop bit or ACK bit.<br>1 = Read<br>0 = Write                          |                                                           |                                         |                                           |                                     |                  |       |  |  |
| bit 1                                                                                                                                                                                                                                                                                          | it 1 <b>UA</b> : Update Address bit (10-bit I <sup>2</sup> C mode only)<br>1 = Indicates that the user needs to update the address in the SSPADD register<br>0 = Address does not need to be updated                                                                     |                                                           |                                         |                                           |                                     |                  |       |  |  |
| bit O                                                                                                                                                                                                                                                                                          | BF: Buffer Full Status bit<br><u>Receive:</u><br>1 = Receive complete, SSPBUF is full<br>0 = Receive not complete, SSPBUF is empty<br><u>Transmit:</u><br>1 = Transmit in progress, SSPBUF is full<br>0 = Transmit complete, SSPBUF is empty                             |                                                           |                                         |                                           |                                     |                  |       |  |  |

| SUBWF            | Subtract W from f                                                                                                                                                                          |       |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|--|--|--|--|
| Syntax:          | [label] SUBWF f,d                                                                                                                                                                          |       |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                         |       |  |  |  |  |  |
| Operation:       | (f) - (W) $\rightarrow$ (destination)                                                                                                                                                      |       |  |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                                   |       |  |  |  |  |  |
| Description:     | Subtract (2's complement method)<br>W register from register 'f'. If 'd' is<br>'0', the result is stored in the W<br>register. If 'd' is '1', the result is<br>stored back in register 'f. |       |  |  |  |  |  |
|                  | <b>C</b> = 0                                                                                                                                                                               | W > f |  |  |  |  |  |
|                  | C = 1                                                                                                                                                                                      | W < f |  |  |  |  |  |

 $\overline{DC} = 0$ 

**DC** = 1

W<3:0> > f<3:0> W<3:0>  $\leq$  f<3:0>

| XORLW            | Exclusive OR literal with W                                                                                            |  |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] XORLW k                                                                                               |  |  |  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                                    |  |  |  |  |  |  |
| Operation:       | (W) .XOR. $k \rightarrow (W)$                                                                                          |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                      |  |  |  |  |  |  |
| Description:     | The contents of the W register<br>are XOR'ed with the 8-bit<br>literal 'k'. The result is placed in<br>the W register. |  |  |  |  |  |  |

| SWAPF            | Swap Nibbles in f                                                                                                                                                                  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] SWAPF f,d                                                                                                                                                                  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                    |
| Operation:       | $(f<3:0>) \rightarrow (destination<7:4>),$<br>$(f<7:4>) \rightarrow (destination<3:0>)$                                                                                            |
| Status Affected: | None                                                                                                                                                                               |
| Description:     | The upper and lower nibbles of<br>register 'f' are exchanged. If 'd' is<br>'0', the result is placed in the W<br>register. If 'd' is '1', the result is<br>placed in register 'f'. |

| XORWF            | Exclusive OR W with f                                                                                                                                                           |  |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [label] XORWF f,d                                                                                                                                                               |  |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                              |  |  |  |  |  |  |
| Operation:       | (W) .XOR. (f) $\rightarrow$ (destination)                                                                                                                                       |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                               |  |  |  |  |  |  |
| Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |  |  |  |  |  |  |

#### TABLE 23-7: PIC16F722/3/4/6/7 A/D CONVERTER (ADC) CHARACTERISTICS:

| Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le T_A \le +125^{\circ}C$ |      |                                                   |      |      |      |       |                                                                     |  |  |
|-----------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------|------|------|------|-------|---------------------------------------------------------------------|--|--|
| Param<br>No.                                                                                                          | Sym. | Characteristic                                    | Min. | Тур† | Max. | Units | Conditions                                                          |  |  |
| AD01                                                                                                                  | NR   | Resolution                                        |      | _    | 8    | bit   |                                                                     |  |  |
| AD02                                                                                                                  | EIL  | Integral Error                                    |      | —    | ±1.7 | LSb   | VREF = 3.0V                                                         |  |  |
| AD03                                                                                                                  | Edl  | Differential Error                                | —    |      | ±1   | LSb   | No missing codes<br>VREF = 3.0V                                     |  |  |
| AD04                                                                                                                  | EOFF | Offset Error                                      |      |      | ±2.2 | LSb   | Vref = 3.0V                                                         |  |  |
| AD05                                                                                                                  | Egn  | Gain Error                                        | _    | —    | ±1.5 | LSb   | VREF = 3.0V                                                         |  |  |
| AD06                                                                                                                  | Vref | Reference Voltage <sup>(3)</sup>                  | 1.8  | _    | Vdd  | V     |                                                                     |  |  |
| AD07                                                                                                                  | VAIN | Full-Scale Range                                  | Vss  |      | VREF | V     |                                                                     |  |  |
| AD08                                                                                                                  | ZAIN | Recommended Impedance of<br>Analog Voltage Source | _    | _    | 50   | kΩ    | Can go higher if external 0.01µF capacitor is present on input pin. |  |  |

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Total Absolute Error includes integral, differential, offset and gain errors.

- 2: The A/D conversion result never decreases with an increase in the input voltage and has no missing codes.
- 3: When ADC is off, it will not consume any current other than leakage current. The power-down current specification includes any such leakage from the ADC module.

#### TABLE 23-8: PIC16F722/3/4/6/7 A/D CONVERSION REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated)         Operating temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |      |                                                                    |            |         |            |          |                                           |  |  |
|-------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------|------------|---------|------------|----------|-------------------------------------------|--|--|
| Param<br>No.                                                                                                                  | Sym. | Characteristic                                                     | Min.       | Тур†    | Max.       | Units    | Conditions                                |  |  |
| AD130*                                                                                                                        | Tad  | A/D Clock Period<br>A/D Internal RC Oscillator<br>Period           | 1.0<br>1.0 | <br>2.0 | 9.0<br>6.0 | μs<br>μs | Tosc-based<br>ADCS<1:0> = 11 (ADRC mode)  |  |  |
| AD131                                                                                                                         | TCNV | Conversion Time (not including<br>Acquisition Time) <sup>(1)</sup> |            | 10.5    | —          | Tad      | Set GO/DONE bit to conversion<br>complete |  |  |
| AD132*                                                                                                                        | TACQ | Acquisition Time                                                   | -          | 1.0     | _          | μS       |                                           |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** The ADRES register may be read on the following TCY cycle.

![](_page_14_Figure_1.jpeg)

![](_page_14_Figure_2.jpeg)

#### TABLE 23-9: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated)Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |          |                                                              |                |   |      |       |            |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------|----------------|---|------|-------|------------|--|--|--|--|
| Param.<br>No.                                                                                                        | Symbol   | Characteristic                                               | Characteristic |   | Max. | Units | Conditions |  |  |  |  |
| US120                                                                                                                | TCKH2DTV | SYNC XMIT (Master and Slave)<br>Clock high to data-out valid | 3.0-5.5V       | — | 80   | ns    |            |  |  |  |  |
|                                                                                                                      |          |                                                              | 1.8-5.5V       | — | 100  | ns    |            |  |  |  |  |
| US121                                                                                                                | TCKRF    | Clock out rise time and fall time<br>(Master mode)           | 3.0-5.5V       | — | 45   | ns    |            |  |  |  |  |
|                                                                                                                      |          |                                                              | 1.8-5.5V       | — | 50   | ns    |            |  |  |  |  |
| US122                                                                                                                | TDTRF    | Data-out rise time and fall time                             | 3.0-5.5V       | _ | 45   | ns    |            |  |  |  |  |
|                                                                                                                      |          |                                                              | 1.8-5.5V       | _ | 50   | ns    |            |  |  |  |  |

#### FIGURE 23-15: USART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING

![](_page_14_Figure_6.jpeg)

10

15

ns

ns

#### TABLE 23-10: USART SYNCHRONOUS RECEIVE REQUIREMENTS

Data-hold before  $CK \downarrow (DT hold time)$ 

Data-hold after  $CK \downarrow (DT hold time)$ 

# Standard Operating Conditions (unless otherwise stated) Operating Temperature -40°C ≤ TA ≤ +125°C Param. Symbol Characteristic Min. Max. Units Conditions US125 TDTV2CKL SYNC RCV (Master and Slave) Image: Condition state s

US126

TCKL2DTL

![](_page_15_Figure_1.jpeg)

#### FIGURE 24-13: PIC16F722/3/4/6/7 MAXIMUM IDD vs. VDD OVER Fosc, XT MODE, VCAP = 0.1 µF

![](_page_15_Figure_3.jpeg)

![](_page_15_Figure_4.jpeg)

![](_page_16_Figure_1.jpeg)

FIGURE 24-51: SCHMITT TRIGGER INPUT THRESHOLD VIN vs. VDD OVER TEMPERATURE

![](_page_16_Figure_3.jpeg)

![](_page_16_Figure_4.jpeg)

![](_page_17_Figure_1.jpeg)

#### FIGURE 24-59: PIC16F722/3/4/6/7 WDT TIME-OUT PERIOD

![](_page_17_Figure_3.jpeg)

![](_page_17_Figure_4.jpeg)

![](_page_18_Figure_1.jpeg)

FIGURE 24-68: TYPICAL FVR (X1 AND X2) VS. SUPPLY VOLTAGE (V) NORMALIZED AT 3.0V

![](_page_18_Figure_3.jpeg)

#### 28-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) – 4x4x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

![](_page_19_Figure_3.jpeg)

Microchip Technology Drawing C04-152A Sheet 1 of 2

#### 28-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) – 4x4x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

![](_page_20_Figure_3.jpeg)

|                        | MILLIMETERS   |           |      |      |  |
|------------------------|---------------|-----------|------|------|--|
| Dim                    | ension Limits | MIN       | NOM  | MAX  |  |
| Number of Pins         | N             | 28        |      |      |  |
| Pitch                  | е             | 0.40 BSC  |      |      |  |
| Overall Height         | А             | 0.45      | 0.50 | 0.55 |  |
| Standoff               | A1            | 0.00      | 0.02 | 0.05 |  |
| Contact Thickness      | A3            | 0.127 REF |      |      |  |
| Overall Width          | E 4.00 BSC    |           |      |      |  |
| Exposed Pad Width      | E2            | 2.55      | 2.65 | 2.75 |  |
| Overall Length         | D             | 4.00 BSC  |      |      |  |
| Exposed Pad Length     | D2            | 2.55      | 2.65 | 2.75 |  |
| Contact Width          | b             | 0.15      | 0.20 | 0.25 |  |
| Contact Length         | L             | 0.30      | 0.40 | 0.50 |  |
| Contact-to-Exposed Pad | K             | 0.20      | -    | -    |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated.
- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
    - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-152A Sheet 2 of 2