



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 25                                                                       |
| Program Memory Size        | 7KB (4K x 14)                                                            |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 192 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                              |
| Data Converters            | A/D 11x8b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                  |
| Supplier Device Package    | 28-SPDIP                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f723-i-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.0 DEVICE OVERVIEW

The PIC16(L)F722/3/4/6/7 devices are covered by this data sheet. They are available in 28/40/44-pin packages. Figure 1-1 shows a block diagram of the PIC16F722/723/726/PIC16LF722/723/726 devices and Figure 1-2 shows a block diagram of the PIC16F724/727/PIC16LF724/727 devices. Table 1-1 shows the pinout descriptions.

| Name               | Function | Input<br>Type    | Output<br>Type | Description                                                                                          |
|--------------------|----------|------------------|----------------|------------------------------------------------------------------------------------------------------|
| RB4/AN11/CPS4      | RB4      | TTL              | CMOS           | General purpose I/O. Individually controlled inter-<br>rupt-on-change. Individually enabled pull-up. |
|                    | AN11     | AN               | _              | A/D Channel 11 input.                                                                                |
|                    | CPS4     | AN               | _              | Capacitive sensing input 4.                                                                          |
| RB5/AN13/CPS5/T1G  | RB5      | TTL              | CMOS           | General purpose I/O. Individually controlled inter-<br>rupt-on-change. Individually enabled pull-up. |
|                    | AN13     | AN               | —              | A/D Channel 13 input.                                                                                |
|                    | CPS5     | AN               |                | Capacitive sensing input 5.                                                                          |
|                    | T1G      | ST               | —              | Timer1 Gate input.                                                                                   |
| RB6/ICSPCLK/ICDCLK | RB6      | TTL              | CMOS           | General purpose I/O. Individually controlled inter-<br>rupt-on-change. Individually enabled pull-up. |
|                    | ICSPCLK  | ST               | —              | Serial Programming Clock.                                                                            |
|                    | ICDCLK   | ST               | _              | In-Circuit Debug Clock.                                                                              |
| RB7/ICSPDAT/ICDDAT | RB7      | TTL              | CMOS           | General purpose I/O. Individually controlled inter-<br>rupt-on-change. Individually enabled pull-up. |
|                    | ICSPDAT  | ST               | CMOS           | ICSP™ Data I/O.                                                                                      |
|                    | ICDDAT   | ST               | —              | In-Circuit Data I/O.                                                                                 |
| RC0/T1OSO/T1CKI    | RC0      | ST               | CMOS           | General purpose I/O.                                                                                 |
|                    | T1OSO    | XTAL             | XTAL           | Timer1 oscillator connection.                                                                        |
|                    | T1CKI    | ST               |                | Timer1 clock input.                                                                                  |
| RC1/T1OSI/CCP2     | RC1      | ST               | CMOS           | General purpose I/O.                                                                                 |
|                    | T1OSI    | XTAL             | XTAL           | Timer1 oscillator connection.                                                                        |
|                    | CCP2     | ST               | CMOS           | Capture/Compare/PWM2.                                                                                |
| RC2/CCP1           | RC2      | ST               | CMOS           | General purpose I/O.                                                                                 |
|                    | CCP1     | ST               | CMOS           | Capture/Compare/PWM1.                                                                                |
| RC3/SCK/SCL        | RC3      | ST               | CMOS           | General purpose I/O.                                                                                 |
|                    | SCK      | ST               | CMOS           | SPI clock.                                                                                           |
|                    | SCL      | l <sup>2</sup> C | OD             | I <sup>2</sup> C clock.                                                                              |
| RC4/SDI/SDA        | RC4      | ST               | CMOS           | General purpose I/O.                                                                                 |
|                    | SDI      | ST               | —              | SPI data input.                                                                                      |
|                    | SDA      | l <sup>2</sup> C | OD             | I <sup>2</sup> C data input/output.                                                                  |
| RC5/SDO            | RC5      | ST               | CMOS           | General purpose I/O.                                                                                 |
|                    | SDO      | —                | CMOS           | SPI data output.                                                                                     |
| RC6/TX/CK          | RC6      | ST               | CMOS           | General purpose I/O.                                                                                 |
|                    | TX       | —                | CMOS           | USART asynchronous transmit.                                                                         |
|                    | СК       | ST               | CMOS           | USART synchronous clock.                                                                             |
| RC7/RX/DT          | RC7      | ST               | CMOS           | General purpose I/O.                                                                                 |
|                    | RX       | ST               |                | USART asynchronous input.                                                                            |
|                    | DT       | ST               | CMOS           | USART synchronous data.                                                                              |
| RD0/CPS8           | RD0      | ST               | CMOS           | General purpose I/O.                                                                                 |
|                    | CPS8     | AN               |                | Capacitive sensing input 8.                                                                          |
| RD1/CPS9           | RD1      | ST               | CMOS           | General purpose I/O.                                                                                 |
| -                  | CPS9     | AN               | —              | Capacitive sensing input 9.                                                                          |
| RD2/CPS10          | RD2      | ST               | CMOS           | General purpose I/O.                                                                                 |
|                    | CPS10    | AN               | —              | Capacitive sensing input 10.                                                                         |

|            | PIC16/I )E722/2/4/6/7 PINOLIT DESCRIPTION (CONTINUED) |  |
|------------|-------------------------------------------------------|--|
| IADLE I-I. | PICIO(L)F/22/3/4/0/ PINOUI DESCRIPTION (CONTINUED)    |  |

**Legend:** AN = Analog input or output CMOS = CMOS compatible input or output

XTAL = Crystal levels HV = High Voltage

| Register             | Address               | Power-on Reset/<br>Brown-out Reset <sup>(1)</sup> | MCLR Reset/<br>WDT Reset | Wake-up from Sleep through<br>Interrupt/Time out |
|----------------------|-----------------------|---------------------------------------------------|--------------------------|--------------------------------------------------|
| W                    | —                     | xxxx xxxx                                         | սսսս սսսս                | սսսս սսսս                                        |
| INDF                 | 00h/80h/<br>100h/180h | XXXX XXXX                                         | XXXX XXXX                | uuuu uuuu                                        |
| TMR0                 | 01h/101h              | xxxx xxxx                                         | սսսս սսսս                | սսսս սսսս                                        |
| PCL                  | 02h/82h/<br>102h/182h | 0000 0000                                         | 0000 0000                | PC + 1 <sup>(3)</sup>                            |
| STATUS               | 03h/83h/<br>103h/183h | 0001 1xxx                                         | 000q quuu <sup>(4)</sup> | uuuq quuu <sup>(4)</sup>                         |
| FSR                  | 04h/84h/<br>104h/184h | XXXX XXXX                                         | uuuu uuuu                | uuuu uuuu                                        |
| PORTA                | 05h                   | XXXX XXXX                                         | XXXX XXXX                | uuuu uuuu                                        |
| PORTB                | 06h                   | XXXX XXXX                                         | XXXX XXXX                | uuuu uuuu                                        |
| PORTC                | 07h                   | XXXX XXXX                                         | XXXX XXXX                | uuuu uuuu                                        |
| PORTD <sup>(6)</sup> | 08h                   | XXXX XXXX                                         | XXXX XXXX                | uuuu uuuu                                        |
| PORTE                | 09h                   | xxxx                                              | xxxx                     | uuuu                                             |
| PCLATH               | 0Ah/8Ah/<br>10Ah/18Ah | 0 0000                                            | 0 0000                   | u uuuu                                           |
| INTCON               | 0Bh/8Bh/<br>10Bh/18Bh | 0000 000x                                         | 0000 000x                | uuuu uuuu <sup>(2)</sup>                         |
| PIR1                 | 0Ch                   | 0000 0000                                         | 0000 0000                | uuuu uuuu <b>(2)</b>                             |
| PIR2                 | 0Dh                   | 0                                                 | 0                        | u                                                |
| TMR1L                | 0Eh                   | XXXX XXXX                                         | uuuu uuuu                | uuuu uuuu                                        |
| TMR1H                | 0Fh                   | XXXX XXXX                                         | uuuu uuuu                | uuuu uuuu                                        |
| T1CON                | 10h                   | 0000 00-0                                         | uuuu uu-u                | uuuu uu-u                                        |
| TMR2                 | 11h                   | 0000 0000                                         | 0000 0000                | սսսս սսսս                                        |
| T2CON                | 12h                   | -000 0000                                         | -000 0000                | -uuu uuuu                                        |
| SSPBUF               | 13h                   | XXXX XXXX                                         | XXXX XXXX                | սսսս սսսս                                        |
| SSPCON               | 14h                   | 0000 0000                                         | 0000 0000                | սսսս սսսս                                        |
| CCPR1L               | 15h                   | xxxx xxxx                                         | XXXX XXXX                | սսսս սսսս                                        |
| CCPR1H               | 16h                   | xxxx xxxx                                         | XXXX XXXX                | սսսս սսսս                                        |
| CCP1CON              | 17h                   | 00 0000                                           | 00 0000                  | uu uuuu                                          |
| RCSTA                | 18h                   | x000 0000                                         | 0000 000x                | սսսս սսսս                                        |
| TXREG                | 19h                   | 0000 0000                                         | 0000 0000                | սսսս սսսս                                        |
| RCREG                | 1Ah                   | 0000 0000                                         | 0000 0000                | սսսս սսսս                                        |
| CCPR2L               | 1Bh                   | xxxx xxxx                                         | XXXX XXXX                | սսսս սսսս                                        |
| CCPR2H               | 1Ch                   | xxxx xxxx                                         | XXXX XXXX                | սսսս սսսս                                        |
| CCP2CON              | 1Dh                   | 00 0000                                           | 00 0000                  | uu uuuu                                          |
| ADRES                | 1Eh                   | XXXX XXXX                                         | սսսս սսսս                | <u>uuuu</u> uuuu                                 |
| ADCON0               | 1Fh                   | 00 0000                                           | 00 0000                  | uu uuuu                                          |
| OPTION_REG           | 81h/181h              | 1111 1111                                         | 1111 1111                | <u>uuuu</u> uuuu                                 |
| TRISA                | 85h                   | 1111 1111                                         | 1111 1111                | <u>uuuu</u> uuuu                                 |
| TRISB                | 86h                   | 1111 1111                                         | 1111 1111                | uuuu uuuu                                        |
| TRISC                | 87h                   | 1111 1111                                         | 1111 1111                | uuuu uuuu                                        |
| TRISD <sup>(6)</sup> | 88h                   | 1111 1111                                         | 1111 1111                | <u>uuuu</u> uuuu                                 |
| TRISE                | 89h                   | 1111                                              | 1111                     | uuuu                                             |
| PIE1                 | 8Ch                   | 0000 0000                                         | 0000 0000                | <u>uuuu</u> uuuu                                 |
| PIE2                 | 8Dh                   | 0                                                 | 0                        | u                                                |

TABLE 3-4: INITIALIZATION CONDITION FOR REGISTERS

 $\label{eq:Legend: Legend: Legend: u = unchanged, x = unknown, - = unimplemented bit, reads as `0', q = value depends on condition.$ 

Note 1: If VDD goes too low, Power-on Reset will be activated and registers will be affected differently.

2: One or more bits in INTCON and/or PIR1 and PIR2 will be affected (to cause wake-up).

3: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

4: See Table 3-5 for Reset value for specific condition.

5: If Reset was due to brown-out, then bit 0 = 0. All other Resets will cause bit 0 = u.

6: PIC16F724/727/PIC16LF724/727 only.

#### 4.3 Interrupts During Sleep

Some interrupts can be used to wake from Sleep. To wake from Sleep, the peripheral must be able to operate without the system clock. The interrupt source must have the appropriate Interrupt Enable bit(s) set prior to entering Sleep.

On waking from Sleep, if the GIE bit is also set, the processor will branch to the interrupt vector. Otherwise, the processor will continue executing instructions after the SLEEP instruction. The instruction directly after the SLEEP instruction will always be executed before branching to the ISR. Refer to the **Section 19.0** "**Power-Down Mode (Sleep)**" for more details.

#### 4.4 INT Pin

The external interrupt, INT pin, causes an asynchronous, edge-triggered interrupt. The INTEDG bit of the OPTION register determines on which edge the interrupt will occur. When the INTEDG bit is set, the rising edge will cause the interrupt. When the INTEDG bit is clear, the falling edge will cause the interrupt. The INTF bit of the INTCON register will be set when a valid edge appears on the INT pin. If the GIE and INTE bits are also set, the processor will redirect program execution to the interrupt vector. This interrupt is disabled by clearing the INTE bit of the INTCON register.

#### 4.5 Context Saving

When an interrupt occurs, only the return PC value is saved to the stack. If the ISR modifies or uses an instruction that modifies key registers, their values must be saved at the beginning of the ISR and restored when the ISR completes. This prevents instructions following the ISR from using invalid data. Examples of key registers include the W, STATUS, FSR and PCLATH registers.



The code shown in Example 4-1 can be used to do the following.

- Save the W register
- Save the STATUS register
- Save the PCLATH register
- Execute the ISR program
- Restore the PCLATH register
- Restore the STATUS register
- Restore the W register

Since most instructions modify the W register, it must be saved immediately upon entering the ISR. The SWAPF instruction is used when saving and restoring the W and STATUS registers because it will not affect any bits in the STATUS register. It is useful to place  $W_{TEMP}$  in shared memory because the ISR cannot predict which bank will be selected when the interrupt occurs.

The processor will branch to the interrupt vector by loading the PC with 0004h. The PCLATH register will remain unchanged. This requires the ISR to ensure that the PCLATH register is set properly before using an instruction that causes PCLATH to be loaded into the PC. See **Section 2.3 "PCL and PCLATH"** for details on PC operation.

# PIC16(L)F722/3/4/6/7



#### 6.5 **PORTD and TRISD Registers**

PORTD is a 8-bit wide, bidirectional port. The corresponding data direction register is TRISD (Register 6-13). Setting a TRISD bit (= 1) will make the corresponding PORTD pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISD bit (= 0) will make the corresponding PORTD pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 6-4 shows how to initialize PORTD.

Reading the PORTD register (Register 6-12) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch.

Note: PORTD is available on PIC16F724/LF724 and PIC16F727/LF727 only.

The TRISD register (Register 6-13) controls the PORTD pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISD register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'.

#### EXAMPLE 6-4: INITIALIZING PORTD

| BANKSEL POP | RTD       | i                      |
|-------------|-----------|------------------------|
| CLRF POP    | RTD       | ;Init PORTD            |
| BANKSEL ANS | SELD      |                        |
| CLRF ANS    | SELD      | ;Make PORTD digital    |
| BANKSEL TR  | ISD       | ;                      |
| MOVLW B'(   | 00001100′ | ;Set RD<3:2> as inputs |
| MOVWF TR    | ISD       | ;and set RD<7:4,1:0>   |
|             |           | ;as outputs            |
|             |           |                        |

#### 6.5.1 ANSELD REGISTER

The ANSELD register (Register 6-9) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELD bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELD bits has no affect on digital output functions. A pin with TRIS clear and ANSEL set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

Note: The ANSELD register must be initialized to configure an analog channel as a digital input. Pins configured as analog inputs will read '0'.

### **REGISTER 6-12: PORTD: PORTD REGISTER<sup>(1)</sup>**

| R/W-x |
|-------|-------|-------|-------|-------|-------|-------|-------|
| RD7   | RD6   | RD5   | RD4   | RD3   | RD2   | RD1   | RD0   |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

bit 7-0 RD<7:0>: PORTD General Purpose I/O Pin bits

1 = Port pin is > VIH

0 = Port pin is < VIL

Note 1: PORTD is not implemented on PIC16F722/723/726/PIC16LF722/723/726 devices, read as '0'.

#### 7.5 Oscillator Tuning

The INTOSC is factory calibrated but can be adjusted in software by writing to the OSCTUNE register (Register 7-2). The default value of the OSCTUNE register is '0'. The value is a 6-bit two's complement number.

When the OSCTUNE register is modified, the INTOSC frequency will begin shifting to the new frequency. Code execution continues during this shift. There is no indication that the shift has occurred.

#### REGISTER 7-2: OSCTUNE: OSCILLATOR TUNING REGISTER

| U-0   | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-------|-------|-------|-------|-------|-------|
| _     | _   | TUN5  | TUN4  | TUN3  | TUN2  | TUN1  | TUN0  |
| bit 7 |     |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

#### bit 7-6 Unimplemented: Read as '0'

bit 5-0

# PIC16(L)F722/3/4/6/7



#### 7.6.4 EXTERNAL RC MODES

The external Resistor-Capacitor (RC) modes support the use of an external RC circuit. This allows the designer maximum flexibility in frequency choice while keeping costs to a minimum when clock accuracy is not required. There are two modes: RC and RCIO.

In RC mode, the RC circuit connects to OSC1. OSC2/CLKOUT outputs the RC oscillator frequency divided by 4. This signal may be used to provide a clock for external circuitry, synchronization, calibration, test or other application requirements. Figure 7-5 shows the external RC mode connections.



In RCIO mode, the RC circuit is connected to OSC1. OSC2 becomes an additional general purpose I/O pin.

The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values and the operating temperature. Other factors affecting the oscillator frequency are:

- threshold voltage variation
- component tolerances
- · packaging variations in capacitance

The user also needs to take into account variation due to tolerance of external RC components used.

| Name                   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets <sup>(1)</sup> |
|------------------------|-------|-------|-------|-------|-------|-------|-------|-------|----------------------|------------------------------------------------|
| CONFIG1 <sup>(1)</sup> | _     | CP    | MCLRE | PWRTE | WDTE  | FOSC2 | FOSC1 | FOSC0 | _                    | _                                              |
| OSCCON                 | —     | —     | IRCF1 | IRCF0 | ICSL  | ICSS  | —     | _     | 10 qq                | 10 qq                                          |
| OSCTUNE                | —     | —     | TUN5  | TUN4  | TUN3  | TUN2  | TUN1  | TUN0  | 00 0000              | uu uuuu                                        |

#### TABLE 7-1: SUMMARY OF REGISTERS ASSOCIATED WITH CLOCK SOURCES

**Legend:** x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by clock sources.**Note 1:**See Configuration Word 1 (Register 8-1) for operation of all bits.

#### TABLE 9-1: ADC CLOCK PERIOD (TAD) Vs. DEVICE OPERATING FREQUENCIES

| ADC Clock           | Period (TAD) | Device Frequency (Fosc)     |                             |                             |                             |                               |
|---------------------|--------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-------------------------------|
| ADC<br>Clock Source | ADCS<2:0>    | 20 MHz                      | 16 MHz 8 MHz                |                             | 4 MHz                       | 1 MHz                         |
| Fosc/2              | 000          | 100 ns <sup>(2)</sup>       | 125 ns <sup>(2)</sup>       | 250 ns <sup>(2)</sup>       | 500 ns <sup>(2)</sup>       | 2.0 μs                        |
| Fosc/4              | 100          | 200 ns <sup>(2)</sup>       | 250 ns <sup>(2)</sup>       | 500 ns <sup>(2)</sup>       | 1.0 μs                      | 4.0 μs                        |
| Fosc/8              | 001          | 400 ns <sup>(2)</sup>       | 0.5 μs <sup>(2)</sup>       | 1.0 μs                      | 2.0 μs                      | 8.0 μs <b><sup>(3)</sup></b>  |
| Fosc/16             | 101          | 800 ns                      | 1.0 μs                      | 2.0 μs                      | 4.0 μs                      | 16.0 μs <b><sup>(3)</sup></b> |
| Fosc/32             | 010          | 1.6 μs                      | 2.0 μs                      | 4.0 μs                      | 8.0 μs <sup>(3)</sup>       | 32.0 μs <sup>(3)</sup>        |
| Fosc/64             | 110          | 3.2 μs                      | 4.0 μs                      | 8.0 μs <sup>(3)</sup>       | 16.0 μs <sup>(3)</sup>      | 64.0 μs <sup>(3)</sup>        |
| FRC                 | x11          | 1.0-6.0 μs <sup>(1,4)</sup>   |

Legend: Shaded cells are outside of recommended range.

**Note 1:** The FRC source has a typical TAD time of 1.6 μs for VDD.

- 2: These values violate the minimum required TAD time.
- **3:** For faster conversion times, the selection of another clock source is recommended.
- 4: When the device frequency is greater than 1 MHz, the FRC clock source is only recommended if the conversion will be performed during Sleep.

#### FIGURE 9-2: ANALOG-TO-DIGITAL CONVERSION TAD CYCLES



### 9.3 A/D Acquisition Requirements

For the ADC to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The Analog Input model is shown in Figure 9-3. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD), refer to Figure 9-3. The maximum recommended impedance for analog sources is 10 k $\Omega$ . As the source

impedance is decreased, the acquisition time may be decreased. After the analog input channel is selected (or changed), an A/D acquisition must be done before the conversion can be started. To calculate the minimum acquisition time, Equation 9-1 may be used. This equation assumes that 1/2 LSb error is used (256 steps for the ADC). The 1/2 LSb error is the maximum error allowed for the ADC to meet its specified resolution.

#### EQUATION 9-1: ACQUISITION TIME EXAMPLE

Assumptions: Temperature = 
$$50^{\circ}C$$
 and external impedance of  $10k\Omega 5.0V VDD$   
 $TACQ = Amplifier Settling Time + Hold Capacitor Charging Time + Temperature Coefficient$   
 $= TAMP + TC + TCOFF$   
 $= 2\mu s + TC + [(Temperature - 25^{\circ}C)(0.05\mu s/^{\circ}C)]$   
The value for TC can be approximated with the following equations:  
 $V_{APPLIED}\left(1 - \frac{1}{1-1}\right) = V_{CHOLD}$   
 $:[11VCHOLD charged to within 1/2 lsb$ 

$$(2^{n+1}) - 1'$$

$$V_{APPLIED}\left(1 - e^{\frac{-TC}{RC}}\right) = V_{CHOLD}$$
;[2] V\_{CHOLD charge response to V\_{APPLIED}}

$$V_{APPLIED}\left(1-e^{\frac{-ic}{RC}}\right) = V_{APPLIED}\left(1-\frac{1}{(2^{n+1})-l}\right) \quad (combining [1] and [2])$$

*Note:* Where n = number of bits of the ADC.

Solving for TC:

$$T_{C} = -C_{HOLD}(R_{IC} + R_{SS} + R_{S}) \ln(1/511)$$
  
=  $-10pF(1k\Omega + 7k\Omega + 10k\Omega) \ln(0.001957)$   
=  $1.12\mu s$   
$$c_{O} = 2M_{S} + 1.12M_{S} + [(50^{\circ}C - 25^{\circ}C)(0.05M_{S}/^{\circ}C)]$$

Therefore:

$$TACQ = 2MS + 1.12MS + [(50°C-25°C)(0.05MS/°C)]$$
  
= 4.42MS

**Note 1:** The reference voltage (VREF) has no effect on the equation, since it cancels itself out.

- 2: The charge holding capacitor (CHOLD) is not discharged after each conversion.
- **3:** The maximum recommended impedance for analog sources is  $10 \text{ k}\Omega$ . This is required to meet the pin leakage specification.

| U-0             | R/W-0         | R/W-0            | R/W-0          | R/W-0             | R/W-0           | R/W-0           | R/W-0   |
|-----------------|---------------|------------------|----------------|-------------------|-----------------|-----------------|---------|
| _               | TOUTPS3       | TOUTPS2          | TOUTPS1        | TOUTPS0           | TMR2ON          | T2CKPS1         | T2CKPS0 |
| bit 7           |               |                  |                |                   |                 | 1               | bit 0   |
|                 |               |                  |                |                   |                 |                 |         |
| Legend:         |               |                  |                |                   |                 |                 |         |
| R = Readable    | bit           | W = Writable     | bit            | U = Unimplem      | nented bit, rea | d as '0'        |         |
| -n = Value at P | POR           | '1' = Bit is set |                | '0' = Bit is clea | ared            | x = Bit is unkr | nown    |
|                 |               |                  |                |                   |                 |                 |         |
| bit 7           | Unimplemen    | ted: Read as '   | 0'             |                   |                 |                 |         |
| bit 6-3         | TOUTPS<3:0    | >: Timer2 Out    | out Postscaler | Select bits       |                 |                 |         |
|                 | 0000 = 1:1 P  | ostscaler        |                |                   |                 |                 |         |
|                 | 0001 = 1:2 P  | ostscaler        |                |                   |                 |                 |         |
|                 | 0010 = 1:3 P  | ostscaler        |                |                   |                 |                 |         |
|                 | 0011 = 1:4 P  | ostscaler        |                |                   |                 |                 |         |
|                 | 0100 = 1:5 P  | ostscaler        |                |                   |                 |                 |         |
|                 | 0101 = 1:6 P  | ostscaler        |                |                   |                 |                 |         |
|                 | 0110 = 1.7 Pc | ostscaler        |                |                   |                 |                 |         |
|                 | 0111 = 1.8 P  | ostscaler        |                |                   |                 |                 |         |
|                 | 1000 = 1.9 P  | Ostscaler        |                |                   |                 |                 |         |
|                 | 1001 = 1.10   |                  |                |                   |                 |                 |         |
|                 | 1010 = 1.11   | Postscaler       |                |                   |                 |                 |         |
|                 | 1100 - 1.12   | Postscaler       |                |                   |                 |                 |         |
|                 | 1100 = 1.101  | Postscaler       |                |                   |                 |                 |         |
|                 | 1110 = 1:15   | Postscaler       |                |                   |                 |                 |         |
|                 | 1111 = 1:16   | Postscaler       |                |                   |                 |                 |         |
| bit 2           | TMR2ON: Tir   | mer2 On bit      |                |                   |                 |                 |         |
|                 | 1 = Timer2 is | son              |                |                   |                 |                 |         |
|                 | 0 = Timer2 is | s off            |                |                   |                 |                 |         |
| bit 1-0         | T2CKPS<1:0    | >: Timer2 Cloc   | k Prescale Se  | lect bits         |                 |                 |         |
|                 | 00 = Prescale | er is 1          |                |                   |                 |                 |         |
|                 | 01 = Prescale | er is 4          |                |                   |                 |                 |         |
|                 | 1x = Prescale | er is 16         |                |                   |                 |                 |         |
| TARI E 13-1-    | SUMMAD        | V OF REGIST      | FRS ASSO       |                   |                 |                 |         |

#### REGISTER 13-1: T2CON: TIMER2 CONTROL REGISTER

| TABLE 13-1: | SUMMARY OF REGISTERS A | SSOCIATED WITH TIMER |
|-------------|------------------------|----------------------|
| TABLE 13-1: | SUMMARY OF REGISTERS A | SSOCIATED WITH TIME  |

| Name                              | Bit 7                                        | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2  | Bit 1   | Bit 0     | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|-----------------------------------|----------------------------------------------|---------|---------|---------|---------|--------|---------|-----------|----------------------|---------------------------------|
| INTCON                            | GIE                                          | PEIE    | T0IE    | INTE    | RBIE    | T0IF   | INTF    | RBIF      | 0000 000x            | 0000 000x                       |
| PIE1                              | TMR1GIE                                      | ADIE    | RCIE    | TXIE    | SSPIE   | CCP1IE | TMR2IE  | TMR1IE    | 0000 0000            | 0000 0000                       |
| PIR1                              | TMR1GIF                                      | ADIF    | RCIF    | TXIF    | SSPIF   | CCP1IF | TMR2IF  | TMR1IF    | 0000 0000            | 0000 0000                       |
| PR2 Timer2 Module Period Register |                                              |         |         |         |         |        |         | 1111 1111 | 1111 1111            |                                 |
| TMR2                              | Holding Register for the 8-bit TMR2 Register |         |         |         |         |        |         |           | 0000 0000            | 0000 0000                       |
| T2CON                             | _                                            | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0   | -000 0000            | -000 0000                       |
| · · ·                             |                                              |         |         |         |         |        |         |           |                      |                                 |

x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used for Timer2 module. Legend:



### FIGURE 16-7: SYNCHRONOUS TRANSMISSION (THROUGH TXEN)



#### TABLE 16-6: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION

| Name   | Bit 7                         | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0     | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|--------|-------------------------------|--------|--------|--------|--------|--------|--------|-----------|----------------------|---------------------------------|
| INTCON | GIE                           | PEIE   | TOIE   | INTE   | RBIE   | T0IF   | INTF   | RBIF      | 0000 000x            | 0000 000x                       |
| PIE1   | TMR1GIE                       | ADIE   | RCIE   | TXIE   | SSPIE  | CCP1IE | TMR2IE | TMR1IE    | 0000 0000            | 0000 0000                       |
| PIR1   | TMR1GIF                       | ADIF   | RCIF   | TXIF   | SSPIF  | CCP1IF | TMR2IF | TMR1IF    | 0000 0000            | 0000 0000                       |
| RCSTA  | SPEN                          | RX9    | SREN   | CREN   | ADDEN  | FERR   | OERR   | RX9D      | 0000 000x            | 0000 000x                       |
| SPBRG  | BRG7                          | BRG6   | BRG5   | BRG4   | BRG3   | BRG2   | BRG1   | BRG0      | 0000 0000            | 0000 0000                       |
| TRISC  | TRISC7                        | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0    | 1111 1111            | 1111 1111                       |
| TXREG  | AUSART Transmit Data Register |        |        |        |        |        |        | 0000 0000 | 0000 0000            |                                 |
| TXSTA  | CSRC                          | TX9    | TXEN   | SYNC   | —      | BRGH   | TRMT   | TX9D      | 0000 -010            | 0000 -010                       |

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Master Transmission.



#### EXAMPLE 17-1: LOADING THE SSPBUF (SSPSR) REGISTER

|      | BANKSEL | SSPSTAT     | ;                                           |
|------|---------|-------------|---------------------------------------------|
| LOOP | BTFSS   | SSPSTAT, BF | ;Has data been received(transmit complete)? |
|      | GOTO    | LOOP        | ; No                                        |
|      | BANKSEL | SSPBUF      | ;                                           |
|      | MOVF    | SSPBUF, W   | ;WREG reg = contents of SSPBUF              |
|      | MOVWF   | RXDATA      | ;Save in user RAM, if data is meaningful    |
|      | MOVF    | TXDATA, W   | ;W reg = contents of TXDATA                 |
|      | MOVWF   | SSPBUF      | ;New data to xmit                           |
|      |         |             |                                             |

#### 17.1.2.4 Slave Select Operation

The  $\overline{SS}$  pin allows Synchronous Slave mode operation. The SPI must be in Slave mode with  $\overline{SS}$  pin control enabled (SSPM<3:0> = 0100). The associated TRIS bit for the  $\overline{SS}$  pin must be set, making  $\overline{SS}$  an input.

In Slave Select mode, when:

- SS = 0, The device operates as specified in Section 17.1.2 "Slave Mode".
- $\overline{SS} = 1$ , The SPI module is held in Reset and the SDO pin will be tri-stated.
  - Note 1: When the SPI is in Slave mode with  $\overline{SS}$  pin control enabled (SSPM<3:0> = 0100), the SPI module will reset if the  $\overline{SS}$  pin is driven high.
    - 2: If the SPI is used in Slave mode with CKE set, the SS pin control must be enabled.

When the SPI module resets, the bit counter is cleared to '0'. This can be done by either forcing the SS pin to a high level or clearing the SSPEN bit. Figure 17-6 shows the timing waveform for such a synchronization event.

| Note: | SSPSR must be reinitialized by writing to |
|-------|-------------------------------------------|
|       | the SSPBUF register before the data can   |
|       | be clocked out of the slave again.        |

#### 17.1.2.5 Sleep in Slave Mode

While in Sleep mode, the slave can transmit/receive data. The SPI Transmit/Receive Shift register operates asynchronously to the device on the externally supplied clock source. This allows the device to be placed in Sleep mode and data to be shifted into the SPI Transmit/Receive Shift register. When all eight bits have been received, the SSP Interrupt Flag bit will be set and if enabled, will wake the device from Sleep.



| SCK<br>(CKP = 0<br>(CK8 (44 0))<br>SCK<br>(CKP = 1<br>(CKP = 1 |                                                                                                                                                       |                                                                   |                                                                 |      |
|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------|------|
| 99932-425<br>2007-2007                                         |                                                                                                                                                       | SSPSR must be rein<br>the SSPBUF registe<br>be blocked out of the | ilitatized by writing t<br>r before the data ca<br>släve again. | 3    |
| 800                                                            |                                                                                                                                                       |                                                                   |                                                                 |      |
| SDI<br>(\$38.697 == 0)                                         | $\sum_{i=1}^{i} \frac{i}{i} \frac{i}{i} \frac{i}{i} \frac{i}{i}$                                                                                      |                                                                   |                                                                 |      |
| Input<br>Sample                                                | 2         3         4           4         2         3           4         2         3           4         2         3           4         2         3 |                                                                   | <b>↑</b>                                                        | *    |
|                                                                |                                                                                                                                                       | 5 5<br>5 5<br>5 7                                                 | · · · · · · · · · · · · · · · · · · ·                           | ,    |
| 592988 to<br>3829819                                           | <br>                                                                                                                                                  |                                                                   |                                                                 | 110. |

#### 17.2.5 RECEPTION

When the  $R/\overline{W}$  bit of the received address byte is clear, the master will write data to the slave. If an address match occurs, the received address is loaded into the SSPBUF register. An address byte overflow will occur if that loaded address is not read from the SSPBUF before the next complete byte is received.

An SSP interrupt is generated for each data transfer byte. The BF,  $R/\overline{W}$  and  $D/\overline{A}$  bits of the SSPSTAT register are used to determine the status of the last received byte.

#### FIGURE 17-10: I<sup>2</sup>C WAVEFORMS FOR RECEPTION (7-BIT ADDRESS)

| R/                         | $\overline{W} = 0$                                                                   |                                                                  |
|----------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------|
| SDA 1 A7XA6XA5XA4XA3XA2XA1 | ACK Receiving Data ACK Receiving Data<br>//D7\D6\D5\D4\D3\D2\D1\D0\_/D7\D6\D5\D4\D3\ |                                                                  |
|                            | 3\_91\_2\_3\_4\_5\_6\_7\_8\_9\_1\_2\_3\_4\_5\_                                       | /6\_/7\_/8 <del>\_</del> _/9\_/ <sup>!</sup> ₽ <sup>!</sup><br>I |
| SSPIF                      | Cleared in software                                                                  | Bus Master<br>sends Stop                                         |
| BF                         | <ul> <li>SSPBUF register is read</li> </ul>                                          |                                                                  |
| SSPOV                      |                                                                                      |                                                                  |
|                            | Bit SSPOV is set because the SSPBUF register is                                      | s still full. 🗕                                                  |
|                            |                                                                                      | s not sent.                                                      |

## 22.6 MPLAB X SIM Software Simulator

The MPLAB X SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB X SIM Software Simulator fully supports symbolic debugging using the MPLAB XC Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

#### 22.7 MPLAB REAL ICE In-Circuit Emulator System

The MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs all 8, 16 and 32-bit MCU, and DSC devices with the easy-to-use, powerful graphical user interface of the MPLAB X IDE.

The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with in-circuit debugger systems (RJ-11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradable through future firmware downloads in MPLAB X IDE. MPLAB REAL ICE offers significant advantages over competitive emulators including full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, logic probes, a ruggedized probe interface and long (up to three meters) interconnection cables.

### 22.8 MPLAB ICD 3 In-Circuit Debugger System

The MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost-effective, high-speed hardware debugger/programmer for Microchip Flash DSC and MCU devices. It debugs and programs PIC Flash microcontrollers and dsPIC DSCs with the powerful, yet easy-to-use graphical user interface of the MPLAB IDE.

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a highspeed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

# 22.9 PICkit 3 In-Circuit Debugger/ Programmer

The MPLAB PICkit 3 allows debugging and programming of PIC and dsPIC Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB IDE. The MPLAB PICkit 3 is connected to the design engineer's PC using a fullspeed USB interface and can be connected to the target via a Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the Reset line to implement in-circuit debugging and In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>).

### 22.10 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages, and a modular, detachable socket assembly to support various package types. The ICSP cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices, and incorporates an MMC card for file storage and data applications.

#### TABLE 23-2: **OSCILLATOR PARAMETERS**

| Standard Operating Conditions (unless otherwise stated)Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |                                                                            |                                                          |     |   |      |    |     |                                                                                                 |  |
|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------|-----|---|------|----|-----|-------------------------------------------------------------------------------------------------|--|
| Param<br>No.                                                                                                         | Param<br>No.Sym.CharacteristicFreq.<br>ToleranceMin.Typ†Max.UnitsCondition |                                                          |     |   |      |    |     |                                                                                                 |  |
| OS08                                                                                                                 | HFosc                                                                      | Internal Calibrated HFINTOSC<br>Frequency <sup>(2)</sup> | ±2% |   | 16.0 | _  | MHz | $\begin{array}{l} 0^{\circ}C \leq TA \leq \texttt{+85°C}, \\ V\text{DD} \geq 2.5 V \end{array}$ |  |
|                                                                                                                      |                                                                            |                                                          | ±5% | — | 16.0 | —  | MHz | $-40^{\circ}C \leq TA \leq +125^{\circ}C$                                                       |  |
| OS08A                                                                                                                | MFosc                                                                      | Internal Calibrated MFINTOSC<br>Frequency <sup>(2)</sup> | ±2% |   | 500  | —  | kHz | $0^{\circ}C \le TA \le +85^{\circ}C$<br>VDD $\ge 2.5V$                                          |  |
|                                                                                                                      |                                                                            |                                                          | ±5% | — | 500  | 10 | kHz | $-40^{\circ}C \leq TA \leq +125^{\circ}C$                                                       |  |
| OS10*                                                                                                                | TIOSC ST                                                                   | HFINTOSC Wake-up from Sleep<br>Start-up Time             | —   |   | 5    | 8  | μS  |                                                                                                 |  |
|                                                                                                                      |                                                                            | MFINTOSC Wake-up from Sleep<br>Start-up Time             | _   | — | 20   | 30 | μS  |                                                                                                 |  |

These parameters are characterized but not tested.

Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are t not tested.

Note 1: Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to the OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

2: To ensure these oscillator frequency tolerances, VDD and Vss must be capacitively decoupled as close to the device as possible. 0.1  $\mu$ F and 0.01  $\mu$ F values in parallel are recommended.

3: By design.

a. . . .







#### FIGURE 24-49: TTL INPUT THRESHOLD VIN vs. VDD OVER TEMPERATURE





# 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | Units        | MILLIMETERS    |          |      |  |
|------------------------|--------------|----------------|----------|------|--|
| Dimer                  | nsion Limits | MIN            | NOM      | MAX  |  |
| Number of Pins         | N            |                | 28       |      |  |
| Pitch                  | е            |                | 0.65 BSC |      |  |
| Overall Height         | Α            | 0.80           | 0.90     | 1.00 |  |
| Standoff               | A1           | 0.00           | 0.02     | 0.05 |  |
| Contact Thickness      | A3           | 0.20 REF       |          |      |  |
| Overall Width          | E            | 6.00 BSC       |          |      |  |
| Exposed Pad Width      | E2           | 3.65           | 3.70     | 4.20 |  |
| Overall Length         | D            |                | 6.00 BSC |      |  |
| Exposed Pad Length     | D2           | 3.65           | 3.70     | 4.20 |  |
| Contact Width          | b            | 0.23           | 0.30     | 0.35 |  |
| Contact Length         | L            | 0.50 0.55 0.70 |          |      |  |
| Contact-to-Exposed Pad | K            | 0.20           | _        | _    |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated.
- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-105B

### 28-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) – 4x4x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-152A Sheet 1 of 2