



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 36                                                                       |
| Program Memory Size        | 14KB (8K x 14)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 368 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                              |
| Data Converters            | A/D 14x8b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 40-UFQFN Exposed Pad                                                     |
| Supplier Device Package    | 40-UQFN (5x5)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f727-e-mv |
|                            |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Table of Contents**

| Device Overview                                                              |     |
|------------------------------------------------------------------------------|-----|
| Memory Organization                                                          |     |
| Resets                                                                       |     |
| Interrupts                                                                   |     |
| Low Dropout (LDO) Voltage Regulator                                          |     |
| I/O Ports                                                                    |     |
| Oscillator Module                                                            |     |
| Device Configuration                                                         |     |
| Analog-to-Digital Converter (ADC) Module                                     |     |
| Fixed Voltage Reference                                                      |     |
| Timer0 Module                                                                |     |
| Timer1 Module with Gate Control                                              |     |
| Timer2 Module                                                                |     |
| Capacitive Sensing Module                                                    |     |
| Capture/Compare/PWM (CCP) Module                                             |     |
| Addressable Universal Synchronous Asynchronous Receiver Transmitter (AUSART) |     |
| SSP Module Overview                                                          | 159 |
| Program Memory Read                                                          |     |
| Power-Down Mode (Sleep)                                                      |     |
| In-Circuit Serial Programming <sup>™</sup> (ICSP <sup>™</sup> )              |     |
| Instruction Set Summary                                                      |     |
| Development Support                                                          |     |
| Electrical Specifications                                                    |     |
| DC and AC Characteristics Graphs and Charts                                  |     |
| Packaging Information                                                        |     |
| Appendix A: Data Sheet Revision History                                      |     |
| Appendix B: Migrating From Other PIC® Devices                                |     |
| The Microchip Website                                                        |     |
| Customer Change Notification Service                                         |     |
| Customer Support                                                             |     |
| Product Identification System                                                | 279 |

### 1.0 DEVICE OVERVIEW

The PIC16(L)F722/3/4/6/7 devices are covered by this data sheet. They are available in 28/40/44-pin packages. Figure 1-1 shows a block diagram of the PIC16F722/723/726/PIC16LF722/723/726 devices and Figure 1-2 shows a block diagram of the PIC16F724/727/PIC16LF724/727 devices. Table 1-1 shows the pinout descriptions.

#### 2.2.2.2 OPTION register

The OPTION register, shown in Register 2-2, is a readable and writable register, which contains various control bits to configure:

- Timer0/WDT prescaler
- External RB0/INT interrupt
- Timer0
- Weak pull-ups on PORTB

| Note: | To achieve a 1:1 prescaler assignment for |  |  |  |  |  |
|-------|-------------------------------------------|--|--|--|--|--|
|       | Timer0, assign the prescaler to the WDT   |  |  |  |  |  |
|       | by setting the PSA bit of the             |  |  |  |  |  |
|       | OPTION_REG register to '1'. Refer to      |  |  |  |  |  |
|       | Section 11.1.3 "Software                  |  |  |  |  |  |
|       | Programmable Prescaler".                  |  |  |  |  |  |

### REGISTER 2-2: OPTION\_REG: OPTION REGISTER

| R/W-1 | R/W-1  | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|--------|-------|-------|-------|-------|-------|-------|
| RBPU  | INTEDG | T0CS  | T0SE  | PSA   | PS2   | PS1   | PS0   |
| bit 7 |        |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | <b>RBPU:</b> PORTB Pull-up Enable bit<br>1 = PORTB pull-ups are disabled<br>0 = PORTB pull-ups are enabled by individual bits in the WPUB register                                                                             |  |  |  |  |  |  |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| bit 6   | INTEDG: Interrupt Edge Select bit<br>1 = Interrupt on rising edge of RB0/INT pin<br>0 = Interrupt on falling edge of RB0/INT pin                                                                                               |  |  |  |  |  |  |
| bit 5   | <b>TOCS:</b> Timer0 Clock Source Select bit<br>1 = Transition on RA4/T0CKI pin<br>0 = Internal instruction cycle clock (Fosc/4)                                                                                                |  |  |  |  |  |  |
| bit 4   | <b>T0SE:</b> Timer0 Source Edge Select bit<br>1 = Increment on high-to-low transition on RA4/T0CKI pin<br>0 = Increment on low-to-high transition on RA4/T0CKI pin                                                             |  |  |  |  |  |  |
| bit 3   | <b>PSA:</b> Prescaler Assignment bit<br>1 = Prescaler is assigned to the WDT<br>0 = Prescaler is assigned to the Timer0 module                                                                                                 |  |  |  |  |  |  |
| bit 2-0 | PS<2:0>: Prescaler Rate Select bits                                                                                                                                                                                            |  |  |  |  |  |  |
|         | Bit Value Timer0 Rate WDT Rate                                                                                                                                                                                                 |  |  |  |  |  |  |
|         | 000         1:2         1:1           001         1:4         1:2           010         1:8         1:4           011         1:16         1:8           100         1:32         1:16           101         1:64         1:32 |  |  |  |  |  |  |

1:128

1:256

1:64

1 : 128

110

111

### 3.1 MCLR

The PIC16(L)F722/3/4/6/7 has a noise filter in the  $\overline{\text{MCLR}}$  Reset path. The filter will detect and ignore small pulses.

It should be noted that a Reset does not drive the  $\overline{\text{MCLR}}$  pin low.

Voltages applied to the pin that exceed its specification can result in both MCLR Resets and excessive current beyond the device specification during the ESD event. For this reason, Microchip recommends that the MCLR pin no longer be tied directly to VDD. The use of an RC network, as shown in Figure 3-2, is suggested.

An internal  $\overline{\text{MCLR}}$  option is enabled by clearing the MCLRE bit in the Configuration Word register. When MCLRE = 0, the Reset signal to the chip is generated internally. When the MCLRE = 1, the RE3/MCLR pin becomes an external Reset input. In this mode, the RE3/MCLR pin has a weak pull-up to VDD. In-Circuit Serial Programming is not affected by selecting the internal  $\overline{\text{MCLR}}$  option.

#### FIGURE 3-2: RECOMMENDED MCLR CIRCUIT



#### 3.2 Power-on Reset (POR)

The on-chip POR circuit holds the chip in Reset until VDD has reached a high enough level for proper operation. A maximum rise time for VDD is required. See **Section 23.0 "Electrical Specifications"** for details. If the BOR is enabled, the maximum rise time specification does not apply. The BOR circuitry will keep the device in Reset until VDD reaches VBOR (see **Section 3.5** "**Brown-Out Reset (BOR)**").

When the device starts normal operation (exits the Reset condition), device operating parameters (i.e., voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in Reset until the operating conditions are met.

For additional information, refer to Application Note AN607, *Power-up Trouble Shooting* (DS00607).

#### 3.3 **Power-up Timer (PWRT)**

The Power-up Timer provides a fixed 64 ms (nominal) time out on power-up only, from POR or Brown-out Reset. The Power-up Timer operates from the WDT oscillator. For more information, see **Section 7.3** "Internal Clock Modes". The chip is kept in Reset as long as PWRT is active. The PWRT delay allows the VDD to rise to an acceptable level. A Configuration bit, PWRTE, can disable (if set) or enable (if cleared or programmed) the Power-up Timer. The Power-up Timer should be enabled when Brown-out Reset is enabled, although it is not required.

The Power-up Timer delay will vary from chip-to-chip and vary due to:

- VDD variation
- Temperature variation
- · Process variation

See DC parameters for details (Section 23.0 "Electrical Specifications").

Note: The Power-up Timer is enabled by the PWRTE bit in the Configuration Word.

#### 3.4 Watchdog Timer (WDT)

The WDT has the following features:

- Shares an 8-bit prescaler with Timer0
- Time-out period is from 17 ms to 2.2 seconds, nominal
- Enabled by a Configuration bit

WDT is cleared under certain conditions described in Table 3-1.

#### 3.4.1 WDT OSCILLATOR

The WDT derives its time base from 31 kHz internal oscillator.

Note: When the Oscillator Start-up Timer (OST) is invoked, the WDT is held in Reset, because the WDT Ripple Counter is used by the OST to perform the oscillator delay count. When the OST count has expired, the WDT will begin counting (if enabled).

#### 3.4.2 WDT CONTROL

The WDTE bit is located in the Configuration Word Register 1. When set, the WDT runs continuously.

The PSA and PS<2:0> bits of the OPTION register control the WDT period. See **Section 11.0 "Timer0 Module"** for more information.





#### TABLE 3-1: WDT STATUS

| Conditions                                               | WDT                          |
|----------------------------------------------------------|------------------------------|
| WDTE = 0                                                 | Cleared                      |
| CLRWDT Command                                           |                              |
| Exit Sleep + System Clock = T1OSC, EXTRC, INTOSC, EXTCLK |                              |
| Exit Sleep + System Clock = XT, HS, LP                   | Cleared until the end of OST |

#### 9.2.6 A/D CONVERSION PROCEDURE

This is an example procedure for using the ADC to perform an Analog-to-Digital conversion:

- 1. Configure Port:
  - Disable pin output driver (Refer to the TRIS register)
  - Configure pin as analog (Refer to the ANSEL register)
- 2. Configure the ADC module:
  - Select ADC conversion clock
  - Configure voltage reference
  - Select ADC input channel
  - Turn on ADC module
- 3. Configure ADC interrupt (optional):
  - Clear ADC interrupt flag
  - Enable ADC interrupt
  - Enable peripheral interrupt
  - Enable global interrupt<sup>(1)</sup>
- 4. Wait the required acquisition time<sup>(2)</sup>.
- 5. Start conversion by setting the GO/DONE bit.
- 6. Wait for ADC conversion to complete by one of the following:
  - Polling the GO/DONE bit
  - Waiting for the ADC interrupt (interrupts enabled)
- 7. Read ADC Result.
- 8. Clear the ADC interrupt flag (required if interrupt is enabled).

**Note 1:** The global interrupt can be disabled if the user is attempting to wake-up from Sleep and resume in-line code execution.

2: Refer to Section 9.3 "A/D Acquisition Requirements".

#### EXAMPLE 9-1: A/D CONVERSION

;This code block configures the ADC ;for polling, Vdd reference, Frc clock ;and ANO input. ;

;Conversion start & polling for completion ; are included.

| ;       |             |                      |
|---------|-------------|----------------------|
| BANKSEL | ADCON1      | ;                    |
| MOVLW   | B'01110000' | ;ADC Frc clock,      |
|         |             | ;VDD reference       |
| MOVWF   | ADCON1      | ;                    |
| BANKSEL | TRISA       | ;                    |
| BSF     | TRISA,0     | ;Set RAO to input    |
| BANKSEL | ANSELA      | ;                    |
| BSF     | ANSELA,0    | ;Set RA0 to analog   |
| BANKSEL | ADCON0      | ;                    |
| MOVLW   | B'0000001'  | ;AN0, On             |
| MOVWF   | ADCON0      | ;                    |
| CALL    | SampleTime  | ;Acquisiton delay    |
| BSF     | ADCON0,GO   | ;Start conversion    |
| BTFSC   | ADCON0,GO   | ;Is conversion done? |
| GOTO    | \$-1        | ;No, test again      |
| BANKSEL | ADRES       | i                    |
| MOVF    | ADRES,W     | ;Read result         |
| MOVWF   | RESULT      | ;store in GPR space  |
|         |             |                      |

| R/W-1           | R/W-1                                                                                                                                                          | R/W-1                                                                                                                                                                | R/W-1                                                                                  | R/W-1            | R/W-1            | R/W-1           | R/W-1 |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------|------------------|-----------------|-------|
| RBPU            | INTEDG                                                                                                                                                         | TOCS                                                                                                                                                                 | TOSE                                                                                   | PSA              | PS2              | PS1             | PS0   |
| bit 7           |                                                                                                                                                                |                                                                                                                                                                      |                                                                                        |                  |                  |                 | bit ( |
|                 |                                                                                                                                                                |                                                                                                                                                                      |                                                                                        |                  |                  |                 |       |
| Legend:         |                                                                                                                                                                |                                                                                                                                                                      |                                                                                        |                  |                  |                 |       |
| R = Readable    | bit                                                                                                                                                            | W = Writable                                                                                                                                                         | bit                                                                                    | U = Unimpler     | nented bit, read | d as '0'        |       |
| -n = Value at F | POR                                                                                                                                                            | '1' = Bit is se                                                                                                                                                      | t                                                                                      | '0' = Bit is cle | ared             | x = Bit is unkr | nown  |
| bit 7           |                                                                                                                                                                | ull-ups are dis                                                                                                                                                      | abled                                                                                  | dual port latch  | values           |                 |       |
| bit 6           | •                                                                                                                                                              | errupt Edge Se<br>on rising edge<br>on falling edge                                                                                                                  | of INT pin                                                                             |                  |                  |                 |       |
| bit 5           | 1 = Transition                                                                                                                                                 | Clock Source<br>on T0CKI pin<br>astruction cycle                                                                                                                     | or CPSOSC s                                                                            |                  |                  |                 |       |
| bit 4           | <b>T0SE:</b> TMR0 Source Edge Select bit<br>1 = Increment on high-to-low transition on T0CKI pin<br>0 = Increment on low-to-high transition on T0CKI pin       |                                                                                                                                                                      |                                                                                        |                  |                  |                 |       |
| bit 3           | <ul> <li><b>PSA:</b> Prescaler Assignment bit</li> <li>1 = Prescaler is assigned to the WDT</li> <li>0 = Prescaler is assigned to the Timer0 module</li> </ul> |                                                                                                                                                                      |                                                                                        |                  |                  |                 |       |
| bit 2-0         | <b>PS&lt;2:0&gt;:</b> Pre                                                                                                                                      | escaler Rate S                                                                                                                                                       | elect bits                                                                             |                  |                  |                 |       |
|                 | BIT                                                                                                                                                            | VALUE TMR0 R                                                                                                                                                         | ATE WDT RA                                                                             | TE               |                  |                 |       |
|                 | 0<br>0<br>1<br>1<br>1                                                                                                                                          | 00         1:2           01         1:4           10         1:8           11         1:1           00         1:3           01         1:6           10         1:1 | 1:2           1:4           1:8           1:16           4           1:32           28 |                  |                  |                 |       |
| TABLE 11-1:     |                                                                                                                                                                |                                                                                                                                                                      | TERS ASSO                                                                              |                  | H TIMERO         |                 |       |

#### REGISTER 11-1: OPTION\_REG: OPTION REGISTER

| Name       | Bit 7     | Bit 6         | Bit 5  | Bit 4  | Bit 3   | Bit 2   | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|------------|-----------|---------------|--------|--------|---------|---------|--------|--------|----------------------|---------------------------------|
| CPSCON0    | CPSON     |               |        |        | CPSRNG1 | CPSRNG0 | CPSOUT | T0XCS  | 0 0000               | 0 0000                          |
| INTCON     | GIE       | PEIE          | TOIE   | INTE   | RBIE    | T0IF    | INTF   | RBIF   | 0000 000x            | 0000 000x                       |
| OPTION_REG | RBPU      | INTEDG        | TOCS   | TOSE   | PSA     | PS2     | PS1    | PS0    | 1111 1111            | 1111 1111                       |
| TMR0       | Timer0 Mo | dule Register |        |        |         |         |        |        | xxxx xxxx            | uuuu uuuu                       |
| TRISA      | TRISA7    | TRISA6        | TRISA5 | TRISA4 | TRISA3  | TRISA2  | TRISA1 | TRISA0 | 1111 1111            | 1111 1111                       |

Legend: -= Unimplemented locations, read as '0', u = unchanged, x = unknown. Shaded cells are not used by the Timer0 module.

| FIGURE 12-5:           | TIMER1 GATE SINGLE-PULSE MODE                                                                  |
|------------------------|------------------------------------------------------------------------------------------------|
|                        |                                                                                                |
| TMR1GE                 |                                                                                                |
| T1GPOL                 |                                                                                                |
| T1GSPM                 |                                                                                                |
| T1GG <u>O/</u><br>DONE | <ul> <li>Cleared by hardware on falling edge of T1GVAL</li> <li>Counting enabled on</li> </ul> |
| T1G_IN                 | rising edge of T1G                                                                             |
| Т1СКІ                  |                                                                                                |
| T1GVAL                 |                                                                                                |
| TIMER1                 | N N + 1 N + 2                                                                                  |
| TMR1GIF                | <ul> <li>Cleared by software</li> <li>Set by hardware on falling edge of T1GVAL</li> </ul>     |

#### 15.1 Capture Mode

In Capture mode, CCPRxH:CCPRxL captures the 16-bit value of the TMR1 register when an event occurs on pin CCPx. An event is defined as one of the following and is configured by the CCPxM<3:0> bits of the CCPxCON register:

- Every falling edge
- · Every rising edge
- Every 4th rising edge
- Every 16th rising edge

When a capture is made, the Interrupt Request Flag bit CCPxIF of the PIRx register is set. The interrupt flag must be cleared in software. If another capture occurs before the value in the CCPRxH, CCPRxL register pair is read, the old captured value is overwritten by the new captured value (refer to Figure 15-1).

#### 15.1.1 CCPx PIN CONFIGURATION

In Capture mode, the CCPx pin should be configured as an input by setting the associated TRIS control bit.

Either RC1 or RB3 can be selected as the CCP2 pin. Refer to **Section 6.1** "Alternate Pin Function" for more information.

**Note:** If the CCPx pin is configured as an output, a write to the port can cause a capture condition.

#### FIGURE 15-1: CAPTURE MODE OPERATION BLOCK DIAGRAM



#### 15.1.2 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode or Synchronized Counter mode for the CCP module to use the capture feature. In Asynchronous Counter mode or when Timer1 is clocked at Fosc, the capture operation may not work.

#### 15.1.3 SOFTWARE INTERRUPT

When the Capture mode is changed, a false capture interrupt may be generated. The user should keep the CCPxIE interrupt enable bit of the PIEx register clear to avoid false interrupts. Additionally, the user should clear the CCPxIF interrupt flag bit of the PIRx register following any change in operating mode.

Note: Clocking Timer1 from the system clock (Fosc) should not be used in Capture Mode. In order for Capture Mode to recognize the trigger event on the CCPx pin, Timer1 must be clocked from the Instruction Clock (Fosc/4) or from an external clock source.

#### 15.1.4 CCP PRESCALER

There are four prescaler settings specified by the CCPxM<3:0> bits of the CCPxCON register. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. Any Reset will clear the prescaler counter.

Switching from one capture prescaler to another does not clear the prescaler and may generate a false interrupt. To avoid this unexpected operation, turn the module off by clearing the CCPxCON register before changing the prescaler (refer to Example 15-1).

#### EXAMPLE 15-1: CHANGING BETWEEN CAPTURE PRESCALERS

| BANKSEL | CCP1CON     | ;Set Bank bits to point |
|---------|-------------|-------------------------|
|         |             | ;to CCP1CON             |
| CLRF    | CCP1CON     | ;Turn CCP module off    |
| MOVLW   | NEW_CAPT_PS | ;Load the W reg with    |
|         |             | ; the new prescaler     |
|         |             | ; move value and CCP ON |
| MOVWF   | CCP1CON     | ;Load CCP1CON with this |
|         |             | ; value                 |
|         |             |                         |

#### 15.1.5 CAPTURE DURING SLEEP

Capture mode depends upon the Timer1 module for proper operation. There are two options for driving the Timer1 module in Capture mode. It can be driven by the instruction clock (Fosc/4), or by an external clock source.

If Timer1 is clocked by FOSC/4, then Timer1 will not increment during Sleep. When the device wakes from Sleep, Timer1 will continue from its previous state.

If Timer1 is clocked by an external clock source, then Capture mode will operate as defined in **Section 15.1** "**Capture Mode**".

#### 15.2 Compare Mode

In Compare mode, the 16-bit CCPRx register value is constantly compared against the TMR1 register pair value. When a match occurs, the CCPx module may:

- Toggle the CCPx output
- Set the CCPx output
- · Clear the CCPx output
- Generate a Special Event Trigger
- Generate a Software Interrupt

The action on the pin is based on the value of the CCPxM<3:0> control bits of the CCPxCON register.

All Compare modes can generate an interrupt.

#### FIGURE 15-2: COMPARE MODE OPERATION BLOCK DIAGRAM



- Special Event Trigger will:
- Clear TMR1H and TMR1L registers.
- NOT set interrupt flag bit TMR1IF of the PIR1 register.
   Set the GO/DONE bit to start the ADC conversion
- (CCP2 only).

#### 15.2.1 CCPx PIN CONFIGURATION

The user must configure the CCPx pin as an output by clearing the associated TRIS bit.

Either RC1 or RB3 can be selected as the CCP2 pin. Refer to **Section 6.1** "Alternate Pin Function" for more information.

| Note: | Clearing the CCPxCON register will force    |
|-------|---------------------------------------------|
|       | the CCPx compare output latch to the        |
|       | default low level. This is not the PORT I/O |
|       | data latch.                                 |

#### 15.2.2 TIMER1 MODE SELECTION

In Compare mode, Timer1 must be running in either Timer mode or Synchronized Counter mode. The compare operation may not work in Asynchronous Counter mode. Note: Clocking Timer1 from the system clock (Fosc) should not be used in Compare mode. For the Compare operation of the TMR1 register to the CCPRx register to occur, Timer1 must be clocked from the Instruction Clock (Fosc/4) or from an external clock source.

#### 15.2.3 SOFTWARE INTERRUPT MODE

When Software Interrupt mode is chosen (CCPxM<3:0> = 1010), the CCPxIF bit in the PIRx register is set and the CCPx module does not assert control of the CCPx pin (refer to the CCPxCON register).

#### 15.2.4 SPECIAL EVENT TRIGGER

When Special Event Trigger mode is chosen (CCPxM<3:0> = 1011), the CCPx module does the following:

- Resets Timer1
- Starts an ADC conversion if ADC is enabled (CCP2 only)

The CCPx module does not assert control of the CCPx pin in this mode (refer to the CCPxCON register).

The Special Event Trigger output of the CCP occurs immediately upon a match between the TMR1H, TMR1L register pair and the CCPRxH, CCPRxL register pair. The TMR1H, TMR1L register pair is not reset until the next rising edge of the Timer1 clock. This allows the CCPRxH, CCPRxL register pair to effectively provide a 16-bit programmable period register for Timer1.

Note 1: The Special Event Trigger from the CCP module does not set interrupt flag bit TMR1IF of the PIR1 register.

2: Removing the match condition by changing the contents of the CCPRxH and CCPRxL register pair, between the clock edge that generates the Special Event Trigger and the clock edge that generates the Timer1 Reset, will preclude the Reset from occurring.

#### 15.2.5 COMPARE DURING SLEEP

The Compare Mode is dependent upon the system clock (Fosc) for proper operation. Since Fosc is shut down during Sleep mode, the Compare mode will not function properly during Sleep.

| R/W-0          | R/W-0                                                                                                                                        | R/W-0                            | R/W-0             | R/W-0            | R-0               | R-0               | R-x          |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------|------------------|-------------------|-------------------|--------------|--|
| SPEN           | RX9                                                                                                                                          | SREN                             | CREN              | ADDEN            | FERR              | OERR              | RX9D         |  |
| bit 7          |                                                                                                                                              |                                  |                   | •<br>•           |                   |                   | bit (        |  |
|                |                                                                                                                                              |                                  |                   |                  |                   |                   |              |  |
| Legend:        |                                                                                                                                              |                                  |                   |                  |                   | ( <b>a</b> )      |              |  |
| R = Readable   |                                                                                                                                              | W = Writable                     |                   | -                | mented bit, read  |                   |              |  |
| -n = Value at  | POR                                                                                                                                          | '1' = Bit is set                 |                   | '0' = Bit is cle | ared              | x = Bit is unkn   | lown         |  |
| h:+ 7          | CDEN: Coriol                                                                                                                                 | Dort Enchla bi                   | :(1)              |                  |                   |                   |              |  |
| bit 7 SPEN: Se |                                                                                                                                              |                                  |                   | T and TX/CK n    | ins as serial por | rt nine)          |              |  |
|                |                                                                                                                                              | rt disabled (be                  |                   |                  | ins as senai poi  | t pins)           |              |  |
| bit 6          | <b>RX9:</b> 9-bit Re                                                                                                                         | ceive Enable b                   | oit               |                  |                   |                   |              |  |
|                | 1 = Selects 9                                                                                                                                | -bit reception                   |                   |                  |                   |                   |              |  |
|                | 0 = Selects 8                                                                                                                                | -bit reception                   |                   |                  |                   |                   |              |  |
| bit 5          | -                                                                                                                                            | Receive Enal                     | ole bit           |                  |                   |                   |              |  |
|                | Asynchronous                                                                                                                                 | <u>s mode</u> :                  |                   |                  |                   |                   |              |  |
|                | Don't care                                                                                                                                   | mode – Maste                     | vr.               |                  |                   |                   |              |  |
|                | 1 = Enables                                                                                                                                  |                                  | <u>.</u> .        |                  |                   |                   |              |  |
|                |                                                                                                                                              | single receive                   |                   |                  |                   |                   |              |  |
|                |                                                                                                                                              | ared after rece                  | •                 | ete.             |                   |                   |              |  |
|                | -                                                                                                                                            | mode – Slave                     | <u>.</u>          |                  |                   |                   |              |  |
| L:1 1          | Don't care                                                                                                                                   |                                  | Enchla hit        |                  |                   |                   |              |  |
| bit 4          |                                                                                                                                              | nuous Receive                    | Enable bit        |                  |                   |                   |              |  |
|                | <u>Asynchronous</u><br>1 = Enables                                                                                                           |                                  |                   |                  |                   |                   |              |  |
|                | 0 = Disables                                                                                                                                 |                                  |                   |                  |                   |                   |              |  |
|                | <u>Synchronous</u>                                                                                                                           | mode:                            |                   |                  |                   |                   |              |  |
|                |                                                                                                                                              | continuous rec<br>continuous rec |                   | ble bit CREN is  | cleared (CREN     | l overrides SRE   | EN)          |  |
| bit 3          |                                                                                                                                              | ress Detect Er                   |                   |                  |                   |                   |              |  |
| DIL J          |                                                                                                                                              |                                  |                   |                  |                   |                   |              |  |
|                | <u>Asynchronous mode 9-bit (RX9 = 1)</u> :<br>1 = Enables address detection, enable interrupt and load the receive buffer when RSR<8> is set |                                  |                   |                  |                   |                   |              |  |
|                | 0 = Disables address detection, all bytes are received and ninth bit can be used as parity bit                                               |                                  |                   |                  |                   |                   |              |  |
|                | -                                                                                                                                            | <u>s mode 8-bit (F</u>           | <u>RX9 = 0)</u> : |                  |                   |                   |              |  |
|                | Don't care<br>Synchronous                                                                                                                    | modo:                            |                   |                  |                   |                   |              |  |
|                | Must be set to                                                                                                                               |                                  |                   |                  |                   |                   |              |  |
| bit 2          | FERR: Frami                                                                                                                                  |                                  |                   |                  |                   |                   |              |  |
|                |                                                                                                                                              | -                                | updated by rea    | adina RCREG I    | egister and rec   | eive next valid l | ovte)        |  |
|                | 0 = No framin                                                                                                                                |                                  |                   |                  | -9                |                   | - ) )        |  |
| bit 1          | OERR: Overr                                                                                                                                  | un Error bit                     |                   |                  |                   |                   |              |  |
|                | 1 = Overrun<br>0 = No overr                                                                                                                  |                                  | leared by clea    | aring bit CREN   | )                 |                   |              |  |
| bit 0          | RX9D: Ninth                                                                                                                                  | bit of Received                  | l Data            |                  |                   |                   |              |  |
|                | This can be a                                                                                                                                | ddress/data bi                   | t or a parity bi  | t and must be o  | calculated by us  | er firmware.      |              |  |
|                | he AUSART m<br>RISx = 1.                                                                                                                     | odule automa                     | tically change    | es the pin fro   | m tri-state to o  | drive as neede    | ed. Configur |  |

#### REGISTER 16-2: RCSTA: RECEIVE STATUS AND CONTROL REGISTER

#### 17.1.2.4 Slave Select Operation

The  $\overline{SS}$  pin allows Synchronous Slave mode operation. The SPI must be in Slave mode with  $\overline{SS}$  pin control enabled (SSPM<3:0> = 0100). The associated TRIS bit for the  $\overline{SS}$  pin must be set, making  $\overline{SS}$  an input.

In Slave Select mode, when:

- SS = 0, The device operates as specified in Section 17.1.2 "Slave Mode".
- $\overline{SS} = 1$ , The SPI module is held in Reset and the SDO pin will be tri-stated.
  - Note 1: When the SPI is in Slave mode with  $\overline{SS}$  pin control enabled (SSPM<3:0> = 0100), the SPI module will reset if the  $\overline{SS}$  pin is driven high.
    - 2: If the SPI is used in Slave mode with CKE set, the SS pin control must be enabled.

When the SPI module resets, the bit counter is cleared to '0'. This can be done by either forcing the SS pin to a high level or clearing the SSPEN bit. Figure 17-6 shows the timing waveform for such a synchronization event.

| Note: | SSPSR must be reinitialized by writing to |
|-------|-------------------------------------------|
|       | the SSPBUF register before the data can   |
|       | be clocked out of the slave again.        |

#### 17.1.2.5 Sleep in Slave Mode

While in Sleep mode, the slave can transmit/receive data. The SPI Transmit/Receive Shift register operates asynchronously to the device on the externally supplied clock source. This allows the device to be placed in Sleep mode and data to be shifted into the SPI Transmit/Receive Shift register. When all eight bits have been received, the SSP Interrupt Flag bit will be set and if enabled, will wake the device from Sleep.



| <u>83</u>                | •<br>•<br>•<br>•      |                  |                                       |             |                                            |                                                                     |                          |
|--------------------------|-----------------------|------------------|---------------------------------------|-------------|--------------------------------------------|---------------------------------------------------------------------|--------------------------|
| SCK<br>(CKP = 0          | ·<br>·<br>·<br>·<br>· |                  |                                       |             |                                            |                                                                     |                          |
| SCK<br>(CKP = 1          | ;<br>,<br>,<br>;<br>; |                  |                                       |             |                                            |                                                                     |                          |
| 99888-00<br>SSP8028      |                       |                  |                                       |             | SSPSR must<br>the SSPBUF<br>be blocked out | be reinitistized by<br>register before the<br>t of the sligve again | writing to<br>s data can |
| 8043                     |                       | <u>8. 88 7 X</u> |                                       |             |                                            | ×                                                                   |                          |
| SDI                      |                       | -//////          |                                       |             |                                            | $\sim$                                                              |                          |
| nput<br>Sample           |                       | <b>1</b>         | <b>^</b>                              |             |                                            | <u> </u>                                                            |                          |
| SBRHF<br>nterrupt<br>Røg | :                     |                  | · · · · · · · · · · · · · · · · · · · | -<br>-<br>- |                                            |                                                                     | ·                        |
| SSPSR 0<br>SSPRE         |                       |                  |                                       |             |                                            |                                                                     | <i>110</i>               |

#### REGISTER 18-1: PMCON1: PROGRAM MEMORY CONTROL 1 REGISTER

| R-1      | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/S-0 |
|----------|-----|-----|-----|-----|-----|-----|-------|
| Reserved | —   | —I  | —   | —   | —   | —   | RD    |
| bit 7    |     |     |     |     |     |     | bit 0 |
|          |     |     |     |     |     |     |       |

| Legend:           |                  | S = Setable bit, cleared in h | ardware            |
|-------------------|------------------|-------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea    | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared          | x = Bit is unknown |

bit 6-1 Unimplemented: Read as '0'

bit 0 RD: Read Control bit

 1 = Initiates an program memory read (The RD is cleared in hardware; the RD bit can only be set (not cleared) in software).

0 = Does not initiate a program memory read

#### REGISTER 18-2: PMDATH: PROGRAM MEMORY DATA HIGH REGISTER

| U-0      | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x |
|----------|-----|-------|-------|-------|-------|-------|-------|
| —        | —   | PMD13 | PMD12 | PMD11 | PMD10 | PMD9  | PMD8  |
| bit 7    |     |       |       |       |       |       | bit 0 |
|          |     |       |       |       |       |       |       |
| l egend. |     |       |       |       |       |       |       |

| Legena.           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

bit 7-6 Unimplemented: Read as '0'

bit 5-0 **PMD<13:8>:** The value of the program memory word pointed to by PMADRH and PMADRL after a program memory read command.

#### REGISTER 18-3: PMDATL: PROGRAM MEMORY DATA LOW REGISTER

| R/W-x |
|-------|-------|-------|-------|-------|-------|-------|-------|
| PMD7  | PMD6  | PMD5  | PMD4  | PMD3  | PMD2  | PMD1  | PMD0  |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

bit 7-0 **PMD<7:0>:** The value of the program memory word pointed to by PMADRH and PMADRL after a program memory read command.

| ADDLW            | Add literal and W                                                                                                      |
|------------------|------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] ADDLW k                                                                                                        |
| Operands:        | $0 \leq k \leq 255$                                                                                                    |
| Operation:       | $(W) + k \to (W)$                                                                                                      |
| Status Affected: | C, DC, Z                                                                                                               |
| Description:     | The contents of the W register<br>are added to the 8-bit literal 'k'<br>and the result is placed in the<br>W register. |

| BCF              | Bit Clear f                                                         |
|------------------|---------------------------------------------------------------------|
| Syntax:          | [label]BCF f,b                                                      |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ |
| Operation:       | $0 \rightarrow (f < b >)$                                           |
| Status Affected: | None                                                                |
| Description:     | Bit 'b' in register 'f' is cleared.                                 |

| ADDWF            | Add W and f                                                                                                                                                                        |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [label] ADDWF f,d                                                                                                                                                                  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                    |  |  |
| Operation:       | (W) + (f) $\rightarrow$ (destination)                                                                                                                                              |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                           |  |  |
| Description:     | Add the contents of the W register<br>with register 'f'. If 'd' is '0', the<br>result is stored in the W register. If<br>'d' is '1', the result is stored back<br>in register 'f'. |  |  |

| BSF              | Bit Set f                                                           |
|------------------|---------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] BSF f,b                                            |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ |
| Operation:       | $1 \rightarrow (f < b >)$                                           |
| Status Affected: | None                                                                |
| Description:     | Bit 'b' in register 'f' is set.                                     |

| ANDLW            | AND literal with W                                                                                                   |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [ <i>label</i> ] ANDLW k                                                                                             |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                                  |  |  |
| Operation:       | (W) .AND. (k) $\rightarrow$ (W)                                                                                      |  |  |
| Status Affected: | Z                                                                                                                    |  |  |
| Description:     | The contents of W register are<br>AND'ed with the 8-bit literal 'k'.<br>The result is placed in the W reg-<br>ister. |  |  |

| BTFSC            | Bit Test f, Skip if Clear                                                                                                                                                                                                     |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [ label ] BTFSC f,b                                                                                                                                                                                                           |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$                                                                                                                                                           |  |  |
| Operation:       | skip if (f <b>) = <math>0</math></b>                                                                                                                                                                                          |  |  |
| Status Affected: | None                                                                                                                                                                                                                          |  |  |
| Description:     | If bit 'b' in register 'f' is '1', the next<br>instruction is executed.<br>If bit 'b', in register 'f', is '0', the<br>next instruction is discarded, and<br>a NOP is executed instead, making<br>this a 2-cycle instruction. |  |  |

| ANDWF            | AND W with f                                                                                                                                                    |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [label] ANDWF f,d                                                                                                                                               |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                 |  |  |
| Operation:       | (W) .AND. (f) $\rightarrow$ (destination)                                                                                                                       |  |  |
| Status Affected: | Z                                                                                                                                                               |  |  |
| Description:     | AND the W register with register<br>'f'. If 'd' is '0', the result is stored in<br>the W register. If 'd' is '1', the<br>result is stored back in register 'f'. |  |  |

| RLF              | Rotate Left f through Carry                                                                                                                                                                                          |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [ <i>label</i> ] RLF f,d                                                                                                                                                                                             |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                                                   |  |  |  |
| Operation:       | See description below                                                                                                                                                                                                |  |  |  |
| Status Affected: | С                                                                                                                                                                                                                    |  |  |  |
| Description:     | The contents of register 'f' are<br>rotated one bit to the left through<br>the Carry flag. If 'd' is '0', the<br>result is placed in the W register.<br>If 'd' is '1', the result is stored<br>back in register 'f'. |  |  |  |
| Words:           | 1                                                                                                                                                                                                                    |  |  |  |
| Cycles:          | 1                                                                                                                                                                                                                    |  |  |  |
| Example:         | RLF REG1,0                                                                                                                                                                                                           |  |  |  |
|                  | Before Instruction                                                                                                                                                                                                   |  |  |  |
|                  | REG1 = 1110 0110                                                                                                                                                                                                     |  |  |  |
|                  | C = 0                                                                                                                                                                                                                |  |  |  |
|                  | After Instruction                                                                                                                                                                                                    |  |  |  |
|                  | REG1 = 1110 0110                                                                                                                                                                                                     |  |  |  |
|                  | $W = 1100 \ 1100$                                                                                                                                                                                                    |  |  |  |
|                  | C = 1                                                                                                                                                                                                                |  |  |  |

| SLEEP            | Enter Sleep mode                                                                                                                                                                                                                   |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] SLEEP                                                                                                                                                                                                                      |
| Operands:        | None                                                                                                                                                                                                                               |
| Operation:       | $\begin{array}{l} \text{00h} \rightarrow \text{WDT,} \\ 0 \rightarrow \text{WDT prescaler,} \\ 1 \rightarrow \overline{\text{TO}}, \\ 0 \rightarrow \overline{\text{PD}} \end{array}$                                              |
| Status Affected: | TO, PD                                                                                                                                                                                                                             |
| Description:     | The power-down Status bit, $\overline{PD}$ is<br>cleared. Time-out Status bit, $\overline{TO}$<br>is set. Watchdog Timer and its<br>prescaler are cleared.<br>The processor is put into Sleep<br>mode with the oscillator stopped. |

| RRF              | Rotate Right f through Carry                                                                                                                                                                                          |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Syntax:          | [ <i>label</i> ] RRF f,d                                                                                                                                                                                              |  |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                                                                           |  |
| Operation:       | See description below                                                                                                                                                                                                 |  |
| Status Affected: | С                                                                                                                                                                                                                     |  |
| Description:     | The contents of register 'f' are<br>rotated one bit to the right through<br>the Carry flag. If 'd' is '0', the<br>result is placed in the W register.<br>If 'd' is '1', the result is placed<br>back in register 'f'. |  |
|                  | C Register f                                                                                                                                                                                                          |  |

| SUBLW            | Subtract W from literal                                                                                                  |            |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------|------------|--|
| Syntax:          | [ <i>label</i> ] SUBLW k                                                                                                 |            |  |
| Operands:        | $0 \le k \le 255$                                                                                                        |            |  |
| Operation:       | $k \text{ - } (W) \to (W)$                                                                                               |            |  |
| Status Affected: | C, DC, Z                                                                                                                 |            |  |
| Description:     | The W register is subtracted (2's complement method) from the 8-bit literal 'k'. The result is placed in the W register. |            |  |
|                  | <b>C</b> = 0                                                                                                             | W > k      |  |
|                  | <b>C</b> = 1                                                                                                             | $W \leq k$ |  |

DC = 0

**DC** = 1

W<3:0> > k<3:0>

 $W < 3:0 > \le k < 3:0 >$ 

### 23.0 ELECTRICAL SPECIFICATIONS

### Absolute Maximum Ratings<sup>(†)</sup>

| Ambient temperature under bias                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 40°C to +125°C                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| Storage temperature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 65°C to +150°C                        |
| Voltage on VDD with respect to Vss, PIC16F72X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0.3V to +6.5V                         |
| Voltage on VCAP pin with respect to Vss, PIC16F72X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -0.3V to +4.0V                        |
| Voltage on VDD with respect to Vss, PIC16LF72X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -0.3V to +4.0V                        |
| Voltage on MCLR with respect to Vss                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -0.3V to +9.0V                        |
| Voltage on all other pins with respect to Vss                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0.3V to (VDD + 0.3V)                  |
| Total power dissipation <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 800 mW                                |
| Maximum current out of Vss pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 95 mA                                 |
| Maximum current into VDD pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 70 mA                                 |
| Clamp current, Ik (VPIN < 0 or VPIN > VDD)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ± 20 mA                               |
| Maximum output current sunk by any I/O pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 25 mA                                 |
| Maximum output current sourced by any I/O pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 25 mA                                 |
| Maximum current sunk by all ports (2), -40°C $\leq$ TA $\leq$ +85°C for industrial                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                       |
| Maximum current sunk by all ports (2), -40°C $\leq$ TA $\leq$ +125°C for extended                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 90 mA                                 |
| Maximum current sourced by all ports <sup>(2)</sup> , $40^{\circ}C \le TA \le +85^{\circ}C$ for industrial                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 140 mA                                |
| Maximum current sourced by all ports <sup>(2)</sup> , -40°C $\leq$ TA $\leq$ +125°C for extended                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 65 mA                                 |
| <b>Note 1:</b> Power dissipation is calculated as follows: PDIS = VDD x {IDD $-\sum$ IOH} + $\sum$ {(VDD $-\sum$ IOH} + $\sum$ {(VD $-\sum$ IOH} + \sum {(VD $-\sum$ IOH} + $\sum$ {(VD $-\sum$ IOH} + \sum {(VD $-\sum$ IOH} + | – VOH) x IOH} + $\Sigma$ (VOI x IOL). |

† NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure above maximum rating conditions for extended periods may affect device reliability.



#### FIGURE 24-3: PIC16F722/3/4/6/7 TYPICAL IDD vs. Fosc OVER VDD, EC MODE, VCAP = 0.1 µF





















NOTES: