Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 25 | | Program Memory Size | 3.5KB (2K x 14) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V | | Data Converters | A/D 11x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | 28-SSOP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf722-e-ss | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### 3.4.2 WDT CONTROL The WDTE bit is located in the Configuration Word Register 1. When set, the WDT runs continuously. The PSA and PS<2:0> bits of the OPTION register control the WDT period. See **Section 11.0 "Timer0 Module"** for more information. FIGURE 3-1: WATCHDOG TIMER BLOCK DIAGRAM TABLE 3-1: WDT STATUS | Conditions | WDT | |----------------------------------------------------------|------------------------------| | WDTE = 0 | Cleared | | CLRWDT Command | | | Exit Sleep + System Clock = T1OSC, EXTRC, INTOSC, EXTCLK | | | Exit Sleep + System Clock = XT, HS, LP | Cleared until the end of OST | TABLE 6-1: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |------------------------|--------|--------|---------|---------|---------|---------|---------|---------|----------------------|---------------------------------| | ADCON0 | _ | _ | CHS3 | CHS2 | CHS1 | CHS0 | GO/DONE | ADON | 0000 0000 | 0000 0000 | | ADCON1 | _ | ADCS2 | ADCS1 | ADCS0 | _ | _ | ADREF1 | ADREF0 | -00000 | -00000 | | ANSELA | _ | _ | ANSA5 | ANSA4 | ANSA3 | ANSA2 | ANSA1 | ANSA0 | 11 1111 | 11 1111 | | APFCON | _ | _ | _ | _ | _ | _ | SSSEL | CCP2SEL | 00 | 00 | | CPSCON0 | CPSON | _ | _ | _ | CPSRNG1 | CPSRNG0 | CPSOUT | T0XCS | 0 0000 | 0 0000 | | CPSCON1 | _ | _ | _ | _ | CPSCH3 | CPSCH2 | CPSCH1 | CPSCH0 | 0000 | 0000 | | CONFIG2 <sup>(1)</sup> | _ | _ | VCAPEN1 | VCAPEN0 | _ | _ | _ | _ | _ | _ | | OPTION_REG | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | PORTA | RA7 | RA6 | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | xxxx xxxx | xxxx xxxx | | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 0000 0000 | | TRISA | TRISA7 | TRISA6 | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1111 1111 | 1111 1111 | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTA. Note 1: PIC16F72X only. FIGURE 6-7: **BLOCK DIAGRAM OF RB0** Data Bus Q Vdd WR WPUB ÇK Q Weak RBPU RD WPUB Q I/O Pin WR Q PORTB Q WR TRISB ÇK Q RD TRISB ANSB0 RD PORTB WR IOCB Q D Q ΕN Q3 RD IOCB D ΕN Interrupt-on-Change RD PORTB To External Interrupt Logic To A/D Converter To Cap Sensor TABLE 6-3: SUMMARY OF REGISTERS ASSOCIATED WITH PORTC | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on all<br>other<br>Resets | |---------|---------|---------|---------|---------|---------|--------|--------|---------|----------------------|---------------------------------| | APFCON | _ | _ | _ | _ | _ | _ | SSSEL | CCP2SEL | 00 | 00 | | CCP1CON | _ | _ | DC1B1 | DC1B0 | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 00 0000 | 00 0000 | | CCP2CON | _ | _ | DC2B1 | DC2B0 | CCP2M3 | CCP2M2 | CCP2M1 | CCP2M0 | 00 0000 | 00 0000 | | PORTC | RC7 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | xxxx xxxx | xxxx xxxx | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | 0000 000x | | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 0000 0000 | | SSPSTAT | SMP | CKE | D/A | Р | S | R/W | UA | BF | 0000 0000 | 0000 0000 | | T1CON | TMR1CS1 | TMR1CS0 | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | _ | TMR10N | 0000 00-0 | uuuu uu-u | | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 0000 -010 | | TRISC | TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 1111 1111 | 1111 1111 | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by Port C. ### **REGISTER 6-15: PORTE: PORTE REGISTER** | U-0 | U-0 | U-0 | U-0 | R-x | R/W-x | R/W-x | R/W-x | |-------|-----|-----|-----|-----|--------------------|--------------------|--------------------| | _ | _ | _ | - | RE3 | RE2 <sup>(1)</sup> | RE1 <sup>(1)</sup> | RE0 <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-4 **Unimplemented**: Read as '0' bit 3-0 **RE<3:0>**: PORTE I/O Pin bits<sup>(1)</sup> 1 = Port pin is > VIH 0 = Port pin is < VIL Note 1: RE<2:0> are not implemented on the PIC16F722/723/726/PIC16LF722/723/726. Read as '0'. ### REGISTER 6-16: TRISE: PORTE TRI-STATE REGISTER | U-0 | U-0 | U-0 | U-0 | R-1 | R/W-1 | R/W-1 | R/W-1 | |-------|-----|-----|-----|--------|-----------------------|-----------------------|-----------------------| | _ | _ | _ | _ | TRISE3 | TRISE2 <sup>(1)</sup> | TRISE1 <sup>(1)</sup> | TRISE0 <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-4 **Unimplemented**: Read as '0' bit 3 TRISE3: RE3 Port Tri-state Control bit This bit is always '1' as RE3 is an input only bit 2-0 TRISE<2:0>: RE<2:0> Tri-State Control bits<sup>(1)</sup> 1 = PORTE pin configured as an input (tri-stated) 0 = PORTE pin configured as an output Note 1: TRISE<2:0> are not implemented on the PIC16F722/723/726/PIC16LF722/723/726. Read as '0'. TABLE 12-5: WDT/TIMER1 GATE INTERACTION | WDTE | TMR1GE = 1<br>and<br>T1GSS = 11 | WDT Oscillator<br>Enable | WDT Reset | Wake-up | WDT Available for<br>T1G Source | |------|---------------------------------|--------------------------|-----------|---------|---------------------------------| | 1 | N | Y | Y | Υ | N | | 1 | Y | Y | Y | Y | Y | | 0 | Y | Y | N | N | Y | | 0 | N | N | N | N | N | #### 12.6.3 TIMER1 GATE TOGGLE MODE When Timer1 Gate Toggle mode is enabled, it is possible to measure the full-cycle length of a Timer1 gate signal, as opposed to the duration of a single level pulse. The Timer1 Gate source is routed through a flip-flop that changes state on every incrementing edge of the signal. See Figure 12-4 for timing details. Timer1 Gate Toggle mode is enabled by setting the T1GTM bit of the T1GCON register. When the T1GTM bit is cleared, the flip-flop is cleared and held clear. This is necessary in order to control which edge is measured. Note: Enabling Toggle mode at the same time as changing the gate polarity may result in indeterminate operation. # 12.6.4 TIMER1 GATE SINGLE-PULSE MODE When Timer1 Gate Single-Pulse mode is enabled, it is possible to capture a single pulse gate event. Timer1 Gate Single-Pulse mode is first enabled by setting the T1GSPM bit in the T1GCON register. Next, the T1GGO/DONE bit in the T1GCON register must be set. The Timer1 will be fully enabled on the next incrementing edge. On the next trailing edge of the pulse, the T1GGO/DONE bit will automatically be cleared. No other gate events will be allowed to increment Timer1 until the T1GGO/DONE bit is once again set in software. Clearing the T1GSPM bit of the T1GCON register will also clear the T1GGO/DONE bit. See Figure 12-5 for timing details. Enabling the Toggle mode and the Single-Pulse mode simultaneously will permit both sections to work together. This allows the cycle times on the Timer1 Gate source to be measured. See Figure 12-6 for timing details. #### 12.6.5 TIMER1 GATE VALUE STATUS When Timer1 Gate Value Status is utilized, it is possible to read the most current level of the gate control value. The value is stored in the T1GVAL bit in the T1GCON register. The T1GVAL bit is valid even when the Timer1 Gate is not enabled (TMR1GE bit is cleared). #### 12.6.6 TIMER1 GATE EVENT INTERRUPT When Timer1 Gate Event Interrupt is enabled, it is possible to generate an interrupt upon the completion of a gate event. When the falling edge of T1GVAL occurs, the TMR1GIF flag bit in the PIR1 register will be set. If the TMR1GIE bit in the PIE1 register is set, then an interrupt will be recognized. The TMR1GIF flag bit operates even when the Timer1 Gate is not enabled (TMR1GE bit is cleared). FIGURE 12-3: TIMER1 GATE COUNT ENABLE MODE FIGURE 12-4: TIMER1 GATE TOGGLE MODE #### 15.3 PWM Mode The PWM mode generates a Pulse-Width Modulated signal on the CCPx pin. The duty cycle, period and resolution are determined by the following registers: - PR2 - T2CON - CCPRxL - CCPxCON In Pulse-Width Modulation (PWM) mode, the CCP module produces up to a 10-bit resolution PWM output on the CCPx pin. Figure 15-3 shows a simplified block diagram of PWM operation. Figure 15-4 shows a typical waveform of the PWM signal. For a step-by-step procedure on how to set up the CCP module for PWM operation, refer to **Section 15.3.8** "**Setup for PWM Operation**". # FIGURE 15-3: SIMPLIFIED PWM BLOCK DIAGRAM 2 bits of the prescaler, to create the 10-bit time In PWM mode, CCPRxH is a read-only register. The PWM output (Figure 15-4) has a time base (period) and a time that the output stays high (duty cycle). FIGURE 15-4: CCP PWM OUTPUT ### 15.3.1 CCPx PIN CONFIGURATION In PWM mode, the CCPx pin is multiplexed with the PORT data latch. The user must configure the CCPx pin as an output by clearing the associated TRIS bit. Either RC1 or RB3 can be selected as the CCP2 pin. Refer to **Section 6.1 "Alternate Pin Function"** for more information. **Note:** Clearing the CCPxCON register will relinquish CCPx control of the CCPx pin. hase. #### 15.3.4 PWM RESOLUTION The resolution determines the number of available duty cycles for a given period. For example, a 10-bit resolution will result in 1024 discrete duty cycles, whereas an 8-bit resolution will result in 256 discrete duty cycles. The maximum PWM resolution is ten bits when PR2 is 255. The resolution is a function of the PR2 register value as shown by Equation 15-4. #### **EQUATION 15-4: PWM RESOLUTION** Resolution = $$\frac{\log[4(PR2+1)]}{\log(2)}$$ bits **Note:** If the pulse-width value is greater than the period, the assigned PWM pin(s) will remain unchanged. TABLE 15-5: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 20 MHz) | PWM Frequency | 1.22 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz | |---------------------------|----------|----------|-----------|-----------|-----------|-----------| | Timer Prescale (1, 4, 16) | 16 | 4 | 1 | 1 | 1 | 1 | | PR2 Value | 0xFF | 0xFF | 0xFF | 0x3F | 0x1F | 0x17 | | Maximum Resolution (bits) | 10 | 10 | 10 | 8 | 7 | 6.6 | TABLE 15-6: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 8 MHz) | PWM Frequency | 1.22 kHz | 4.90 kHz | 90 kHz 19.61 kHz | | 153.85 kHz | 200.0 kHz | |---------------------------|----------|----------|------------------|------|------------|-----------| | Timer Prescale (1, 4, 16) | 16 | 4 | 1 | 1 | 1 | 1 | | PR2 Value | 0x65 | 0x65 | 0x65 | 0x19 | 0x0C | 0x09 | | Maximum Resolution (bits) | 8 | 8 | 8 | 6 | 5 | 5 | #### 15.3.5 OPERATION IN SLEEP MODE In Sleep mode, the TMR2 register will not increment and the state of the module will not change. If the CCPx pin is driving a value, it will continue to drive that value. When the device wakes up, TMR2 will continue from its previous state. # 15.3.6 CHANGES IN SYSTEM CLOCK FREQUENCY The PWM frequency is derived from the system clock frequency (Fosc). Any changes in the system clock frequency will result in changes to the PWM frequency. Refer to **Section 7.0** "Oscillator Module" for additional details. ### 15.3.7 EFFECTS OF RESET Any Reset will force all ports to Input mode and the CCP registers to their Reset states. #### 15.3.8 SETUP FOR PWM OPERATION The following steps should be taken when configuring the CCP module for PWM operation: - Disable the PWM pin (CCPx) output driver(s) by setting the associated TRIS bit(s). - 2. Load the PR2 register with the PWM period value. - Configure the CCP module for the PWM mode by loading the CCPxCON register with the appropriate values. - Load the CCPRxL register and the DCxBx bits of the CCPxCON register, with the PWM duty cycle value. - 5. Configure and start Timer2: - Clear the TMR2IF interrupt flag bit of the PIR1 register. See Note below. - Configure the T2CKPS bits of the T2CON register with the Timer2 prescale value. - Enable Timer2 by setting the TMR2ON bit of the T2CON register. - 6. Enable PWM output pin: - Wait until Timer2 overflows, TMR2IF bit of the PIR1 register is set. See Note below. - Enable the PWM pin (CCPx) output driver(s) by clearing the associated TRIS bit(s). Note: In order to send a complete duty cycle and period on the first PWM output, the above steps must be included in the setup sequence. If it is not critical to start with a complete PWM signal on the first output, then step 6 may be ignored. ## FIGURE 16-4: ASYNCHRONOUS TRANSMISSION (BACK-TO-BACK) TABLE 16-1: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |--------|----------|--------|-----------|-----------|--------|--------|--------|--------|----------------------|---------------------------------| | INTCON | GIE | PEIE | TOIE | INTE | RBIE | T0IF | INTF | RBIF | 0000 000x | 0000 000x | | PIE1 | TMR1GIE | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | TMR1GIF | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | 0000 000x | | SPBRG | BRG7 | BRG6 | BRG5 | BRG4 | BRG3 | BRG2 | BRG1 | BRG0 | 0000 0000 | 0000 0000 | | TRISC | TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 1111 1111 | 1111 1111 | | TXREG | AUSART T | | 0000 0000 | 0000 0000 | | | | | | | | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 0000 -010 | **Legend:** x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Asynchronous Transmission. ### 17.0 SSP MODULE OVERVIEW The Synchronous Serial Port (SSP) module is a serial interface useful for communicating with other peripherals or microcontroller devices. These peripheral devices may be serial EEPROMs, shift registers, display drivers, A/D converters, etc. The SSP module can operate in one of two modes: - · Serial Peripheral Interface (SPI) - Inter-Integrated Circuit (I<sup>2</sup>C) ### 17.1 SPI Mode The SPI mode allows eight bits of data to be synchronously transmitted and received, simultaneously. The SSP module can be operated in one of two SPI modes: - · Master mode - · Slave mode SPI is a full-duplex protocol, with all communication being bidirectional and initiated by a master device. All clocking is provided by the master device and all bits are transmitted, MSb first. Care must be taken to ensure that all devices on the SPI bus are setup to allow all controllers to send and receive data at the same time. A typical SPI connection between microcontroller devices is shown in Figure 17-1. Addressing of more than one slave device is accomplished via multiple hardware slave select lines. External hardware and additional I/O pins must be used to support multiple slave select addressing. This prevents extra overhead in software for communication. For SPI communication, typically three pins are used: - Serial Data Out (SDO) - Serial Data In (SDI) - · Serial Clock (SCK) Additionally, a fourth pin may be used when in a Slave mode of operation: Slave Select (SS) FIGURE 17-1: TYPICAL SPI MASTER/SLAVE CONNECTION TABLE 17-1: SUMMARY OF REGISTERS ASSOCIATED WITH SPI OPERATION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on all other Resets | |---------|-------------|----------------|-------------|--------------|----------|--------|---------|---------|----------------------|---------------------------| | ANSELA | _ | _ | ANSA5 | ANSA4 | ANSA3 | ANSA2 | ANSA1 | ANSA0 | 11 1111 | 11 1111 | | APFCON | _ | _ | _ | _ | _ | _ | SSSEL | CCP2SEL | 00 | 00 | | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000x | | PIE1 | TMR1GIE | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | PIR1 | TMR1GIF | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | PR2 | Timer2 Peri | od Register | | | | | • | | 1111 1111 | 1111 1111 | | SSPBUF | Synchronou | ıs Serial Port | Receive Buf | fer/Transmit | Register | | | | xxxx xxxx | uuuu uuuu | | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 0000 0000 | | SSPSTAT | SMP | CKE | D/A | Р | S | R/W | UA | BF | 0000 0000 | 0000 0000 | | TRISA | TRISA7 | TRISA6 | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1111 1111 | 1111 1111 | | TRISC | TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 1111 1111 | 1111 1111 | | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | -000 0000 | **Legend:** x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the SSP in SPI mode. ## 17.2 I<sup>2</sup>C Mode The SSP module, in $I^2C$ mode, implements all slave functions, except general call support. It provides interrupts on Start and Stop bits in hardware to facilitate firmware implementations of the master functions. The SSP module implements the $I^2C$ Standard mode specifications: - I<sup>2</sup>C Slave mode (7-bit address) - I<sup>2</sup>C Slave mode (10-bit address) - Start and Stop bit interrupts enabled to support firmware Master mode - · Address masking Two pins are used for data transfer; the SCL pin (clock line) and the SDA pin (data line). The user must configure the two pin's data direction bits as inputs in the appropriate TRIS register. Upon enabling $I^2C$ mode, the $I^2C$ slew rate limiters in the I/O pads are controlled by the SMP bit of SSPSTAT register. The SSP module functions are enabled by setting the SSPEN bit of SSPCON register. Data is sampled on the rising edge and shifted out on the falling edge of the clock. This ensures that the SDA signal is valid during the SCL high time. The SCL clock input must have minimum high and low times for proper operation. Refer to Section 23.0 "Electrical Specifications". FIGURE 17-7: I<sup>2</sup>C MODE BLOCK DIAGRAM # FIGURE 17-8: TYPICAL I<sup>2</sup>C CONNECTIONS The SSP module has six registers for $I^2C$ operation. They are: - SSP Control (SSPCON) register - SSP Status (SSPSTAT) register - Serial Receive/Transmit Buffer (SSPBUF) register - SSP Shift Register (SSPSR), not directly accessible - SSP Address (SSPADD) register - SSP Address Mask (SSPMSK) register #### 17.2.1 HARDWARE SETUP Selection of I<sup>2</sup>C mode, with the SSPEN bit of the SSPCON register set, forces the SCL and SDA pins to be open drain, provided these pins are programmed as inputs by setting the appropriate TRISC bits. The SSP module will override the input state with the output data, when required, such as for Acknowledge and slave-transmitter sequences. **Note:** Pull-up resistors must be provided externally to the SCL and SDA pins for proper operation of the I<sup>2</sup>C module ## 23.0 ELECTRICAL SPECIFICATIONS # Absolute Maximum Ratings(†) | Ambient temperature under bias | 40°C to +125°C | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | Storage temperature | 65°C to +150°C | | Voltage on VDD with respect to Vss, PIC16F72X | -0.3V to +6.5V | | Voltage on VCAP pin with respect to Vss, PIC16F72X | 0.3V to +4.0V | | Voltage on VDD with respect to Vss, PIC16LF72X | 0.3V to +4.0V | | Voltage on MCLR with respect to Vss | 0.3V to +9.0V | | Voltage on all other pins with respect to Vss | 0.3V to (VDD + 0.3V) | | Total power dissipation <sup>(1)</sup> | 800 mW | | Maximum current out of Vss pin | 95 mA | | Maximum current into VDD pin | 70 mA | | Clamp current, Ik (VPIN < 0 or VPIN > VDD) | ± 20 mA | | Maximum output current sunk by any I/O pin | 25 mA | | Maximum output current sourced by any I/O pin | 25 mA | | Maximum current sunk by all ports (2), $-40^{\circ}$ C $\leq$ TA $\leq$ +85°C for industrial | 200 mA | | Maximum current sunk by all ports (2), $-40^{\circ}$ C $\leq$ TA $\leq$ +125°C for extended | 90 mA | | Maximum current sourced by all ports (2), $40^{\circ}C \le TA \le +85^{\circ}C$ for industrial | 140 mA | | Maximum current sourced by all ports (2), -40°C $\leq$ TA $\leq$ +125°C for extended | 65 mA | | <b>Note 1:</b> Power dissipation is calculated as follows: PDIS = VDD x {IDD $-\sum$ IOH} + $\sum$ {(VDD $-\sum$ IOH) + $\sum$ (VDD (VD | - VOH) x IOH} + $\Sigma$ (VOI x IOL). | † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure above maximum rating conditions for extended periods may affect device reliability. # 23.4 DC Characteristics: PIC16(L)F722/3/4/6/7-I/E (Continued) | | DC C | HARACTERISTICS | Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C $\leq$ TA $\leq$ +85°C for industrial -40°C $\leq$ TA $\leq$ +125°C for extended | | | | | | |--------------|--------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------------------------------------------------------------------------|--| | Param<br>No. | Sym. | Characteristic | Min. | Тур† | Max. | Units | Conditions | | | D130 | EP | Cell Endurance | 100 | 1k | _ | E/W | Temperature during programming: $10^{\circ}C \le TA \le 40^{\circ}C$ | | | D131 | | VDD for Read | VMIN | _ | _ | V | | | | | | Voltage on MCLR/VPP during Erase/Program | 8.0 | _ | 9.0 | V | Temperature during programming: $10^{\circ}C \le TA \le 40^{\circ}C$ | | | | | VDD for Bulk Erase | 2.7 | 3 | _ | V | Temperature during programming: 10°C ≤ TA ≤ 40°C | | | D132 | VPEW | VDD for Write or Row Erase | 2.7 | _ | _ | V | VMIN = Minimum operating voltage<br>VMAX = Maximum operating<br>voltage | | | | IPPPGM | Current on MCLR/VPP during Erase/Write | _ | _ | 5.0 | mA | Temperature during programming: 10°C ≤ TA ≤ 40°C | | | | IDDPGM | Current on VDD during Erase/<br>Write | _ | | 5.0 | mA | Temperature during programming: 10°C ≤ TA ≤ 40°C | | | D133 | TPEW | Erase/Write cycle time | _ | | 2.8 | ms | Temperature during programming: 10°C ≤ TA ≤ 40°C | | | D134 | TRETD | Characteristic Retention | 40 | _ | _ | Year | Provided no other specifications are violated | | | | | VCAP Capacitor Charging | acitor Charging | | | | | | | D135 | | Charging current | _ | 200 | _ | μΑ | | | | D135A | | Source/sink capability when charging complete | _ | 0.0 | _ | mA | | | **Legend:** TBD = To Be Determined - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended to use an external clock in RC mode. - 2: Negative current is defined as current sourced by the pin. - 3: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 4: Including OSC2 in CLKOUT mode. ## FIGURE 23-12: PIC16F722/3/4/6/7 A/D CONVERSION TIMING (NORMAL MODE) **Note 1:** If the A/D clock source is selected as RC, a time of Tcy is added before the A/D clock starts. This allows the SLEEP instruction to be executed. ## FIGURE 23-13: PIC16F722/3/4/6/7 A/D CONVERSION TIMING (SLEEP MODE) **Note 1:** If the A/D clock source is selected as RC, a time of Tcy is added before the A/D clock starts. This allows the SLEEP instruction to be executed. # TABLE 23-12: I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS | Param<br>No. | Symbol | Characteristic | | Min. | Тур | Max. | Units | Conditions | | |--------------|---------|-----------------|--------------|------|-----|------|-------|-------------------------------------------------------|--| | SP90* | Tsu:sta | Start condition | 100 kHz mode | 4700 | _ | _ | ns | Only relevant for Repeated | | | | | Setup time | 400 kHz mode | 600 | _ | _ | | Start condition | | | SP91* | THD:STA | Start condition | 100 kHz mode | 4000 | _ | _ | ns | After this period, the first clock pulse is generated | | | | | Hold time | 400 kHz mode | 600 | _ | _ | | | | | SP92* | Tsu:sto | Stop condition | 100 kHz mode | 4700 | _ | _ | ns | | | | | | Setup time | 400 kHz mode | 600 | - | _ | | | | | SP93 | THD:STO | Stop condition | 100 kHz mode | 4000 | _ | _ | ns | | | | | | Hold time | 400 kHz mode | 600 | _ | | | | | These parameters are characterized but not tested. ## FIGURE 23-21: I<sup>2</sup>C BUS DATA TIMING FIGURE 24-41: PIC16F722/3/4/6/7 T1OSC 32 KHZ IPD vs. VDD, VCAP = $0.1 \mu$ F FIGURE 24-42: PIC16LF722/3/4/6/7 T1OSC 32 kHz IPD vs. VDD ## 44-Lead Plastic Thin Quad Flatpack (PT) - 10x10x1 mm Body, 2.00 mm [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | | MILLIMETERS | | | | | |--------------------------|------------------|-----------|------|-------------|--|--|--|--| | | Dimension Limits | MIN | NOM | MAX | | | | | | Number of Leads | N | 44 | | | | | | | | Lead Pitch | е | | | | | | | | | Overall Height | A | | | 1.20 | | | | | | Molded Package Thickness | A2 | 0.95 1.00 | | 1.05 | | | | | | Standoff | A1 | 0.05 | - | 0.15 | | | | | | Foot Length | L | 0.45 | 0.60 | 0.75 | | | | | | Footprint | L1 | 1.00 REF | | | | | | | | Foot Angle | ф | 0° | 3.5° | 7° | | | | | | Overall Width | E | 12.00 BSC | | | | | | | | Overall Length | D | 12.00 BSC | | | | | | | | Molded Package Width | E1 | 10.00 BSC | | | | | | | | Molded Package Length | D1 | 10.00 BSC | | | | | | | | Lead Thickness | С | 0.09 | - | 0.20 | | | | | | Lead Width | | 0.30 | 0.37 | 0.45 | | | | | | Mold Draft Angle Top | α | 11° | 12° | 13° | | | | | | Mold Draft Angle Bottom | | 11° | 12° | 13° | | | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Chamfers at corners are optional; size may vary. - 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-076B