

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 25                                                                         |
| Program Memory Size        | 7KB (4K x 14)                                                              |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 192 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 11x8b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-VQFN Exposed Pad                                                        |
| Supplier Device Package    | 28-QFN (6x6)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf723t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|     |                                  | 120)                   |          |            |             |                     |        | _                 | -         | _       |                                 |
|-----|----------------------------------|------------------------|----------|------------|-------------|---------------------|--------|-------------------|-----------|---------|---------------------------------|
| I/O | 28-Pin<br>PDIP,<br>SOIC,<br>SSOP | 28-Pin<br>QFN,<br>UQFN | A/D      | Cap Sensor | Timers      | ССР                 | AUSART | SSP               | Interrupt | Pull-Up | Basic                           |
| RA0 | 2                                | 27                     | AN0      | —          | _           | _                   |        | SS <sup>(3)</sup> | -         | —       | VCAP <sup>(4)</sup>             |
| RA1 | 3                                | 28                     | AN1      | —          | _           | _                   |        | _                 | _         |         | —                               |
| RA2 | 4                                | 1                      | AN2      | —          | _           | —                   | -      | —                 | _         | _       | —                               |
| RA3 | 5                                | 2                      | AN3/VREF | _          | _           | _                   | -      | _                 | _         | _       | —                               |
| RA4 | 6                                | 3                      | _        | CPS6       | TOCKI       | —                   | -      | —                 | _         | _       | —                               |
| RA5 | 7                                | 4                      | AN4      | CPS7       | _           | _                   | -      | SS <sup>(3)</sup> | _         | _       | VCAP <sup>(4)</sup>             |
| RA6 | 10                               | 7                      | _        | _          | _           | _                   | _      | _                 | _         | _       | OSC2/CLKOUT/VCAP <sup>(4)</sup> |
| RA7 | 9                                | 6                      | _        | —          |             | -                   |        | —                 |           | —       | OSC1/CLKIN                      |
| RB0 | 21                               | 18                     | AN12     | CPS0       |             |                     |        | _                 | IOC/INT   | Y       | —                               |
| RB1 | 22                               | 19                     | AN10     | CPS1       |             |                     |        | —                 | IOC       | Y       | _                               |
| RB2 | 23                               | 20                     | AN8      | CPS2       |             |                     |        | _                 | IOC       | Y       | —                               |
| RB3 | 24                               | 21                     | AN9      | CPS3       |             | CCP2 <sup>(2)</sup> |        | —                 | IOC       | Y       |                                 |
| RB4 | 25                               | 22                     | AN11     | CPS4       |             |                     |        | _                 | IOC       | Y       | —                               |
| RB5 | 26                               | 23                     | AN13     | CPS5       | T1G         |                     |        | —                 | IOC       | Y       |                                 |
| RB6 | 27                               | 24                     | _        |            |             |                     |        |                   | IOC       | Y       | ICSPCLK/ICDCLK                  |
| RB7 | 28                               | 25                     | _        | -          |             | 1                   |        | -                 | IOC       | Y       | ICSPDAT/ICDDAT                  |
| RC0 | 11                               | 8                      | _        |            | T1OSO/T1CKI |                     |        |                   |           | _       | —                               |
| RC1 | 12                               | 9                      | —        | _          | T1OSI       | CCP2 <sup>(2)</sup> |        | _                 | -         | _       | _                               |
| RC2 | 13                               | 10                     | —        | _          | _           | CCP1                |        | —                 | -         | —       | —                               |
| RC3 | 14                               | 11                     | —        | _          | _           | _                   |        | SCK/SCL           | -         | _       | _                               |
| RC4 | 15                               | 12                     | —        | _          |             | _                   |        | SDI/SDA           | -         | —       | —                               |
| RC5 | 16                               | 13                     | —        | _          | _           | _                   |        | SDO               | -         | _       | _                               |
| RC6 | 17                               | 14                     | —        | _          | _           | _                   | TX/CK  | —                 | -         | —       | —                               |
| RC7 | 18                               | 15                     | —        | _          | _           | _                   | RX/DT  | _                 | -         | _       | _                               |
| RE3 | 1                                | 26                     | —        | —          | _           | _                   | —      | —                 | —         | Y(1)    | MCLR/Vpp                        |
| _   | 20                               | 17                     | _        | —          | _           | _                   | _      | —                 | _         | _       | VDD                             |
| _   | 8,19                             | 5,16                   | _        | _          | -           | _                   |        | _                 | _         | _       | Vss                             |

### TABLE 1:28-PIN PDIP/SOIC/SSOP/QFN/UQFN SUMMARY (PIC16F722/723/726/PIC16LF722/723/726)

**Note 1:** Pull-up enabled only with external MCLR Configuration.

2: RC1 is the default pin location for CCP2. RB3 may be selected by changing the CCP2SEL bit in the APFCON register.

3: RA5 is the default pin location for SS. RA0 may be selected by changing the SSSEL bit in the APFCON register.

4: PIC16F724/727/PIC16LF724/727 devices only.

Note: The PIC16F722/3/4/6/7 devices have an internal low dropout voltage regulator. An external capacitor must be connected to one of the available VCAP pins to stabilize the regulator. For more information, see Section 5.0 "Low Dropout (LDO) Voltage Regulator". The PIC16LF722/3/4/6/7 devices do not have the voltage regulator and therefore no external capacitor is required.

### 1.0 DEVICE OVERVIEW

The PIC16(L)F722/3/4/6/7 devices are covered by this data sheet. They are available in 28/40/44-pin packages. Figure 1-1 shows a block diagram of the PIC16F722/723/726/PIC16LF722/723/726 devices and Figure 1-2 shows a block diagram of the PIC16F724/727/PIC16LF724/727 devices. Table 1-1 shows the pinout descriptions.

| Address               | Name                  | Bit 7         | Bit 6         | Bit 5                   | Bit 4          | Bit 3                   | Bit 2                 | Bit 1                 | Bit 0                 | Value on:<br>POR, BOR | Page   |
|-----------------------|-----------------------|---------------|---------------|-------------------------|----------------|-------------------------|-----------------------|-----------------------|-----------------------|-----------------------|--------|
| Bank 1                |                       |               |               |                         |                |                         |                       |                       |                       |                       |        |
| 80h <sup>(2)</sup>    | INDF                  | Addressing    | this location | uses conten             | ts of FSR to a | address data            | memory (not           | a physical re         | gister)               | xxxx xxxx             | 29,37  |
| 81h                   | OPTION_REG            | RBPU          | INTEDG        | TOCS                    | TOSE           | PSA                     | PS2                   | PS1                   | PS0                   | 1111 1111             | 26,37  |
| 82h <sup>(2)</sup>    | PCL                   | Program Co    | ounter (PC) L | east Signific           | ant Byte       |                         |                       |                       |                       | 0000 0000             | 28,37  |
| 83h <sup>(2)</sup>    | STATUS                | IRP           | RP1           | RP0                     | TO             | PD                      | Z                     | DC                    | С                     | 0001 1xxx             | 25,37  |
| 84h <sup>(2)</sup>    | FSR                   | Indirect Data | a Memory Ad   | ddress Point            | er             |                         |                       |                       |                       | xxxx xxxx             | 29,37  |
| 85h                   | TRISA                 | TRISA7        | TRISA6        | TRISA5                  | TRISA4         | TRISA3                  | TRISA2                | TRISA1                | TRISA0                | 1111 1111             | 51,37  |
| 86h                   | TRISB                 | TRISB7        | TRISB6        | TRISB5                  | TRISB4         | TRISB3                  | TRISB2                | TRISB1                | TRISB0                | 1111 1111             | 60,37  |
| 87h                   | TRISC                 | TRISC7        | TRISC6        | TRISC5                  | TRISC4         | TRISC3                  | TRISC2                | TRISC1                | TRISC0                | 1111 1111             | 70,37  |
| 88h <sup>(3)</sup>    | TRISD                 | TRISD7        | TRISD6        | TRISD5                  | TRISD4         | TRISD3                  | TRISD2                | TRISD1                | TRISD0                | 1111 1111             | 78,37  |
| 89h                   | TRISE                 | _             | —             | _                       | _              | TRISE3 <sup>(6)</sup>   | TRISE2 <sup>(3)</sup> | TRISE1 <sup>(3)</sup> | TRISE0 <sup>(3)</sup> | 1111                  | 81,37  |
| 8Ah <sup>(1, 2)</sup> | PCLATH                | _             | _             | _                       | Write Buffer   | for the upper           | 5 bits of the F       | Program Cou           | nter                  | 0 0000                | 28,37  |
| 8Bh <sup>(2)</sup>    | INTCON                | GIE           | PEIE          | TOIE                    | INTE           | RBIE                    | T0IF                  | INTF                  | RBIF                  | 0000 000x             | 44,37  |
| 8Ch                   | PIE1                  | TMR1GIE       | ADIE          | RCIE                    | TXIE           | SSPIE                   | CCP1IE                | TMR2IE                | TMR1IE                | 0000 0000             | 45,37  |
| 8Dh                   | PIE2                  | _             | —             | _                       | _              | _                       | _                     | _                     | CCP2IE                | 0                     | 46,37  |
| 8Eh                   | PCON                  | _             | _             | _                       | _              | _                       | _                     | POR                   | BOR                   | qq                    | 27,38  |
| 8Fh                   | T1GCON                | TMR1GE        | T1GPOL        | T1GTM                   | T1GSPM         | T <u>1GGO</u> /<br>DONE | T1GVAL                | T1GSS1                | T1GSS0                | 0000 0x00             | 118,38 |
| 90h                   | OSCCON                | _             | _             | IRCF1                   | IRCF0          | ICSL                    | ICSS                  | _                     | _                     | 10 qq                 | 87,38  |
| 91h                   | OSCTUNE               | _             | _             | TUN5                    | TUN4           | TUN3                    | TUN2                  | TUN1                  | TUN0                  | 00 0000               | 88,38  |
| 92h                   | PR2                   | Timer2 Peri   | od Register   |                         |                |                         |                       |                       |                       | 1111 1111             | 120,38 |
| 93h                   | SSPADD <sup>(5)</sup> | Synchronou    | s Serial Port | (I <sup>2</sup> C mode) | Address Regi   | ister                   |                       |                       |                       | 0000 0000             | 169,38 |
| 93h                   | SSPMSK <sup>(4)</sup> | Synchronou    | s Serial Port | (I <sup>2</sup> C mode) | Address Mas    | k Register              |                       |                       |                       | 1111 1111             | 180,38 |
| 94h                   | SSPSTAT               | SMP           | CKE           | D/A                     | Р              | S                       | R/W                   | UA                    | BF                    | 0000 0000             | 179,38 |
| 95h                   | WPUB                  | WPUB7         | WPUB6         | WPUB5                   | WPUB4          | WPUB3                   | WPUB2                 | WPUB1                 | WPUB0                 | 1111 1111             | 61,38  |
| 96h                   | IOCB                  | IOCB7         | IOCB6         | IOCB5                   | IOCB4          | IOCB3                   | IOCB2                 | IOCB1                 | IOCB0                 | 0000 0000             | 61,38  |
| 97h                   | —                     | Unimpleme     | nted          |                         |                |                         |                       |                       |                       | _                     | —      |
| 98h                   | TXSTA                 | CSRC          | TX9           | TXEN                    | SYNC           | _                       | BRGH                  | TRMT                  | TX9D                  | 0000 -010             | 147,38 |
| 99h                   | SPBRG                 | BRG7          | BRG6          | BRG5                    | BRG4           | BRG3                    | BRG2                  | BRG1                  | BRG0                  | 0000 0000             | 149,38 |
| 9Ah                   | -                     | Unimpleme     | nted          |                         |                |                         |                       |                       |                       | _                     | —      |
| 9Bh                   | -                     | Unimpleme     | nted          |                         |                |                         |                       |                       |                       | _                     | —      |
| 9Ch                   | APFCON                | _             | _             | _                       | _              | _                       | _                     | SSSEL                 | CCP2SEL               | 00                    | 50,38  |
| 9Dh                   | FVRCON                | FVRRDY        | FVREN         | _                       | _              | _                       | _                     | ADFVR1                | ADFVR0                | d000                  | 104,38 |
| 9Eh                   | _                     | Unimpleme     | nted          |                         |                |                         |                       |                       |                       | —                     | —      |
| 9Fh                   | ADCON1                | _             | ADCS2         | ADCS1                   | ADCS0          | _                       | —                     | ADREF1                | ADREF0                | 000000                | 100,38 |

#### **TABLE 2-1:** PIC16(L)F722/3/4/6/7 SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved.

Shaded locations are unimplemented, read as '0'.

Note The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8>, whose contents are 1: transferred to the upper byte of the program counter.

2:

These registers/bits are not implemented on PIC16F722/723/726/PIC16LF722/723/726 devices, read as '0'. 3:

Accessible only when SSPM<3:0>  $\pm$  1001. Accessible only when SSPM<3:0>  $\pm$  1001. This bit is always '1' as RE3 is input-only. 4:

5: 6:

#### 3.6 Time-out Sequence

On power-up, the time-out sequence is as follows: first, PWRT time out is invoked after POR has expired, then OST is activated after the PWRT time out has expired. The total time out will vary based on oscillator configuration and  $\overrightarrow{PWRTE}$  bit status. For example, in EC mode with  $\overrightarrow{PWRTE}$  bit = 1 ( $\overrightarrow{PWRT}$  disabled), there will be no time out at all. Figure 3-4, Figure 3-5 and Figure 3-6 depict time-out sequences.

Since the time outs occur from the POR pulse, if  $\overline{\text{MCLR}}$  is kept low long enough, the time outs will expire. Then, bringing  $\overline{\text{MCLR}}$  high will begin execution immediately (see Figure 3-5). This is useful for testing purposes or to synchronize more than one PIC16(L)F722/3/4/6/7 device operating in parallel.

Table 3-3 shows the Reset conditions for some special registers.

#### 3.7 Power Control (PCON) Register

The Power Control (PCON) register has two Status bits to indicate what type of Reset that last occurred.

Bit 0 is  $\overline{\text{BOR}}$  (Brown-out Reset).  $\overline{\text{BOR}}$  is unknown on Power-on Reset. It must then be set by the user and checked on subsequent Resets to see if  $\overline{\text{BOR}} = 0$ , indicating that a brown-out has occurred. The  $\overline{\text{BOR}}$ Status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (BOREN<1:0> = 00 in the Configuration Word register).

Bit 1 is POR (Power-on Reset). It is a '0' on Power-on Reset and unaffected otherwise. The user must write a '1' to this bit following a Power-on Reset. On a subsequent Reset, if POR is '0', it will indicate that a Power-on Reset has occurred (i.e., VDD may have gone too low).

For more information, see Section 3.5 "Brown-Out Reset (BOR)".

| Occillator Configuration  | Powe                   | er-up            | Brown-o                | Wake-up from |             |
|---------------------------|------------------------|------------------|------------------------|--------------|-------------|
| Oscillator Configuration  | <b>PWRTE</b> = 0       | <b>PWRTE</b> = 1 | <b>PWRTE</b> = 0       | PWRTE = 1    | Sleep       |
| XT, HS, LP <sup>(1)</sup> | TPWRT + 1024 •<br>Tosc | 1024 • Tosc      | TPWRT + 1024 •<br>Tosc | 1024 • Tosc  | 1024 • Tosc |
| RC, EC, INTOSC            | TPWRT                  | _                | TPWRT                  |              |             |

#### TABLE 3-2: TIME OUT IN VARIOUS SITUATIONS

Note 1: LP mode with T1OSC disabled.

#### TABLE 3-3: RESET BITS AND THEIR SIGNIFICANCE

| POR | BOR | то | PD | Condition                          |
|-----|-----|----|----|------------------------------------|
| 0   | u   | 1  | 1  | Power-on Reset                     |
| 1   | 0   | 1  | 1  | Brown-out Reset                    |
| u   | u   | 0  | u  | WDT Reset                          |
| u   | u   | 0  | 0  | WDT Wake-up                        |
| u   | u   | u  | u  | MCLR Reset during normal operation |
| u   | u   | 1  | 0  | MCLR Reset during Sleep            |

**Legend:** u = unchanged, x = unknown



#### FIGURE 3-5: TIME-OUT SEQUENCE ON POWER-UP (DELAYED MCLR): CASE 2



#### FIGURE 3-6: TIME-OUT SEQUENCE ON POWER-UP (MCLR WITH VDD): CASE 3



### 5.0 LOW DROPOUT (LDO) VOLTAGE REGULATOR

The PIC16F722/3/4/6/7 devices differ from the PIC16LF722/3/4/6/7 devices due to an internal Low Dropout (LDO) voltage regulator. The PIC16F722/3/4/6/7 devices contain an internal LDO, while the PIC16LF722/3/4/6/7 ones do not.

The lithography of the die allows a maximum operating voltage of 3.6V on the internal digital logic. In order to continue to support 5.0V designs, a LDO voltage regulator is integrated on the die. The LDO voltage regulator allows for the internal digital logic to operate at 3.2V, while I/O's operate at 5.0V (VDD).

The LDO voltage regulator requires an external bypass capacitor for stability. One of three pins, denoted as VCAP, can be configured for the external bypass capacitor. It is recommended that the capacitor be a ceramic cap between 0.1 to  $1.0 \,\mu$ F. The VCAP pin is not intended to supply power to external loads. An external voltage regulator should be used if this functionality is required. In addition, external devices should not supply power to the VCAP pin.

On power-up, the external capacitor will look like a large load on the LDO voltage regulator. To prevent erroneous operation, the device is held in Reset while a constant current source charges the external capacitor. After the cap is fully charged, the device is released from Reset. For more information, refer to **Section 23.0 "Electrical Specifications"**.

See Configuration Word 2 register (Register 8-2) for VCAP enable bits.



#### TABLE 6-1: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA

| Name                   | Bit 7  | Bit 6  | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0   | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|------------------------|--------|--------|---------|---------|---------|---------|---------|---------|----------------------|---------------------------------|
| ADCON0                 | -      | —      | CHS3    | CHS2    | CHS1    | CHS0    | GO/DONE | ADON    | 0000 0000            | 0000 0000                       |
| ADCON1                 |        | ADCS2  | ADCS1   | ADCS0   | —       | —       | ADREF1  | ADREF0  | -00000               | -00000                          |
| ANSELA                 | -      | —      | ANSA5   | ANSA4   | ANSA3   | ANSA2   | ANSA1   | ANSA0   | 11 1111              | 11 1111                         |
| APFCON                 | _      | _      | _       | _       | _       | _       | SSSEL   | CCP2SEL | 00                   | 00                              |
| CPSCON0                | CPSON  | _      | _       | _       | CPSRNG1 | CPSRNG0 | CPSOUT  | TOXCS   | 0 0000               | 0 0000                          |
| CPSCON1                | _      | _      | _       | _       | CPSCH3  | CPSCH2  | CPSCH1  | CPSCH0  | 0000                 | 0000                            |
| CONFIG2 <sup>(1)</sup> | _      | _      | VCAPEN1 | VCAPEN0 | —       | _       | _       | -       | -                    | —                               |
| OPTION_REG             | RBPU   | INTEDG | TOCS    | T0SE    | PSA     | PS2     | PS1     | PS0     | 1111 1111            | 1111 1111                       |
| PORTA                  | RA7    | RA6    | RA5     | RA4     | RA3     | RA2     | RA1     | RA0     | xxxx xxxx            | xxxx xxxx                       |
| SSPCON                 | WCOL   | SSPOV  | SSPEN   | CKP     | SSPM3   | SSPM2   | SSPM1   | SSPM0   | 0000 0000            | 0000 0000                       |
| TRISA                  | TRISA7 | TRISA6 | TRISA5  | TRISA4  | TRISA3  | TRISA2  | TRISA1  | TRISA0  | 1111 1111            | 1111 1111                       |

 $\label{eq:Legend: x = unknown, u = unchanged, - = unimplemented locations read as `0'. Shaded cells are not used by PORTA.$ 

Note 1: PIC16F72X only.



| REGISTER        | 9-2. ADCO                                         |                        | IT NOL KEGI       | SIEKI             |                    |                  |        |
|-----------------|---------------------------------------------------|------------------------|-------------------|-------------------|--------------------|------------------|--------|
| U-0             | R/W-0                                             | R/W-0                  | R/W-0             | U-0               | U-0                | R/W-0            | R/W-0  |
| _               | ADCS2                                             | ADCS1                  | ADCS0             | —                 | _                  | ADREF1           | ADREF0 |
| bit 7           |                                                   |                        |                   |                   |                    |                  | bit 0  |
| Legend:         |                                                   |                        |                   |                   |                    |                  |        |
| R = Readable    | bit                                               | W = Writable bi        | t                 | U = Unimplem      | ented bit, read as | s 'O'            |        |
| -n = Value at P | POR                                               | '1' = Bit is set       |                   | '0' = Bit is clea | red                | x = Bit is unkno | own    |
|                 |                                                   |                        |                   |                   |                    |                  |        |
| bit 7           | Unimplemente                                      | ed: Read as '0'        |                   |                   |                    |                  |        |
| bit 6-4         | ADCS<2:0>: A                                      | /D Conversion C        | lock Select bits  |                   |                    |                  |        |
|                 | 000 = Fosc/2                                      |                        |                   |                   |                    |                  |        |
|                 | 001 = Fosc/8                                      |                        |                   |                   |                    |                  |        |
|                 | 010 = Fosc/32                                     | 2                      |                   |                   |                    |                  |        |
|                 | 011 = FRC (clo                                    | ock supplied from      | a dedicated RC    | coscillator)      |                    |                  |        |
|                 | 100 = Fosc/4                                      | _                      |                   |                   |                    |                  |        |
|                 | 101 = FOSC/16                                     | D<br>4                 |                   |                   |                    |                  |        |
|                 | 110 = FOSC/64                                     | t<br>ack aunaliad from | a dadiaatad BC    | ( applied and     |                    |                  |        |
|                 |                                                   | ock supplied nom       | a dedicated RC    | oscillator)       |                    |                  |        |
| bit 3-2         | Unimplemente                                      | ed: Read as '0'        |                   |                   |                    |                  |        |
| bit 1-0         | ADREF<1:0>: Voltage Reference Configuration bits  |                        |                   |                   |                    |                  |        |
|                 | 0x = VREF is c                                    | connected to VDD       | 1                 |                   |                    |                  |        |
|                 | 10 = VREF is connected to external VREF (RA3/AN3) |                        |                   |                   |                    |                  |        |
|                 | 11 = VREF is 0                                    | connected to inte      | rnal Fixed Voltag | ge Reference      |                    |                  |        |
|                 |                                                   |                        |                   |                   |                    |                  |        |

#### REGISTER 9-2: ADCON1: A/D CONTROL REGISTER 1

#### REGISTER 9-3: ADRES: ADC RESULT REGISTER

| R/W-x  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| ADRES7 | ADRES6 | ADRES5 | ADRES4 | ADRES3 | ADRES2 | ADRES1 | ADRES0 |
| bit 7  |        |        |        |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-0 **ADRES<7:0>**: ADC Result Register bits 8-bit conversion result.

#### 12.6 Timer1 Gate

Timer1 can be configured to count freely or the count can be enabled and disabled using Timer1 Gate circuitry. This is also referred to as Timer1 Gate Count Enable.

Timer1 Gate can also be driven by multiple selectable sources.

#### 12.6.1 TIMER1 GATE COUNT ENABLE

The Timer1 Gate is enabled by setting the TMR1GE bit of the T1GCON register. The polarity of the Timer1 Gate is configured using the T1GPOL bit of the T1GCON register.

When Timer1 Gate (T1G) input is active, Timer1 will increment on the rising edge of the Timer1 clock source. When Timer1 Gate input is inactive, no incrementing will occur and Timer1 will hold the current count. See Figure 12-3 for timing details.

#### TABLE 12-3: TIMER1 GATE ENABLE SELECTIONS

| T1CLK      | T1GPOL | T1G | Timer1 Operation |
|------------|--------|-----|------------------|
| $\uparrow$ | 0      | 0   | Counts           |
| 1          | 0      | 1   | Holds Count      |
| $\uparrow$ | 1      | 0   | Holds Count      |
| $\uparrow$ | 1      | 1   | Counts           |

#### 12.6.2 TIMER1 GATE SOURCE SELECTION

The Timer1 Gate source can be selected from one of four different sources. Source selection is controlled by the T1GSS bits of the T1GCON register. The polarity for each available source is also selectable. Polarity selection is controlled by the T1GPOL bit of the T1GCON register.

#### TABLE 12-4: TIMER1 GATE SOURCES

| T1GSS | Timer1 Gate Source                                                    |
|-------|-----------------------------------------------------------------------|
| 00    | Timer1 Gate Pin                                                       |
| 01    | Overflow of Timer0<br>(TMR0 increments from FFh to 00h)               |
| 10    | Timer2 match PR2<br>(TMR2 increments to match PR2)                    |
| 11    | Count Enabled by WDT Overflow<br>(Watchdog Time-out interval expired) |

#### 12.6.2.1 T1G Pin Gate Operation

The T1G pin is one source for Timer1 Gate Control. It can be used to supply an external source to the Timer1 Gate circuitry.

#### 12.6.2.2 Timer0 Overflow Gate Operation

When Timer0 increments from FFh to 00h, a low-to-high pulse will automatically be generated and internally supplied to the Timer1 Gate circuitry.

#### 12.6.2.3 Timer2 Match Gate Operation

The TMR2 register will increment until it matches the value in the PR2 register. On the very next increment cycle, TMR2 will be reset to 00h. When this Reset occurs, a low-to-high pulse will automatically be generated and internally supplied to the Timer1 Gate circuitry.

#### 12.6.2.4 Watchdog Overflow Gate Operation

The Watchdog Timer oscillator, prescaler and counter will be automatically turned on when TMR1GE = 1 and T1GSS selects the WDT as a gate source for Timer1 (T1GSS = 11). TMR1ON does not factor into the oscillator, prescaler and counter enable. See Table 12-5.

The PSA and PS bits of the OPTION register still control what time-out interval is selected. Changing the prescaler during operation may result in a spurious capture.

Enabling the Watchdog Timer oscillator does not automatically enable a Watchdog Reset or Wake-up from Sleep upon counter overflow.

| Note: | When using the WDT as a gate source for     |
|-------|---------------------------------------------|
|       | limer1, operations that clear the Watchdog  |
|       | Timer (CLRWDT, SLEEP instructions) will     |
|       | affect the time interval being measured for |
|       | capacitive sensing. This includes waking    |
|       | from Sleep. All other interrupts that might |
|       | wake the device from Sleep should be        |
|       | disabled to prevent them from disturbing    |
|       | the measurement period.                     |

As the gate signal coming from the WDT counter will generate different pulse widths depending on if the WDT is enabled, when the CLRWDT instruction is executed, and so on, Toggle mode must be used. A specific sequence is required to put the device into the correct state to capture the next WDT counter interval.

#### 14.0 CAPACITIVE SENSING MODULE

The capacitive sensing module allows for an interaction with an end user without a mechanical interface. In a typical application, the capacitive sensing module is attached to a pad on a printed circuit board (PCB), which is electrically isolated from the end user. When the end user places their finger over the PCB pad, a capacitive load is added, causing a frequency shift in the capacitive sensing module. The capacitive sensing module requires software and at least one timer resource to determine the change in frequency. Key features of this module include:

- · Analog MUX for monitoring multiple inputs
- · Capacitive sensing oscillator
- Multiple timer resources
- Software control
- · Operation during Sleep

#### FIGURE 14-1: CAPACITIVE SENSING BLOCK DIAGRAM





#### FIGURE 16-7: SYNCHRONOUS TRANSMISSION (THROUGH TXEN)



#### TABLE 16-6: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION

| Name   | Bit 7                         | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1     | Bit 0     | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|--------|-------------------------------|--------|--------|--------|--------|--------|-----------|-----------|----------------------|---------------------------------|
| INTCON | GIE                           | PEIE   | TOIE   | INTE   | RBIE   | T0IF   | INTF      | RBIF      | 0000 000x            | 0000 000x                       |
| PIE1   | TMR1GIE                       | ADIE   | RCIE   | TXIE   | SSPIE  | CCP1IE | TMR2IE    | TMR1IE    | 0000 0000            | 0000 0000                       |
| PIR1   | TMR1GIF                       | ADIF   | RCIF   | TXIF   | SSPIF  | CCP1IF | TMR2IF    | TMR1IF    | 0000 0000            | 0000 0000                       |
| RCSTA  | SPEN                          | RX9    | SREN   | CREN   | ADDEN  | FERR   | OERR      | RX9D      | 0000 000x            | 0000 000x                       |
| SPBRG  | BRG7                          | BRG6   | BRG5   | BRG4   | BRG3   | BRG2   | BRG1      | BRG0      | 0000 0000            | 0000 0000                       |
| TRISC  | TRISC7                        | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1    | TRISC0    | 1111 1111            | 1111 1111                       |
| TXREG  | AUSART Transmit Data Register |        |        |        |        |        | 0000 0000 | 0000 0000 |                      |                                 |
| TXSTA  | CSRC                          | TX9    | TXEN   | SYNC   | —      | BRGH   | TRMT      | TX9D      | 0000 -010            | 0000 -010                       |

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Master Transmission.

#### 16.3.2 SYNCHRONOUS SLAVE MODE

The following bits are used to configure the AUSART for Synchronous slave operation:

- SYNC = 1
- CSRC = 0
- SREN = 0 (for transmit); SREN = 1 (for receive)
- CREN = 0 (for transmit); CREN = 1 (for receive)
- SPEN = 1

Setting the SYNC bit of the TXSTA register configures the device for synchronous operation. Clearing the CSRC bit of the TXSTA register configures the device as a slave. Clearing the SREN and CREN bits of the RCSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCSTA register enables the AUSART.

#### 16.3.2.1 AUSART Synchronous Slave Transmit

The operation of the Synchronous Master and Slave modes are identical (refer to **Section 16.3.1.2 "Synchronous Master Transmission")**, except in the case of the Sleep mode. If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur:

- 1. The first character will immediately transfer to the TSR register and transmit.
- 2. The second word will remain in TXREG register.
- 3. The TXIF bit will not be set.
- After the first character has been shifted out of TSR, the TXREG register will transfer the second character to the TSR and the TXIF bit will now be set.
- If the PEIE and TXIE bits are set, the interrupt will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will call the Interrupt Service Routine.
- 16.3.2.2 Synchronous Slave Transmission Setup:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. Clear the CREN and SREN bits.
- If using interrupts, ensure that the GIE and PEIE bits of the INTCON register are set and set the TXIE bit.
- 4. If 9-bit transmission is desired, set the TX9 bit.
- 5. Enable transmission by setting the TXEN bit.
- 6. Verify address detection is disabled by clearing the ADDEN bit of the RCSTA register.
- 7. If 9-bit transmission is selected, insert the Most Significant bit into the TX9D bit.
- 8. Start transmission by writing the Least Significant eight bits to the TXREG register.

| Name   | Bit 7                         | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1     | Bit 0     | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|--------|-------------------------------|--------|--------|--------|--------|--------|-----------|-----------|----------------------|---------------------------------|
| INTCON | GIE                           | PEIE   | TOIE   | INTE   | RBIE   | T0IF   | INTF      | RBIF      | 0000 000x            | 0000 000x                       |
| PIE1   | TMR1GIE                       | ADIE   | RCIE   | TXIE   | SSPIE  | CCP1IE | TMR2IE    | TMR1IE    | 0000 0000            | 0000 0000                       |
| PIR1   | TMR1GIF                       | ADIF   | RCIF   | TXIF   | SSPIF  | CCP1IF | TMR2IF    | TMR1IF    | 0000 0000            | 0000 0000                       |
| RCSTA  | SPEN                          | RX9    | SREN   | CREN   | ADDEN  | FERR   | OERR      | RX9D      | 0000 000X            | 0000 000X                       |
| TRISC  | TRISC7                        | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1    | TRISC0    | 1111 1111            | 1111 1111                       |
| TXREG  | AUSART Transmit Data Register |        |        |        |        |        | 0000 0000 | 0000 0000 |                      |                                 |
| TXSTA  | CSRC                          | TX9    | TXEN   | SYNC   | _      | BRGH   | TRMT      | TX9D      | 0000 -010            | 0000 -010                       |

#### TABLE 16-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Slave Transmission.

#### 17.2.10 CLOCK SYNCHRONIZATION

When the CKP bit is cleared, the SCL output is held low once it is sampled low. therefore, the CKP bit will not stretch the SCL line until an external  $I^2C$  master device has already asserted the SCL line low. The SCL output will remain low until the CKP bit is set and all other devices on the  $I^2C$  bus have released SCL. This ensures that a write to the CKP bit will not violate the minimum high time requirement for SCL (Figure 17-14).

#### 17.2.11 SLEEP OPERATION

While in Sleep mode, the  $I^2C$  module can receive addresses of data, and when an address match or complete byte transfer occurs, wake the processor from Sleep (if SSP interrupt is enabled).



#### FIGURE 17-14: CLOCK SYNCHRONIZATION TIMING

| MOVF             | Move f                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [label] MOVF f,d                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                                                                                                                     |  |  |  |  |  |  |
| Operation:       | (f) $\rightarrow$ (dest)                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| Description:     | The contents of register f is<br>moved to a destination dependent<br>upon the status of d. If $d = 0$ ,<br>destination is W register. If $d = 1$ ,<br>the destination is file register f<br>itself. $d = 1$ is useful to test a file<br>register since status flag Z is<br>affected |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| Example:         | MOVF FSR, 0                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|                  | After Instruction<br>W = value in FSR<br>register<br>Z = 1                                                                                                                                                                                                                          |  |  |  |  |  |  |

| MOVWF            | Move W to f                                |  |  |  |  |  |  |
|------------------|--------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] MOVWF f                   |  |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$                          |  |  |  |  |  |  |
| Operation:       | $(W) \rightarrow (f)$                      |  |  |  |  |  |  |
| Status Affected: | None                                       |  |  |  |  |  |  |
| Description:     | Move data from W register to register 'f'. |  |  |  |  |  |  |
| Words:           | 1                                          |  |  |  |  |  |  |
| Cycles:          | 1                                          |  |  |  |  |  |  |
| Example:         | MOVW OPTION<br>F                           |  |  |  |  |  |  |
|                  | Before Instruction                         |  |  |  |  |  |  |
|                  | OPTION = 0xFF                              |  |  |  |  |  |  |
|                  | W = 0x4F                                   |  |  |  |  |  |  |
|                  | After Instruction                          |  |  |  |  |  |  |
|                  | OPTION = 0X4F                              |  |  |  |  |  |  |
|                  | vv = 0x4F                                  |  |  |  |  |  |  |

| MOVLW            | Move literal to W                                                                         |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] MOVLW k                                                                  |  |  |  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                       |  |  |  |  |  |  |
| Operation:       | $k \rightarrow (W)$                                                                       |  |  |  |  |  |  |
| Status Affected: | None                                                                                      |  |  |  |  |  |  |
| Description:     | The 8-bit literal 'k' is loaded into W register. The "don't cares" will assemble as '0's. |  |  |  |  |  |  |
| Words:           | 1                                                                                         |  |  |  |  |  |  |
| Cycles:          | 1                                                                                         |  |  |  |  |  |  |
| Example:         | MOVLW 0x5A                                                                                |  |  |  |  |  |  |
|                  | After Instruction<br>W = 0x5A                                                             |  |  |  |  |  |  |

| NOP              | No Operation  |
|------------------|---------------|
| Syntax:          | [label] NOP   |
| Operands:        | None          |
| Operation:       | No operation  |
| Status Affected: | None          |
| Description:     | No operation. |
| Words:           | 1             |
| Cycles:          | 1             |
| Example:         | NOP           |









Note 1: If the A/D clock source is selected as RC, a time of TcY is added before the A/D clock starts. This allows the SLEEP instruction to be executed.

FIGURE 24-25: PIC16F722/3/4/6/7 TYPICAL IDD vs. Fosc OVER VDD, INTOSC MODE, VCAP =  $0.1 \mu F$ 















### 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | MILLIMETERS |      |          |      |
|----------------------------|-------------|------|----------|------|
| Dimension                  | MIN         | NOM  | MAX      |      |
| Contact Pitch              | E           |      | 0.65 BSC |      |
| Optional Center Pad Width  | W2          |      |          | 4.25 |
| Optional Center Pad Length | T2          |      |          | 4.25 |
| Contact Pad Spacing        | C1          |      | 5.70     |      |
| Contact Pad Spacing        | C2          |      | 5.70     |      |
| Contact Pad Width (X28)    | X1          |      |          | 0.37 |
| Contact Pad Length (X28)   | Y1          |      |          | 1.00 |
| Distance Between Pads      | G           | 0.20 |          |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2105A