



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | I²C, SPI, UART/USART                                                       |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 25                                                                         |
| Program Memory Size        | 7KB (4K x 14)                                                              |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 192 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 11x8b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                             |
| Supplier Device Package    | 28-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf723t-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# PIC16(L)F722/3/4/6/7



### TABLE 3-5: INITIALIZATION CONDITION FOR SPECIAL REGISTERS

| Condition                          | Program<br>Counter    | STATUS<br>Register | PCON<br>Register |
|------------------------------------|-----------------------|--------------------|------------------|
| Power-on Reset                     | 0000h                 | 0001 1xxx          | 0x               |
| MCLR Reset during normal operation | 0000h                 | 000u uuuu          | uu               |
| MCLR Reset during Sleep            | 0000h                 | 0001 Ouuu          | uu               |
| WDT Reset                          | 0000h                 | 0000 uuuu          | uu               |
| WDT Wake-up                        | PC + 1                | uuu0 0uuu          | uu               |
| Brown-out Reset                    | 0000h                 | 0001 1xxx          | 10               |
| Interrupt Wake-up from Sleep       | PC + 1 <sup>(1)</sup> | uuul Ouuu          | uu               |

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0'.

**Note 1:** When the wake-up is due to an interrupt and Global Interrupt Enable bit, GIE, is set, the PC is loaded with the interrupt vector (0004h) after execution of PC + 1.

### TABLE 3-6: SUMMARY OF REGISTERS ASSOCIATED WITH RESETS

| Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR,<br>BOR | Value on<br>all other<br>Resets <sup>(1)</sup> |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|----------------------|------------------------------------------------|
| STATUS | IRP   | RP1   | RP0   | TO    | PD    | Z     | DC    | С     | 0001 1xxx            | 000q quuu                                      |
| PCON   | —     | —     | —     | —     | —     | —     | POR   | BOR   | dd                   | uu                                             |

Legend: u = unchanged, x = unknown, - = unimplemented bit, reads as '0', q = value depends on condition. Shaded cells are not used by Resets.

**Note 1:** Other (non Power-up) Resets include MCLR Reset and Watchdog Timer Reset during normal operation.

### 6.2.1 ANSELA REGISTER

The ANSELA register (Register 6-4) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELA bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELA bits has no affect on digital output functions. A pin with TRIS clear and ANSEL set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

### REGISTER 6-4: ANSELA: PORTA ANALOG SELECT REGISTER

| U-0                                | U-0 | R/W-1 | R/W-1            | R/W-1            | R/W-1           | R/W-1 | R/W-1 |
|------------------------------------|-----|-------|------------------|------------------|-----------------|-------|-------|
| —                                  | _   | ANSA5 | ANSA4            | ANSA3            | ANSA2           | ANSA1 | ANSA0 |
| bit 7                              |     | •     |                  |                  |                 |       | bit 0 |
|                                    |     |       |                  |                  |                 |       |       |
| Legend:                            |     |       |                  |                  |                 |       |       |
| R = Readable bit W = Writable bit  |     |       | U = Unimpler     | nented bit, read | l as '0'        |       |       |
| -n = Value at POR '1' = Bit is set |     |       | '0' = Bit is cle | ared             | x = Bit is unkr | nown  |       |

bit 7-6 Unimplemented: Read as '0'

bit 5-0 **ANSA<5:0>**: Analog Select between Analog or Digital Function on pins RA<5:0>, respectively 0 = Digital I/O. Pin is assigned to port or Digital special function.

1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital Input buffer disabled.

**Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

# PIC16(L)F722/3/4/6/7



## 12.11 Timer1 Control Register

The Timer1 Control register (T1CON), shown in Register 12-1, is used to control Timer1 and select the various features of the Timer1 module.

### REGISTER 12-1: T1CON: TIMER1 CONTROL REGISTER

| R/W-0   | R/W-0   | R/W-0   | R/W-0   | R/W-0   | R/W-0  | U-0 | R/W-0  |
|---------|---------|---------|---------|---------|--------|-----|--------|
| TMR1CS1 | TMR1CS0 | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | _   | TMR1ON |
| bit 7   |         |         |         |         |        |     | bit 0  |

| Legend:           |                  |                            |                    |
|-------------------|------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

| bit 7-6 | TMR1CS<1:0>: Timer1 Clock Source Select bits                                         |
|---------|--------------------------------------------------------------------------------------|
|         | 11 = Timer1 clock source is Capacitive Sensing Oscillator (CAPOSC)                   |
|         | 10 = Timer1 clock source is pin or oscillator:                                       |
|         | $\underline{\text{If } \text{T1OSCEN} = 0}$                                          |
|         | External clock from T1CKI pin (on the rising edge)                                   |
|         | $\frac{\text{If } 110\text{SUEN} = 1}{\text{Crustel excillator on T10SUT10SO pine}}$ |
|         | 01 – Timer1 clock source is system clock (FOSC)                                      |
|         | 00 = Timer1 clock source is instruction clock (FOSC/4)                               |
| bit 5-4 | T1CKPS<1:0>: Timer1 Input Clock Prescale Select bits                                 |
|         | 11 = 1.8 Prescale value                                                              |
|         | 10 = 1:4 Prescale value                                                              |
|         | 01 = 1:2 Prescale value                                                              |
|         | 00 = 1:1 Prescale value                                                              |
| bit 3   | T1OSCEN: LP Oscillator Enable Control bit                                            |
|         | 1 = Dedicated Timer1 oscillator circuit enabled                                      |
|         | 0 = Dedicated Timer1 oscillator circuit disabled                                     |
| bit 2   | T1SYNC: Timer1 External Clock Input Synchronization Control bit                      |
|         | <u>TMR1CS&lt;1:0&gt; = <math>1X</math></u>                                           |
|         | 1 = Do not synchronize external clock input                                          |
|         | 0 = Synchronize external clock input with system clock (FOSC)                        |
|         | TMR1CS<1:0> = 0X                                                                     |
|         | This bit is ignored. Timer1 uses the internal clock when TMR1CS<1:0> = $1X$ .        |
| bit 1   | Unimplemented: Read as '0'                                                           |
| bit 0   | TMR10N: Timer1 On bit                                                                |
|         | 1 = Enables Timer1                                                                   |
|         | 0 = Stops Timer1                                                                     |
|         | Clears Timer1 Gate flip-flop                                                         |

| Name    | Bit 7       | Bit 6          | Bit 5         | Bit 4          | Bit 3                   | Bit 2        | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|---------|-------------|----------------|---------------|----------------|-------------------------|--------------|--------|--------|----------------------|---------------------------------|
| ANSELB  | —           | —              | ANSB5         | ANSB4          | ANSB3                   | ANSB2        | ANSB1  | ANSB0  | 11 1111              | 11 1111                         |
| CCP1CON | _           | _              | DC1B1         | DC1B0          | CCP1M3                  | CCP1M2       | CCP1M1 | CCP1M0 | 00 0000              | 00 0000                         |
| CCP2CON | _           | _              | DC2B1         | DC2B0          | CCP2M3                  | CCP2M2       | CCP2M1 | CCP2M0 | 00 0000              | 00 0000                         |
| INTCON  | GIE         | PEIE           | T0IE          | INTE           | RBIE                    | T0IF         | INTF   | RBIF   | 0000 000x            | 0000 000x                       |
| PIE1    | TMR1GIE     | ADIE           | RCIE          | TXIE           | SSPIE                   | CCP1IE       | TMR2IE | TMR1IE | 0000 0000            | 0000 0000                       |
| PIR1    | TMR1GIF     | ADIF           | RCIF          | TXIF           | SSPIF                   | CCP1IF       | TMR2IF | TMR1IF | 0000 0000            | 0000 0000                       |
| PORTB   | RB7         | RB6            | RB5           | RB4            | RB3                     | RB2          | RB1    | RB0    | xxxx xxxx            | xxxx xxxx                       |
| TMR1H   | Holding Reg | gister for the | Most Signific | ant Byte of th | he 16-bit TMI           | R1 Register  |        |        | XXXX XXXX            | uuuu uuuu                       |
| TMR1L   | Holding Reg | gister for the | Least Signifi | cant Byte of   | the 16-bit TM           | IR1 Register |        |        | xxxx xxxx            | uuuu uuuu                       |
| TRISB   | TRISB7      | TRISB6         | TRISB5        | TRISB4         | TRISB3                  | TRISB2       | TRISB1 | TRISB0 | 1111 1111            | 1111 1111                       |
| TRISC   | TRISC7      | TRISC6         | TRISC5        | TRISC4         | TRISC3                  | TRISC2       | TRISC1 | TRISC0 | 1111 1111            | 1111 1111                       |
| T1CON   | TMR1CS1     | TMR1CS0        | T1CKPS1       | T1CKPS0        | T1OSCEN                 | T1SYNC       | _      | TMR10N | 0000 00-0            | uuuu uu-u                       |
| T1GCON  | TMR1GE      | T1GPOL         | T1GTM         | T1GSPM         | T <u>1GGO</u> /<br>DONE | T1GVAL       | T1GSS1 | T1GSS0 | 0000 0x00            | uuuu uxuu                       |

### TABLE 12-6: SUMMARY OF REGISTERS ASSOCIATED WITH TIMER1

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Timer1 module.

### 15.1 Capture Mode

In Capture mode, CCPRxH:CCPRxL captures the 16-bit value of the TMR1 register when an event occurs on pin CCPx. An event is defined as one of the following and is configured by the CCPxM<3:0> bits of the CCPxCON register:

- Every falling edge
- Every rising edge
- Every 4th rising edge
- Every 16th rising edge

When a capture is made, the Interrupt Request Flag bit CCPxIF of the PIRx register is set. The interrupt flag must be cleared in software. If another capture occurs before the value in the CCPRxH, CCPRxL register pair is read, the old captured value is overwritten by the new captured value (refer to Figure 15-1).

### 15.1.1 CCPx PIN CONFIGURATION

In Capture mode, the CCPx pin should be configured as an input by setting the associated TRIS control bit.

Either RC1 or RB3 can be selected as the CCP2 pin. Refer to **Section 6.1** "Alternate Pin Function" for more information.

**Note:** If the CCPx pin is configured as an output, a write to the port can cause a capture condition.

### FIGURE 15-1: CAPTURE MODE OPERATION BLOCK DIAGRAM



### 15.1.2 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode or Synchronized Counter mode for the CCP module to use the capture feature. In Asynchronous Counter mode or when Timer1 is clocked at Fosc, the capture operation may not work.

### 15.1.3 SOFTWARE INTERRUPT

When the Capture mode is changed, a false capture interrupt may be generated. The user should keep the CCPxIE interrupt enable bit of the PIEx register clear to avoid false interrupts. Additionally, the user should clear the CCPxIF interrupt flag bit of the PIRx register following any change in operating mode.

Note: Clocking Timer1 from the system clock (Fosc) should not be used in Capture Mode. In order for Capture Mode to recognize the trigger event on the CCPx pin, Timer1 must be clocked from the Instruction Clock (Fosc/4) or from an external clock source.

### 15.1.4 CCP PRESCALER

There are four prescaler settings specified by the CCPxM<3:0> bits of the CCPxCON register. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. Any Reset will clear the prescaler counter.

Switching from one capture prescaler to another does not clear the prescaler and may generate a false interrupt. To avoid this unexpected operation, turn the module off by clearing the CCPxCON register before changing the prescaler (refer to Example 15-1).

### EXAMPLE 15-1: CHANGING BETWEEN CAPTURE PRESCALERS

| BANKSEI | CCP1CON     | ;Set Bank bits to point |
|---------|-------------|-------------------------|
|         |             | ;to CCP1CON             |
| CLRF    | CCP1CON     | ;Turn CCP module off    |
| MOVLW   | NEW_CAPT_PS | ;Load the W reg with    |
|         |             | ; the new prescaler     |
|         |             | ; move value and CCP ON |
| MOVWF   | CCP1CON     | ;Load CCP1CON with this |
|         |             | ; value                 |
|         |             |                         |

### 15.1.5 CAPTURE DURING SLEEP

Capture mode depends upon the Timer1 module for proper operation. There are two options for driving the Timer1 module in Capture mode. It can be driven by the instruction clock (FOSC/4), or by an external clock source.

If Timer1 is clocked by FOSC/4, then Timer1 will not increment during Sleep. When the device wakes from Sleep, Timer1 will continue from its previous state.

If Timer1 is clocked by an external clock source, then Capture mode will operate as defined in **Section 15.1** "**Capture Mode**".

| Name    | Bit 7                                                                          | Bit 6       | Bit 5          | Bit 4   | Bit 3                   | Bit 2  | Bit 1   | Bit 0     | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|---------|--------------------------------------------------------------------------------|-------------|----------------|---------|-------------------------|--------|---------|-----------|----------------------|---------------------------------|
| ADCON0  | —                                                                              | —           | CHS3           | CHS2    | CHS1                    | CHS0   | GO/DONE | ADON      | 00 0000              | 00 0000                         |
| ANSELB  | —                                                                              | _           | ANSB5          | ANSB4   | ANSB3                   | ANSB2  | ANSB1   | ANSB0     | 11 1111              | 11 1111                         |
| APFCON  | —                                                                              | _           | —              |         | —                       | —      | SSSEL   | CCP2SEL   | 00                   | 00                              |
| CCP1CON | —                                                                              | —           | DC1B1          | DC1B0   | CCP1M3                  | CCP1M2 | CCP1M1  | CCP1M0    | 00 0000              | 00 0000                         |
| CCP2CON | —                                                                              | —           | DC2B1          | DC2B0   | CCP2M3                  | CCP2M2 | CCP2M1  | CCP2M0    | 00 0000              | 00 0000                         |
| CCPRxL  | Capture/Con                                                                    | npare/PWM R | Register X Lov | v Byte  |                         |        |         |           | xxxx xxxx            | uuuu uuuu                       |
| CCPRxH  | Capture/Con                                                                    | npare/PWM R | Register X Hig | h Byte  |                         |        |         |           | xxxx xxxx            | uuuu uuuu                       |
| INTCON  | GIE                                                                            | PEIE        | T0IE           | INTE    | RBIE                    | T0IF   | INTF    | RBIF      | 0000 000x            | 0000 000x                       |
| PIE1    | TMR1GIE                                                                        | ADIE        | RCIE           | TXIE    | SSPIE                   | CCP1IE | TMR2IE  | TMR1IE    | 0000 0000            | 0000 0000                       |
| PIE2    | —                                                                              | —           | —              | -       | —                       | —      | —       | CCP2IE    | 0                    | 0                               |
| PIR1    | TMR1GIF                                                                        | ADIF        | RCIF           | TXIF    | SSPIF                   | CCP1IF | TMR2IF  | TMR1IF    | 0000 0000            | 0000 0000                       |
| PIR2    | —                                                                              | —           | —              | -       | —                       | —      | —       | CCP2IF    | 0                    | 0                               |
| T1CON   | TMR1CS1                                                                        | TMR1CS0     | T1CKPS1        | T1CKPS0 | T1OSCEN                 | T1SYNC | —       | TMR10N    | 0000 00-0            | uuuu uu-u                       |
| T1GCON  | TMR1GE                                                                         | T1GPOL      | T1GTM          | T1GSPM  | T <u>1GGO</u> /<br>DONE | T1GVAL | T1GSS1  | T1GSS0    | 0000 0x00            | 00x0 0x00                       |
| TMR1L   | IL Holding Register for the Least Significant Byte of the 16-bit TMR1 Register |             |                |         |                         |        |         | xxxx xxxx | uuuu uuuu            |                                 |
| TMR1H   | H Holding Register for the Most Significant Byte of the 16-bit TMR1 Register   |             |                |         |                         |        |         |           | xxxx xxxx            | uuuu uuuu                       |
| TRISB   | TRISB7                                                                         | TRISB6      | TRISB5         | TRISB4  | TRISB3                  | TRISB2 | TRISB1  | TRISB0    | 1111 1111            | 1111 1111                       |
| TRISC   | TRISC7                                                                         | TRISC6      | TRISC5         | TRISC4  | TRISC3                  | TRISC2 | TRISC1  | TRISC0    | 1111 1111            | 1111 1111                       |

| TABLE 15-4: | SUMMARY OF REGISTERS ASSOCIATED WITH COMPARE |
|-------------|----------------------------------------------|
| -           |                                              |

Legend: - = Unimplemented locations, read as '0', u = unchanged, x = unknown. Shaded cells are not used by the Compare.

### 16.1.2.4 Receive Framing Error

Each character in the receive FIFO buffer has a corresponding framing error Status bit. A framing error indicates that a Stop bit was not seen at the expected time. The framing error status is accessed via the FERR bit of the RCSTA register. The FERR bit represents the status of the top unread character in the receive FIFO. Therefore, the FERR bit must be read before reading the RCREG.

The FERR bit is read-only and only applies to the top unread character in the receive FIFO. A framing error (FERR = 1) does not preclude reception of additional characters. It is not necessary to clear the FERR bit. Reading the next character from the FIFO buffer will advance the FIFO to the next character and the next corresponding framing error.

The FERR bit can be forced clear by clearing the SPEN bit of the RCSTA register which resets the AUSART. Clearing the CREN bit of the RCSTA register does not affect the FERR bit. A framing error by itself does not generate an interrupt.

| Note: | If all receive characters in the receive  |
|-------|-------------------------------------------|
|       | FIFO have framing errors, repeated reads  |
|       | of the RCREG will not clear the FERR bit. |

### 16.1.2.5 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before the FIFO is accessed. When this happens the OERR bit of the RCSTA register is set. The characters already in the FIFO buffer can be read but no additional characters will be received until the error is cleared. The error must be cleared by either clearing the CREN bit of the RCSTA register or by setting the AUSART by clearing the SPEN bit of the RCSTA register.

### 16.1.2.6 Receiving 9-bit Characters

The AUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set the AUSART will shift nine bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth and Most Significant data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the eight Least Significant bits from the RCREG.

### 16.1.2.7 Address Detection

A special Address Detection mode is available for use when multiple receivers share the same transmission line, such as in RS-485 systems. Address detection is enabled by setting the ADDEN bit of the RCSTA register.

Address detection requires 9-bit character reception. When address detection is enabled, only characters with the ninth data bit set will be transferred to the receive FIFO buffer, thereby setting the RCIF interrupt bit of the PIR1 register. All other characters will be ignored.

Upon receiving an address character, user software determines if the address matches its own. Upon address match, user software must disable address detection by clearing the ADDEN bit before the next Stop bit occurs. When user software detects the end of the message, determined by the message protocol used, software places the receiver back into the Address Detection mode by setting the ADDEN bit.

## 16.3.2.3 AUSART Synchronous Slave Reception

The operation of the Synchronous Master and Slave modes is identical (Section 16.3.1.4 "Synchronous Master Reception"), with the following exceptions:

- Sleep
- CREN bit is always set, therefore the receiver is never Idle
- SREN bit, which is a "don't care" in Slave mode

A character may be received while in Sleep mode by setting the CREN bit prior to entering Sleep. Once the word is received, the RSR register will transfer the data to the RCREG register. If the RCIE interrupt enable bit of the PIE1 register is set, the interrupt generated will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will branch to the interrupt vector.

- 16.3.2.4 Synchronous Slave Reception Setup:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 3. If 9-bit reception is desired, set the RX9 bit.
- 4. Verify address detection is disabled by clearing the ADDEN bit of the RCSTA register.
- 5. Set the CREN bit to enable reception.
- The RCIF bit of the PIR1 register will be set when reception is complete. An interrupt will be generated if the RCIE bit of the PIE1 register was set.
- 7. If 9-bit mode is enabled, retrieve the Most Significant bit from the RX9D bit of the RCSTA register.
- 8. Retrieve the eight Least Significant bits from the receive FIFO by reading the RCREG register.
- 9. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register.

| Name   | Bit 7                           | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1     | Bit 0     | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|--------|---------------------------------|--------|--------|--------|--------|--------|-----------|-----------|----------------------|---------------------------------|
| INTCON | GIE                             | PEIE   | TOIE   | INTE   | RBIE   | T0IF   | INTF      | RBIF      | 0000 000x            | 0000 000x                       |
| PIE1   | TMR1GIE                         | ADIE   | RCIE   | TXIE   | SSPIE  | CCP1IE | TMR2IE    | TMR1IE    | 0000 0000            | 0000 0000                       |
| PIR1   | TMR1GIF                         | ADIF   | RCIF   | TXIF   | SSPIF  | CCP1IF | TMR2IF    | TMR1IF    | 0000 0000            | 0000 0000                       |
| RCREG  | EG AUSART Receive Data Register |        |        |        |        |        | 0000 0000 | 0000 0000 |                      |                                 |
| RCSTA  | SPEN                            | RX9    | SREN   | CREN   | ADDEN  | FERR   | OERR      | RX9D      | 0000 000X            | 0000 000X                       |
| TRISC  | TRISC7                          | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1    | TRISC0    | 1111 1111            | 1111 1111                       |
| TXSTA  | CSRC                            | TX9    | TXEN   | SYNC   | _      | BRGH   | TRMT      | TX9D      | 0000 -010            | 0000 -010                       |

### TABLE 16-9: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Slave Reception.

| R/W-                                            | 0 R/W-0                                                                                      | R/W-0                                                                                                          | R/W-0                                                                                      | R/W-0                                                                | R/W-0                                                                       | R/W-0                                                                     | R/W-0                                                                |  |
|-------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------|--|
| WCO                                             | L SSPOV                                                                                      | SSPEN                                                                                                          | CKP                                                                                        | SSPM3                                                                | SSPM2                                                                       | SSPM1                                                                     | SSPM0                                                                |  |
| bit 7                                           | ·                                                                                            |                                                                                                                | •                                                                                          | ·                                                                    | •                                                                           | •                                                                         | bit 0                                                                |  |
| Levent                                          |                                                                                              |                                                                                                                |                                                                                            |                                                                      |                                                                             |                                                                           |                                                                      |  |
| Legena:                                         | labla bit                                                                                    | M = M/ritabla                                                                                                  | hit                                                                                        | II – Unimploi                                                        | monted bit read                                                             | 1 25 '0'                                                                  |                                                                      |  |
|                                                 |                                                                                              | 41' - Bit is set                                                                                               | DIL                                                                                        | $0^{\circ} = 0^{\circ}$                                              | ared                                                                        | x - Bit is unknown                                                        |                                                                      |  |
|                                                 |                                                                                              | 1 - Dit 13 36t                                                                                                 |                                                                                            |                                                                      |                                                                             |                                                                           |                                                                      |  |
| bit 7                                           | WCOL: Write                                                                                  | Collision Dete                                                                                                 | ct bit                                                                                     |                                                                      |                                                                             |                                                                           |                                                                      |  |
|                                                 | 1 = The SSP<br>software)                                                                     | PBUF register is                                                                                               | s written while                                                                            | e it is still transr                                                 | nitting the previ                                                           | ous word (mus                                                             | t be cleared in                                                      |  |
|                                                 | 0 = No collisi                                                                               | ion                                                                                                            |                                                                                            |                                                                      |                                                                             |                                                                           |                                                                      |  |
| bit 6                                           | SSPOV: Rece                                                                                  | eive Overflow I                                                                                                | ndicator bit                                                                               |                                                                      |                                                                             |                                                                           |                                                                      |  |
|                                                 | 1 = A new by<br>overflow,<br>the SSP<br>overflow<br>SSPBUF<br>0 = No overfl                  | yte is received<br>the data in SS<br>BUF, even if o<br>bit is not set s<br>register.<br>low                    | while the SS<br>PSR is lost. (<br>only transmitt<br>ince each ne                           | PBUF register<br>Overflow can or<br>ing data, to a<br>w reception (a | is still holding<br>hly occur in Slav<br>void setting ov<br>nd transmission | the previous da<br>ve mode. The u<br>erflow. In Mas<br>i) is initiated by | ata. In case of<br>user must read<br>ter mode, the<br>writing to the |  |
| bit 5 SSPEN: Synchronous Serial Port Enable bit |                                                                                              |                                                                                                                |                                                                                            |                                                                      |                                                                             |                                                                           |                                                                      |  |
|                                                 | 1 = Enables s<br>0 = Disables                                                                | serial port and o<br>serial port and                                                                           | configures SC<br>configures the                                                            | CK, SDO and S<br>ese pins as I/O                                     | DI as serial por<br>port pins                                               | t pins <sup>(1)</sup>                                                     |                                                                      |  |
| bit 4                                           | CKP: Clock F                                                                                 | Polarity Select b                                                                                              | oit                                                                                        |                                                                      |                                                                             |                                                                           |                                                                      |  |
|                                                 | 1 = Idle state<br>0 = Idle state                                                             | for clock is a h<br>for clock is a lo                                                                          | igh level<br>w level                                                                       |                                                                      |                                                                             |                                                                           |                                                                      |  |
| bit 3-0                                         | SSPM<3:0>:                                                                                   | Synchronous S                                                                                                  | Serial Port Mo                                                                             | de Select bits                                                       |                                                                             |                                                                           |                                                                      |  |
|                                                 | 0000 = SPI M<br>0001 = SPI M<br>0010 = SPI M<br>0011 = SPI S<br>0100 = SPI S<br>0101 = SPI S | Master mode, cl<br>Master mode, cl<br>Master mode, cl<br>Master mode, cl<br>Slave mode, clo<br>Slave mode, clo | ock = Fosc/4<br>ock = Fosc/1<br>ock = Fosc/6<br>ock = TMR2<br>ck = SCK pin<br>ck = SCK pin | 4<br>6<br>64<br>64<br>0. <u>SS</u> pin contro<br>1. SS pin contro    | l enabled<br>I disabled. SS c                                               | can be used as                                                            | I/O pin.                                                             |  |
| Note 1:                                         | When enabled, the                                                                            | ese pins must b                                                                                                | e properly co                                                                              | onfigured as inp                                                     | out or output.                                                              |                                                                           |                                                                      |  |

### REGISTER 17-1: SSPCON: SYNC SERIAL PORT CONTROL REGISTER (SPI MODE)

### 17.2 I<sup>2</sup>C Mode

The SSP module, in  $I^2C$  mode, implements all slave functions, except general call support. It provides interrupts on Start and Stop bits in hardware to facilitate firmware implementations of the master functions. The SSP module implements the  $I^2C$  Standard mode specifications:

- I<sup>2</sup>C Slave mode (7-bit address)
- I<sup>2</sup>C Slave mode (10-bit address)
- Start and Stop bit interrupts enabled to support firmware Master mode
- Address masking

Two pins are used for data transfer; the SCL pin (clock line) and the SDA pin (data line). The user must configure the two pin's data direction bits as inputs in the appropriate TRIS register. Upon enabling  $I^2C$  mode, the  $I^2C$  slew rate limiters in the I/O pads are controlled by the SMP bit of SSPSTAT register. The SSP module functions are enabled by setting the SSPEN bit of SSPCON register.

Data is sampled on the rising edge and shifted out on the falling edge of the clock. This ensures that the SDA signal is valid during the SCL high time. The SCL clock input must have minimum high and low times for proper operation. Refer to **Section 23.0** "**Electrical Specifications**".

## FIGURE 17-7: I<sup>2</sup>C MODE BLOCK DIAGRAM



## FIGURE 17-8: TYPICAL I<sup>2</sup>C

### CONNECTIONS



The SSP module has six registers for  $\mathsf{I}^2\mathsf{C}$  operation. They are:

- SSP Control (SSPCON) register
- SSP Status (SSPSTAT) register
- Serial Receive/Transmit Buffer (SSPBUF) register
- SSP Shift Register (SSPSR), not directly accessible
- SSP Address (SSPADD) register
- SSP Address Mask (SSPMSK) register

### 17.2.1 HARDWARE SETUP

Selection of  $I^2C$  mode, with the SSPEN bit of the SSPCON register set, forces the SCL and SDA pins to be open drain, provided these pins are programmed as inputs by setting the appropriate TRISC bits. The SSP module will override the input state with the output data, when required, such as for Acknowledge and slave-transmitter sequences.

**Note:** Pull-up resistors must be provided externally to the SCL and SDA pins for proper operation of the I<sup>2</sup>C module

### 17.2.10 CLOCK SYNCHRONIZATION

When the CKP bit is cleared, the SCL output is held low once it is sampled low. therefore, the CKP bit will not stretch the SCL line until an external  $I^2C$  master device has already asserted the SCL line low. The SCL output will remain low until the CKP bit is set and all other devices on the  $I^2C$  bus have released SCL. This ensures that a write to the CKP bit will not violate the minimum high time requirement for SCL (Figure 17-14).

### 17.2.11 SLEEP OPERATION

While in Sleep mode, the  $I^2C$  module can receive addresses of data, and when an address match or complete byte transfer occurs, wake the processor from Sleep (if SSP interrupt is enabled).



### FIGURE 17-14: CLOCK SYNCHRONIZATION TIMING

### 23.2 DC Characteristics: PIC16(L)F722/3/4/6/7-I/E (Industrial, Extended) (Continued)

| PIC16LF722/3/4/6/7                     |                                |   | $ \begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for extended} \end{array} $ |      |       |            |                                                                              |  |  |  |
|----------------------------------------|--------------------------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------|------------------------------------------------------------------------------|--|--|--|
| PIC16F722/3/4/6/7                      |                                |   | $\begin{array}{l} \mbox{Standard Operating Conditions (un}\\ \mbox{Operating temperature} & -40^\circ C \leq T\\ -40^\circ C \leq T \end{array}$                                                                                                                 |      |       |            | ess otherwise stated)<br>A ≤ +85°C for industrial<br>A ≤ +125°C for extended |  |  |  |
| Param                                  | Device<br>Characteristics Min. |   | Tynt                                                                                                                                                                                                                                                             | Max. | Units | Conditions |                                                                              |  |  |  |
| No.                                    |                                |   | .961                                                                                                                                                                                                                                                             |      |       | Vdd        | Note                                                                         |  |  |  |
| Supply Current (IDD) <sup>(1, 2)</sup> |                                |   |                                                                                                                                                                                                                                                                  |      |       |            |                                                                              |  |  |  |
| D014                                   | —                              |   | 290                                                                                                                                                                                                                                                              | 330  | μA    | 1.8        | Fosc = 4 MHz                                                                 |  |  |  |
|                                        |                                |   | 460                                                                                                                                                                                                                                                              | 500  | μA    | 3.0        | EC Oscillator mode                                                           |  |  |  |
| D014                                   |                                | _ | 300                                                                                                                                                                                                                                                              | 430  | μA    | 1.8        | Fosc = 4 MHz                                                                 |  |  |  |
|                                        | -                              |   | 450                                                                                                                                                                                                                                                              | 655  | μA    | 3.0        | EC Oscillator mode (Note 5)                                                  |  |  |  |
|                                        |                                |   | 500                                                                                                                                                                                                                                                              | 730  | μA    | 5.0        |                                                                              |  |  |  |
| D015                                   |                                |   | 100                                                                                                                                                                                                                                                              | 130  | μA    | 1.8        | Fosc = 500 kHz                                                               |  |  |  |
|                                        |                                |   | 120                                                                                                                                                                                                                                                              | 150  | μA    | 3.0        | MFINTOSC mode                                                                |  |  |  |
| D015                                   |                                |   | 115                                                                                                                                                                                                                                                              | 195  | μΑ    | 1.8        | Fosc = 500 kHz                                                               |  |  |  |
|                                        |                                |   | 135                                                                                                                                                                                                                                                              | 200  | μA    | 3.0        | MFINTOSC mode (Note 5)                                                       |  |  |  |
|                                        |                                |   | 150                                                                                                                                                                                                                                                              | 220  | μA    | 5.0        |                                                                              |  |  |  |
| D016                                   |                                |   | 650                                                                                                                                                                                                                                                              | 800  | μΑ    | 1.8        | Fosc = 8 MHz                                                                 |  |  |  |
|                                        |                                |   | 1000                                                                                                                                                                                                                                                             | 1200 | μA    | 3.0        | HFINTOSC mode                                                                |  |  |  |
| D016                                   |                                |   | 625                                                                                                                                                                                                                                                              | 850  | μA    | 1.8        | Fosc = 8 MHz                                                                 |  |  |  |
|                                        |                                |   | 1000                                                                                                                                                                                                                                                             | 1200 | μΑ    | 3.0        | HFINTOSC mode (Note 5)                                                       |  |  |  |
|                                        |                                | _ | 1100                                                                                                                                                                                                                                                             | 1500 | μA    | 5.0        |                                                                              |  |  |  |
| D017                                   |                                |   | 1.0                                                                                                                                                                                                                                                              | 1.2  | mA    | 1.8        | Fosc = 16 MHz                                                                |  |  |  |
|                                        |                                | — | 1.5                                                                                                                                                                                                                                                              | 1.85 | mA    | 3.0        | HFINTOSC mode                                                                |  |  |  |
| D017                                   |                                |   | 1                                                                                                                                                                                                                                                                | 1.2  | mA    | 1.8        | Fosc = 16 MHz                                                                |  |  |  |
|                                        | _                              |   | 1.5                                                                                                                                                                                                                                                              | 1.7  | mA    | 3.0        | HFINTOSC mode (Note 5)                                                       |  |  |  |
|                                        |                                |   | 1.7                                                                                                                                                                                                                                                              | 2.1  | mA    | 5.0        |                                                                              |  |  |  |
| D018                                   |                                |   | 210                                                                                                                                                                                                                                                              | 240  | μA    | 1.8        | Fosc = 4 MHz                                                                 |  |  |  |
|                                        |                                | — | 340                                                                                                                                                                                                                                                              | 380  | μA    | 3.0        | EXTRC mode (Note 3, Note 5)                                                  |  |  |  |
| D018                                   |                                |   | 225                                                                                                                                                                                                                                                              | 320  | μA    | 1.8        | Fosc = 4 MHz                                                                 |  |  |  |
|                                        |                                |   | 360                                                                                                                                                                                                                                                              | 445  | μA    | 3.0        | EXTRC mode (Note 3, Note 5)                                                  |  |  |  |
|                                        |                                |   | 410                                                                                                                                                                                                                                                              | 650  | μA    | 5.0        |                                                                              |  |  |  |
| D019                                   |                                |   | 1.6                                                                                                                                                                                                                                                              | 1.9  | mA    | 3.0        | Fosc = 20 MHz                                                                |  |  |  |
|                                        |                                |   | 2.0                                                                                                                                                                                                                                                              | 2.8  | mA    | 3.6        | HS Oscillator mode                                                           |  |  |  |
| D019                                   |                                |   | 1.6                                                                                                                                                                                                                                                              | 2    | mA    | 3.0        | Fosc = 20 MHz                                                                |  |  |  |
|                                        |                                | — | 1.9                                                                                                                                                                                                                                                              | 3.2  | mA    | 5.0        | HS Oscillator mode (Note 5)                                                  |  |  |  |

**Note 1:** The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT disabled.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption.

**3:** For RC oscillator configurations, current through REXT is not included. The current through the resistor can be extended by the formula IR = VDD/2REXT (mA) with REXT in kΩ.

4: FVR and BOR are disabled.

5: 0.1 μF capacitor on VCAP (RA0).

#### 23.5 **Thermal Considerations**

| Standar<br>Operatin | d Operating | <b>Conditions (unless otherwise stated)</b><br>re $-40^{\circ}C \le TA \le +125^{\circ}C$ |      |       |                                                          |
|---------------------|-------------|-------------------------------------------------------------------------------------------|------|-------|----------------------------------------------------------|
| Param<br>No.        | Sym.        | Characteristic                                                                            | Тур. | Units | Conditions                                               |
| TH01                | θJA         | Thermal Resistance Junction to Ambient                                                    | 60   | °C/W  | 28-pin SPDIP package                                     |
|                     |             |                                                                                           | 80   | °C/W  | 28-pin SOIC package                                      |
|                     |             |                                                                                           | 90   | °C/W  | 28-pin SSOP package                                      |
|                     |             |                                                                                           | 27.5 | °C/W  | 28-pin UQFN 4x4mm package                                |
|                     |             |                                                                                           | 27.5 | °C/W  | 28-pin QFN 6x6mm package                                 |
|                     |             |                                                                                           | 47.2 | °C/W  | 40-pin PDIP package                                      |
|                     |             |                                                                                           | 46   | °C/W  | 44-pin TQFP package                                      |
|                     |             |                                                                                           | 24.4 | °C/W  | 44-pin QFN 8x8mm package                                 |
| TH02                | θJC         | Thermal Resistance Junction to Case                                                       | 31.4 | °C/W  | 28-pin SPDIP package                                     |
|                     |             |                                                                                           | 24   | °C/W  | 28-pin SOIC package                                      |
|                     |             |                                                                                           | 24   | °C/W  | 28-pin SSOP package                                      |
|                     |             |                                                                                           | 24   | °C/W  | 28-pin UQFN 4x4mm package                                |
|                     |             |                                                                                           | 24   | °C/W  | 28-pin QFN 6x6mm package                                 |
|                     |             |                                                                                           | 24.7 | °C/W  | 40-pin PDIP package                                      |
|                     |             |                                                                                           | 14.5 | °C/W  | 44-pin TQFP package                                      |
|                     |             |                                                                                           | 20   | °C/W  | 44-pin QFN 8x8mm package                                 |
| TH03                | Тјмах       | Maximum Junction Temperature                                                              | 150  | °C    |                                                          |
| TH04                | PD          | Power Dissipation                                                                         | —    | W     | PD = PINTERNAL + PI/O                                    |
| TH05                | PINTERNAL   | Internal Power Dissipation                                                                | _    | W     | PINTERNAL = IDD x VDD <sup>(1)</sup>                     |
| TH06                | Pi/o        | I/O Power Dissipation                                                                     | _    | W     | $PI/O = \Sigma (IOL * VOL) + \Sigma (IOH * (VDD - VOH))$ |
| TH07                | Pder        | Derated Power                                                                             | _    | W     | Pder = PDmax (Tj - Ta)/θja <sup>(2)</sup>                |

Note 1: IDD is current to run the chip alone without driving any load on the output pins.

**2:** TA = Ambient Temperature

**3:** T<sub>J</sub> = Junction Temperature



### FIGURE 24-9: PIC16F722/3/4/6/7 MAXIMUM IDD vs. Fosc OVER VDD, HS MODE, VCAP = 0.1 µF





















### 25.2 Package Details

The following sections give the technical details of the packages.

### 28-Lead Skinny Plastic Dual In-Line (SP) – 300 mil Body [SPDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units    |       | INCHES |       |
|----------------------------|----------|-------|--------|-------|
| Dimensio                   | n Limits | MIN   | NOM    | MAX   |
| Number of Pins             | N        |       | 28     |       |
| Pitch                      | е        |       |        |       |
| Top to Seating Plane       | Α        | -     | -      | .200  |
| Molded Package Thickness   | A2       | .120  | .135   | .150  |
| Base to Seating Plane      | A1       | .015  | -      | -     |
| Shoulder to Shoulder Width | E        | .290  | .310   | .335  |
| Molded Package Width       | E1       | .240  | .285   | .295  |
| Overall Length             | D        | 1.345 | 1.365  | 1.400 |
| Tip to Seating Plane       | L        | .110  | .130   | .150  |
| Lead Thickness             | с        | .008  | .010   | .015  |
| Upper Lead Width           | b1       | .040  | .050   | .070  |
| Lower Lead Width           | b        | .014  | .018   | .022  |
| Overall Row Spacing §      | eB       | _     | _      | .430  |

### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-070B

### 40-Lead Plastic Dual In-Line (P) – 600 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units    |       | INCHES   |       |
|----------------------------|----------|-------|----------|-------|
| Dimensior                  | n Limits | MIN   | NOM      | MAX   |
| Number of Pins             | Ν        |       | 40       |       |
| Pitch                      | е        |       | .100 BSC |       |
| Top to Seating Plane       | Α        | -     | -        | .250  |
| Molded Package Thickness   | A2       | .125  | -        | .195  |
| Base to Seating Plane      | A1       | .015  | -        | _     |
| Shoulder to Shoulder Width | E        | .590  | -        | .625  |
| Molded Package Width       | E1       | .485  | -        | .580  |
| Overall Length             | D        | 1.980 | -        | 2.095 |
| Tip to Seating Plane       | L        | .115  | -        | .200  |
| Lead Thickness             | С        | .008  | -        | .015  |
| Upper Lead Width           | b1       | .030  | -        | .070  |
| Lower Lead Width           | b        | .014  | -        | .023  |
| Overall Row Spacing §      | eB       | -     | -        | .700  |

### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-016B