



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 36                                                                       |
| Program Memory Size        | 7KB (4K x 14)                                                            |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 192 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                              |
| Data Converters            | A/D 14x8b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                 |
| Supplier Device Package    | 40-PDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf724-i-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# TABLE 3-5: INITIALIZATION CONDITION FOR SPECIAL REGISTERS

| Condition                          | Program<br>Counter    | STATUS<br>Register | PCON<br>Register |
|------------------------------------|-----------------------|--------------------|------------------|
| Power-on Reset                     | 0000h                 | 0001 1xxx          | 0x               |
| MCLR Reset during normal operation | 0000h                 | 000u uuuu          | uu               |
| MCLR Reset during Sleep            | 0000h                 | 0001 Ouuu          | uu               |
| WDT Reset                          | 0000h                 | 0000 uuuu          | uu               |
| WDT Wake-up                        | PC + 1                | uuu0 0uuu          | uu               |
| Brown-out Reset                    | 0000h                 | 0001 1xxx          | 10               |
| Interrupt Wake-up from Sleep       | PC + 1 <sup>(1)</sup> | uuul Ouuu          | uu               |

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0'.

**Note 1:** When the wake-up is due to an interrupt and Global Interrupt Enable bit, GIE, is set, the PC is loaded with the interrupt vector (0004h) after execution of PC + 1.

# TABLE 3-6: SUMMARY OF REGISTERS ASSOCIATED WITH RESETS

| Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR,<br>BOR | Value on<br>all other<br>Resets <sup>(1)</sup> |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|----------------------|------------------------------------------------|
| STATUS | IRP   | RP1   | RP0   | TO    | PD    | Z     | DC    | С     | 0001 1xxx            | 000q quuu                                      |
| PCON   | —     | —     | —     | —     | —     | —     | POR   | BOR   | dd                   | uu                                             |

Legend: u = unchanged, x = unknown, - = unimplemented bit, reads as '0', q = value depends on condition. Shaded cells are not used by Resets.

**Note 1:** Other (non Power-up) Resets include MCLR Reset and Watchdog Timer Reset during normal operation.

#### EXAMPLE 4-1: SAVING W, STATUS AND PCLATH REGISTERS IN RAM

| MOVWF   | W_TEMP        | ;Copy W to W_TEMP register                                 |
|---------|---------------|------------------------------------------------------------|
| SWAPF   | STATUS,W      | ;Swap status to be saved into W                            |
|         |               | ;Swaps are used because they do not affect the status bits |
| BANKSEL | STATUS_TEMP   | ;Select regardless of current bank                         |
| MOVWF   | STATUS_TEMP   | ;Copy status to bank zero STATUS_TEMP register             |
| MOVF    | PCLATH,W      | ;Copy PCLATH to W register                                 |
| MOVWF   | PCLATH_TEMP   | ;Copy W register to PCLATH_TEMP                            |
| :       |               |                                                            |
| :(ISR)  |               | ;Insert user code here                                     |
| :       |               |                                                            |
| BANKSEL | STATUS_TEMP   | ;Select regardless of current bank                         |
| MOVF    | PCLATH_TEMP,W | ;                                                          |
| MOVWF   | PCLATH        | ;Restore PCLATH                                            |
| SWAPF   | STATUS_TEMP,W | ;Swap STATUS_TEMP register into W                          |
|         |               | ;(sets bank to original state)                             |
| MOVWF   | STATUS        | ;Move W into STATUS register                               |
| SWAPF   | W_TEMP,F      | ;Swap W_TEMP                                               |
| SWAPF   | W_TEMP,W      | ;Swap W_TEMP into W                                        |
|         |               |                                                            |

# 4.5.1 INTCON REGISTER

The INTCON register is a readable and writable register, which contains the various enable and flag bits for TMR0 register overflow, PORTB change and external RB0/INT/SEG0 pin interrupts.

```
Note: Interrupt flag bits are set when an interrupt
condition occurs, regardless of the state of
its corresponding enable bit or the global
enable bit, GIE of the INTCON register.
User software should ensure the
appropriate interrupt flag bits are clear
prior to enabling an interrupt.
```



# 6.5 **PORTD and TRISD Registers**

PORTD is a 8-bit wide, bidirectional port. The corresponding data direction register is TRISD (Register 6-13). Setting a TRISD bit (= 1) will make the corresponding PORTD pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISD bit (= 0) will make the corresponding PORTD pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 6-4 shows how to initialize PORTD.

Reading the PORTD register (Register 6-12) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch.

Note: PORTD is available on PIC16F724/LF724 and PIC16F727/LF727 only.

The TRISD register (Register 6-13) controls the PORTD pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISD register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'.

#### EXAMPLE 6-4: INITIALIZING PORTD

| BANKSEL POP | RTD       | i                      |
|-------------|-----------|------------------------|
| CLRF POP    | RTD       | ;Init PORTD            |
| BANKSEL ANS | SELD      |                        |
| CLRF ANS    | SELD      | ;Make PORTD digital    |
| BANKSEL TR  | ISD       | ;                      |
| MOVLW B'(   | 00001100′ | ;Set RD<3:2> as inputs |
| MOVWF TR    | ISD       | ;and set RD<7:4,1:0>   |
|             |           | ;as outputs            |
|             |           |                        |

#### 6.5.1 ANSELD REGISTER

The ANSELD register (Register 6-9) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELD bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELD bits has no affect on digital output functions. A pin with TRIS clear and ANSEL set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

Note: The ANSELD register must be initialized to configure an analog channel as a digital input. Pins configured as analog inputs will read '0'.

# **REGISTER 6-12: PORTD: PORTD REGISTER<sup>(1)</sup>**

| R/W-x |
|-------|-------|-------|-------|-------|-------|-------|-------|
| RD7   | RD6   | RD5   | RD4   | RD3   | RD2   | RD1   | RD0   |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

bit 7-0 RD<7:0>: PORTD General Purpose I/O Pin bits

1 = Port pin is > VIH

0 = Port pin is < VIL

Note 1: PORTD is not implemented on PIC16F722/723/726/PIC16LF722/723/726 devices, read as '0'.

# 7.5 Oscillator Tuning

The INTOSC is factory calibrated but can be adjusted in software by writing to the OSCTUNE register (Register 7-2). The default value of the OSCTUNE register is '0'. The value is a 6-bit two's complement number.

When the OSCTUNE register is modified, the INTOSC frequency will begin shifting to the new frequency. Code execution continues during this shift. There is no indication that the shift has occurred.

# REGISTER 7-2: OSCTUNE: OSCILLATOR TUNING REGISTER

| U-0   | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-------|-------|-------|-------|-------|-------|
| _     | _   | TUN5  | TUN4  | TUN3  | TUN2  | TUN1  | TUN0  |
| bit 7 |     |       |       |       |       |       | bit 0 |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

# bit 7-6 Unimplemented: Read as '0'

bit 5-0

| REGISTER        | 9-2. ADCO      |                        | IT NOL KEGI       | SIEKI             |                    |                  |        |
|-----------------|----------------|------------------------|-------------------|-------------------|--------------------|------------------|--------|
| U-0             | R/W-0          | R/W-0                  | R/W-0             | U-0               | U-0                | R/W-0            | R/W-0  |
| _               | ADCS2          | ADCS1                  | ADCS0             | —                 | _                  | ADREF1           | ADREF0 |
| bit 7           |                |                        |                   |                   |                    |                  | bit 0  |
| Legend:         |                |                        |                   |                   |                    |                  |        |
| R = Readable    | bit            | W = Writable bi        | t                 | U = Unimplem      | ented bit, read as | s 'O'            |        |
| -n = Value at P | POR            | '1' = Bit is set       |                   | '0' = Bit is clea | red                | x = Bit is unkno | own    |
|                 |                |                        |                   |                   |                    |                  |        |
| bit 7           | Unimplemente   | ed: Read as '0'        |                   |                   |                    |                  |        |
| bit 6-4         | ADCS<2:0>: A   | /D Conversion C        | lock Select bits  |                   |                    |                  |        |
|                 | 000 = Fosc/2   |                        |                   |                   |                    |                  |        |
|                 | 001 = Fosc/8   |                        |                   |                   |                    |                  |        |
|                 | 010 = Fosc/32  | 2                      |                   |                   |                    |                  |        |
|                 | 011 = FRC (clo | ock supplied from      | a dedicated RC    | coscillator)      |                    |                  |        |
|                 | 100 = Fosc/4   | _                      |                   |                   |                    |                  |        |
|                 | 101 = FOSC/16  | D<br>4                 |                   |                   |                    |                  |        |
|                 | 110 = FOSC/64  | t<br>ack aunaliad from | a dadiaatad BC    | ( applied and     |                    |                  |        |
|                 |                | ock supplied nom       | a dedicated RC    | oscillator)       |                    |                  |        |
| bit 3-2         | Unimplemente   | ed: Read as '0'        |                   |                   |                    |                  |        |
| bit 1-0         | ADREF<1:0>:    | Voltage Reference      | ce Configuration  | bits              |                    |                  |        |
|                 | 0x = VREF is c | connected to VDD       | 1                 |                   |                    |                  |        |
|                 | 10 = VREF is c | connected to exte      | rnal VREF (RA3/   | (AN3)             |                    |                  |        |
|                 | 11 = VREF is 0 | connected to inte      | rnal Fixed Voltag | ge Reference      |                    |                  |        |
|                 |                |                        |                   |                   |                    |                  |        |

# REGISTER 9-2: ADCON1: A/D CONTROL REGISTER 1

#### REGISTER 9-3: ADRES: ADC RESULT REGISTER

| R/W-x  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| ADRES7 | ADRES6 | ADRES5 | ADRES4 | ADRES3 | ADRES2 | ADRES1 | ADRES0 |
| bit 7  |        |        |        |        |        |        | bit 0  |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

bit 7-0 **ADRES<7:0>**: ADC Result Register bits 8-bit conversion result.



# FIGURE 12-4: TIMER1 GATE TOGGLE MODE



| FIGURE 12-6:           | TIMER1 GATE SINGLE                                                                        | -PULSE AND TOGGLE COMBINED MODE                  |
|------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------|
| TMR1GE                 |                                                                                           |                                                  |
| T1GPOL                 |                                                                                           |                                                  |
| T1GSPM                 |                                                                                           |                                                  |
| T1GTM                  |                                                                                           |                                                  |
| T1GG <u>O/</u><br>DONE | <ul> <li>Set by software</li> <li>Counting enabled</li> <li>rising edge of T10</li> </ul> | Cleared by hardware on<br>falling edge of T1GVAL |
| T1G_IN                 |                                                                                           |                                                  |
| тіскі                  |                                                                                           |                                                  |
| T1GVAL                 |                                                                                           |                                                  |
| TIMER1                 | Ν                                                                                         | N+1 $N+2$ $N+3$ $N+4$                            |
| TMR1GIF                | - Cleared by software                                                                     | Set by hardware on<br>falling edge of T1GVAL —   |

# 16.1 AUSART Asynchronous Mode

The AUSART transmits and receives data using the standard non-return-to-zero (NRZ) format. NRZ is implemented with two levels: a VOH Mark state which represents a '1' data bit, and a VOL Space state which represents a '0' data bit. NRZ refers to the fact that consecutively transmitted data bits of the same value stay at the output level of that bit without returning to a neutral level between each bit transmission. An NRZ transmission port idles in the Mark state. Each character transmission consists of one Start bit followed by eight or nine data bits and is always terminated by one or more Stop bits. The Start bit is always a space and the Stop bits are always marks. The most common data format is 8 bits. Each transmitted bit persists for a period of 1/(Baud Rate). An on-chip dedicated 8-bit Baud Rate Generator is used to derive standard baud rate frequencies from the system oscillator. Refer to Table 16-5 for examples of baud rate Configurations.

The AUSART transmits and receives the LSb first. The AUSART's transmitter and receiver are functionally independent, but share the same data format and baud rate. Parity is not supported by the hardware, but can be implemented in software and stored as the ninth data bit.

### 16.1.1 AUSART ASYNCHRONOUS TRANSMITTER

The AUSART transmitter block diagram is shown in Figure 16-1. The heart of the transmitter is the serial Transmit Shift Register (TSR), which is not directly accessible by software. The TSR obtains its data from the transmit buffer, which is the TXREG register.

#### 16.1.1.1 Enabling the Transmitter

The AUSART transmitter is enabled for asynchronous operations by configuring the following three control bits:

- TXEN = 1
- SYNC = 0
- SPEN = 1

All other AUSART control bits are assumed to be in their default state.

Setting the TXEN bit of the TXSTA register enables the transmitter circuitry of the AUSART. Clearing the SYNC bit of the TXSTA register configures the AUSART for asynchronous operation. Setting the SPEN bit of the RCSTA register enables the AUSART and automatically configures the TX/CK I/O pin as an output.

- Note 1: When the SPEN bit is set the RX/DT I/O pin is automatically configured as an input, regardless of the state of the corresponding TRIS bit and whether or not the AUSART receiver is enabled. The RX/ DT pin data can be read via a normal PORT read but PORT latch data output is precluded.
  - **2:** The TXIF transmitter interrupt flag is set when the TXEN enable bit is set.

#### 16.1.1.2 Transmitting Data

A transmission is initiated by writing a character to the TXREG register. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXREG is immediately transferred to the TSR register. If the TSR still contains all or part of a previous character, the new character data is held in the TXREG until the Stop bit of the previous character has been transmitted. The pending character in the TXREG is then transferred to the TSR in one TCY immediately following the Stop bit sequence commences immediately following the transfer of the data to the TSR from the TXREG.

#### 16.1.1.3 Transmit Interrupt Flag

The TXIF interrupt flag bit of the PIR1 register is set whenever the AUSART transmitter is enabled and no character is being held for transmission in the TXREG. In other words, the TXIF bit is only clear when the TSR is busy with a character and a new character has been queued for transmission in the TXREG. The TXIF flag bit is not cleared immediately upon writing TXREG. TXIF becomes valid in the second instruction cycle following the write execution. Polling TXIF immediately following the TXREG write will return invalid results. The TXIF bit is read-only, it cannot be set or cleared by software.

The TXIF interrupt can be enabled by setting the TXIE interrupt enable bit of the PIE1 register. However, the TXIF flag bit will be set whenever the TXREG is empty, regardless of the state of TXIE enable bit.

To use interrupts when transmitting data, set the TXIE bit only when there is more data to send. Clear the TXIE interrupt enable bit upon writing the last character of the transmission to the TXREG.

# 17.2.4 ADDRESSING

Once the SSP module has been enabled, it waits for a Start condition to occur. Following the Start condition, the eight bits are shifted into the SSPSR register. All incoming bits are sampled with the rising edge of the clock line (SCL).

# 17.2.4.1 7-bit Addressing

In 7-bit Addressing mode (Figure 17-10), the value of register SSPSR<7:1> is compared to the value of register SSPADD<7:1>. The address is compared on the falling edge of the eighth clock (SCL) pulse. If the addresses match, and the BF and SSPOV bits are clear, the following events occur:

- The SSPSR register value is loaded into the SSPBUF register.
- The BF bit is set.
- An ACK pulse is generated.
- SSP interrupt flag bit, SSPIF of the PIR1 register, is set (interrupt is generated if enabled) on the falling edge of the ninth SCL pulse.

# 17.2.4.2 10-bit Addressing

In 10-bit Address mode, two address bytes need to be received by the slave (Figure 17-11). The five Most Significant bits (MSbs) of the first address byte specify if it is a 10-bit address. The R/W bit of the SSPSTAT register must specify a write so the slave device will receive the second address byte. For a 10-bit address, the first byte would equal '1111 0 A9 A8 0', where A9 and A8 are the two MSbs of the address.

The sequence of events for 10-bit address is as follows for reception:

- 1. Load SSPADD register with high byte of address.
- 2. Receive first (high) byte of address (bits SSPIF, BF and UA of the SSPSTAT register are set).
- 3. Read the SSPBUF register (clears bit BF).
- 4. Clear the SSPIF flag bit.
- 5. Update the SSPADD register with second (low) byte of address (clears UA bit and releases the SCL line).
- 6. Receive low byte of address (bits SSPIF, BF and UA are set).
- 7. Update the SSPADD register with the high byte of address. If match releases SCL line, this will clear bit UA.
- 8. Read the SSPBUF register (clears bit BF).
- 9. Clear flag bit SSPIF.

If data is requested by the master, once the slave has been addressed:

- 1. Receive repeated Start condition.
- 2. Receive repeat of high byte address with  $R/\overline{W} = 1$ , indicating a read.
- 3. BF bit is set and the CKP bit is cleared, stopping SCL and indicating a read request.
- 4. SSPBUF is written, setting BF, with the data to send to the master device.
- 5. CKP is set in software, releasing the SCL line.

# 17.2.4.3 Address Masking

The Address Masking register (SSPMSK) is only accessible while the SSPM bits of the SSPCON register are set to '1001'. In this register, the user can select which bits of a received address the hardware will compare when determining an address match. Any bit that is set to a zero in the SSPMSK register, the corresponding bit in the received address byte and SSPADD register are ignored when determining an address match. By default, the register is set to all ones, requiring a complete match of a 7-bit address or the lower eight bits of a 10-bit address.

| R/W-0         | R/W-0                        | R/W-0              | R/W-0           | R/W-0                | R/W-0            | R/W-0                          | R/W-0            |
|---------------|------------------------------|--------------------|-----------------|----------------------|------------------|--------------------------------|------------------|
| WCOL          | SSPOV                        | SSPEN              | CKP             | SSPM3                | SSPM2            | SSPM1                          | SSPM0            |
| bit 7         |                              | ·                  |                 |                      |                  |                                | bit 0            |
|               |                              |                    |                 |                      |                  |                                |                  |
| Legena:       | 1.12                         |                    | ,               |                      |                  |                                |                  |
| R = Readabl   | e bit                        | VV = VVritable     | bit             |                      | nented bit, rea  | d as '0'                       |                  |
| -n = Value at | POR                          | '1' = Bit is set   |                 | '0' = Bit is cle     | ared             | x = Bit is unki                | nown             |
| bit 7         | WCOL: Write                  | e Collision Dete   | ct bit          |                      |                  |                                |                  |
|               | 1 = The SSF                  | PBUF register is   | s written while | e it is still transm | nitting the prev | ious word (mus                 | t be cleared in  |
|               | software                     | e)                 |                 |                      |                  |                                |                  |
| h:+ C         | 0 = INO COIIIS               | sion<br>Sion       | a dia ata u bit |                      |                  |                                |                  |
| DIT 6         |                              | elve Overflow II   |                 | register is still l  | holding the pro  | vieue bute CCI                 | DOV/ is a "dan't |
|               | $\perp = A byte is care" in$ | Transmit mode      | SSPOV mus       | t be cleared in      | software in eitl | ner mode                       | OV IS a don't    |
|               | 0 = No overf                 | flow               |                 |                      |                  |                                |                  |
| bit 5         | SSPEN: Syn                   | chronous Serial    | Port Enable     | bit                  |                  |                                |                  |
|               | 1 = Enables                  | the serial port a  | nd configures   | s the SDA and S      | SCL pins as se   | erial port pins <sup>(2)</sup> |                  |
|               | 0 = Disables                 | serial port and    | configures th   | ese pins as I/O      | port pins        |                                |                  |
| bit 4         | CKP: Clock I                 | Polarity Select b  | pit             |                      |                  |                                |                  |
|               | 1 = Release                  | control of SCL     |                 |                      |                  |                                |                  |
|               | 0 = Holds cld                | ock low (clock st  | retch). (Used   | I to ensure data     | setup time.)     |                                |                  |
| bit 3-0       | SSPM<3:0>:                   | Synchronous S      | Serial Port Mo  | ode Select bits      |                  |                                |                  |
|               | $0110 = 1^{2}CS$             | Blave mode, 7-b    | It address      |                      |                  |                                |                  |
|               | 1000 = Rese                  | erved              | bit audiess     |                      |                  |                                |                  |
|               | 1001 = Load                  | SSPMSK regis       | ter at SSPAD    | D SFR Addres         | <sub>S</sub> (1) |                                |                  |
|               | 1010 = <b>Rese</b>           | erved              |                 |                      |                  |                                |                  |
|               | $1011 = I^2 C F$             | Firmware Contro    | olled Master n  | node (Slave Idle     | e)               |                                |                  |
|               | 1100 = Rese                  | erved              |                 |                      |                  |                                |                  |
|               | $1110 = I^2CS$               | Slave mode, 7-b    | it address wit  | th Start and Sto     | p bit interrupts | enabled                        |                  |
|               | $1111 = I^2 C S$             | Slave mode, 10-    | bit address w   | vith Start and St    | op bit interrupt | s enabled                      |                  |
| Note 1: V     | When this mode is            | s selected, any re | eads or writes  | to the SSPADD        | SFR address a    | accesses the SS                | PMSK reaister.   |

# REGISTER 17-3: SSPCON: SYNCHRONOUS SERIAL PORT CONTROL REGISTER (I<sup>2</sup>C MODE)

- - 2: When enabled, these pins must be properly configured as input or output using the associated TRIS bit.

| Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le Ta \le +125^{\circ}C$ |       |                                         |      |        |          |       |                    |
|----------------------------------------------------------------------------------------------------------------------|-------|-----------------------------------------|------|--------|----------|-------|--------------------|
| Param<br>No.                                                                                                         | Sym.  | Characteristic                          | Min. | Тур†   | Max.     | Units | Conditions         |
| OS01                                                                                                                 | Fosc  | External CLKIN Frequency <sup>(1)</sup> | DC   | —      | 37       | kHz   | LP Oscillator mode |
|                                                                                                                      |       |                                         | DC   | —      | 4        | MHz   | XT Oscillator mode |
|                                                                                                                      |       |                                         | DC   | —      | 20       | MHz   | HS Oscillator mode |
|                                                                                                                      |       |                                         | DC   | —      | 20       | MHz   | EC Oscillator mode |
|                                                                                                                      |       | Oscillator Frequency <sup>(1)</sup>     | —    | 32.768 | —        | kHz   | LP Oscillator mode |
|                                                                                                                      |       |                                         | 0.1  | —      | 4        | MHz   | XT Oscillator mode |
|                                                                                                                      |       |                                         | 1    | —      | 20       | MHz   | HS Oscillator mode |
|                                                                                                                      |       |                                         | DC   | —      | 4        | MHz   | RC Oscillator mode |
| OS02                                                                                                                 | Tosc  | External CLKIN Period <sup>(1)</sup>    | 27   | —      | ×        | μs    | LP Oscillator mode |
|                                                                                                                      |       |                                         | 250  | —      | $\infty$ | ns    | XT Oscillator mode |
|                                                                                                                      |       |                                         | 50   | —      | $\infty$ | ns    | HS Oscillator mode |
|                                                                                                                      |       |                                         | 50   | —      | $\infty$ | ns    | EC Oscillator mode |
|                                                                                                                      |       | Oscillator Period <sup>(1)</sup>        | —    | 30.5   | —        | μs    | LP Oscillator mode |
|                                                                                                                      |       |                                         | 250  | —      | 10,000   | ns    | XT Oscillator mode |
|                                                                                                                      |       |                                         | 50   | —      | 1,000    | ns    | HS Oscillator mode |
|                                                                                                                      |       |                                         | 250  | —      | —        | ns    | RC Oscillator mode |
| OS03                                                                                                                 | TCY   | Instruction Cycle Time <sup>(1)</sup>   | 200  | TCY    | DC       | ns    | TCY = 4/FOSC       |
| OS04*                                                                                                                | TosH, | External CLKIN High,                    | 2    | —      | —        | μs    | LP oscillator      |
|                                                                                                                      | TosL  | External CLKIN Low                      | 100  | —      | —        | ns    | XT oscillator      |
|                                                                                                                      |       |                                         | 20   | —      | —        | ns    | HS oscillator      |
| OS05*                                                                                                                | TosR, | External CLKIN Rise,                    | 0    | —      | $\infty$ | ns    | LP oscillator      |
|                                                                                                                      | TosF  | External CLKIN Fall                     | 0    | —      | $\infty$ | ns    | XT oscillator      |
|                                                                                                                      |       |                                         | 0    | _      | ×        | ns    | HS oscillator      |

## TABLE 23-1: CLOCK OSCILLATOR TIMING REQUIREMENTS

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Instruction cycle period (TcY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.











#### FIGURE 24-37: PIC16F722/3/4/6/7 CAP SENSE MEDIUM POWER IPD vs. VDD, VCAP = 0.1 µF





















# 25.0 PACKAGING INFORMATION

# 25.1 Package Marking Information

### 28-Lead SPDIP



#### 40-Lead PDIP



# Example



# Example



# 28-Lead QFN/UQFN



Example



| Legend | I: XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC <sup>®</sup> designator (e3)<br>can be found on the outer packaging for this package. |
|--------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | In the even<br>be carried<br>characters   | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>s for customer-specific information.                                                                                                                                                                                                         |

\* Standard PICmicro<sup>®</sup> device marking consists of Microchip part number, year code, week code and traceability code. For PICmicro device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.

# 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | MILLIMETERS |          |      |      |
|----------------------------|-------------|----------|------|------|
| Dimension                  | MIN         | NOM      | MAX  |      |
| Contact Pitch              | E           | 0.65 BSC |      |      |
| Optional Center Pad Width  | W2          |          |      | 4.25 |
| Optional Center Pad Length | T2          |          |      | 4.25 |
| Contact Pad Spacing        | C1          |          | 5.70 |      |
| Contact Pad Spacing        | C2          |          | 5.70 |      |
| Contact Pad Width (X28)    | X1          |          |      | 0.37 |
| Contact Pad Length (X28)   | Y1          |          |      | 1.00 |
| Distance Between Pads      | G           | 0.20     |      |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2105A

# 44-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



**RECOMMENDED LAND PATTERN** 

|                          | MILLIMETERS |      |          |      |
|--------------------------|-------------|------|----------|------|
| Dimension                | MIN         | NOM  | MAX      |      |
| Contact Pitch            | E           |      | 0.80 BSC |      |
| Contact Pad Spacing      | C1          |      | 11.40    |      |
| Contact Pad Spacing      | C2          |      | 11.40    |      |
| Contact Pad Width (X44)  | X1          |      |          | 0.55 |
| Contact Pad Length (X44) | Y1          |      |          | 1.50 |
| Distance Between Pads    | G           | 0.25 |          |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2076A

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2007-2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-0042-4

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL0Q® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.