



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

XF

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 15                                                                              |
| Program Memory Size        | 64KB (64K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 4K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 6x8/10b                                                                     |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 24-WFQFN Exposed Pad                                                            |
| Supplier Device Package    | 24-HWQFN (4x4)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f1007eana-w0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.3.2 24-pin products

• 24-pin plastic HWQFN (4 × 4 mm, 0.5 mm pitch)



- Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).
- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. It is recommended to connect an exposed die pad to Vss.



# 1.3.3 25-pin products

• 25-pin plastic WFLGA (3 × 3 mm, 0.50 mm pitch)





|   | А                 | В          | С                                   | D                             | E                                       |   |
|---|-------------------|------------|-------------------------------------|-------------------------------|-----------------------------------------|---|
| 5 | P40/TOOL0         | RESET      | P01/ANI16/<br>TO00/RxD1             | P22/ANI2                      | P147/ANI18                              | 5 |
| 4 | P122/X2/<br>EXCLK | P137/INTP0 | P00/ANI17/<br>TI00/TxD1             | P21/ANI1/<br>AVrefm           | P10/SCK00/<br>SCL00                     | 4 |
| 3 | P121/X1           | Vdd        | P20/ANI0/<br>AV <sub>REFP</sub>     | P12/SO00/<br>TxD0/<br>TOOLTxD | P11/SI00/<br>RxD0/<br>TOOLRxD/<br>SDA00 | 3 |
| 2 | REGC              | Vss        | P30/INTP3/<br>SCK11/SCL11           | P17/TI02/<br>TO02/SO11        | P50/INTP1/<br>SI11/SDA11                | 2 |
| 1 | P60/SCLA0         | P61/SDAA0  | P31/TI03/<br>TO03/INTP4/<br>PCLBUZ0 | P16/TI01/<br>TO01/INTP5       | P130                                    | 1 |
|   | Α                 | В          | С                                   | D                             | E                                       |   |

#### Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F).

**Remark** For pin identification, see **1.4 Pin Identification**.



#### 1.5.10 52-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.



# 1.5.13 100-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.



#### [80-pin, 100-pin, 128-pin products]

# Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

|                      |                                                                                           |                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                | -                             |                                               |                               | (1/2)                             |  |  |
|----------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------------------------------|-------------------------------|-----------------------------------|--|--|
|                      | Item                                                                                      | 80-                                                                                                                                                                                                                                                                                                                                                             | pin                                                                                                                                                                                                                                                                            | 100                           | 100-pin                                       |                               | 3-pin                             |  |  |
|                      |                                                                                           | R5F100Mx                                                                                                                                                                                                                                                                                                                                                        | R5F101Mx                                                                                                                                                                                                                                                                       | R5F100Px                      | R5F101Px                                      | R5F100Sx                      | R5F101Sx                          |  |  |
| Code flash me        | emory (KB)                                                                                | 96 te                                                                                                                                                                                                                                                                                                                                                           | 96 to 512 96 to 512                                                                                                                                                                                                                                                            |                               |                                               |                               | to 512                            |  |  |
| Data flash me        | emory (KB)                                                                                | 8                                                                                                                                                                                                                                                                                                                                                               | —                                                                                                                                                                                                                                                                              | 8                             | -                                             | 8                             | -                                 |  |  |
| RAM (KB)             |                                                                                           | 8 to 3                                                                                                                                                                                                                                                                                                                                                          | 2 Note 1                                                                                                                                                                                                                                                                       | 8 to 3                        | 2 Note 1                                      | 16 to 3                       | 32 Note 1                         |  |  |
| Address spac         | e                                                                                         | 1 MB                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                |                               |                                               | •                             |                                   |  |  |
| Main system<br>clock | High-speed system<br>clock                                                                | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK)<br>HS (High-speed main) mode: 1 to 20 MHz ( $V_{DD} = 2.7$ to 5.5 V),<br>HS (High-speed main) mode: 1 to 16 MHz ( $V_{DD} = 2.4$ to 5.5 V),<br>LS (Low-speed main) mode: 1 to 8 MHz ( $V_{DD} = 1.8$ to 5.5 V),<br>LV (Low-voltage main) mode: 1 to 4 MHz ( $V_{DD} = 1.6$ to 5.5 V) |                                                                                                                                                                                                                                                                                |                               |                                               |                               |                                   |  |  |
|                      | High-speed on-chip<br>oscillator                                                          | HS (High-speed<br>HS (High-speed<br>LS (Low-speed<br>LV (Low-voltage                                                                                                                                                                                                                                                                                            | S (High-speed main) mode: 1 to 32 MHz ( $V_{DD} = 2.7$ to 5.5 V),<br>IS (High-speed main) mode: 1 to 16 MHz ( $V_{DD} = 2.4$ to 5.5 V),<br>S (Low-speed main) mode: 1 to 8 MHz ( $V_{DD} = 1.8$ to 5.5 V),<br>V (Low-voltage main) mode: 1 to 4 MHz ( $V_{DD} = 1.6$ to 5.5 V) |                               |                                               |                               |                                   |  |  |
| Subsystem cl         | em clock XT1 (crystal) oscillation, external subsystem clock input (EXCLKS)<br>32.768 kHz |                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                |                               |                                               |                               |                                   |  |  |
| Low-speed or         | n-chip oscillator                                                                         | 15 kHz (TYP.)                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                |                               |                                               |                               |                                   |  |  |
| General-purp         | ose register                                                                              | (8-bit register $\times$ 8) $\times$ 4 banks                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                |                               |                                               |                               |                                   |  |  |
| Minimum inst         | ruction execution time                                                                    | 0.03125 <i>μ</i> s (Hig                                                                                                                                                                                                                                                                                                                                         | gh-speed on-chip                                                                                                                                                                                                                                                               | oscillator: fiн = 3           | 2 MHz operation                               | )                             |                                   |  |  |
|                      |                                                                                           | 0.05 µs (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                |                               |                                               |                               |                                   |  |  |
|                      |                                                                                           | 30.5 µs (Subsystem clock: fsub = 32.768 kHz operation)                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                |                               |                                               |                               |                                   |  |  |
| Instruction set      | t                                                                                         | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul>                                                                                                         |                                                                                                                                                                                                                                                                                |                               |                                               |                               |                                   |  |  |
| I/O port             | Total                                                                                     | 7                                                                                                                                                                                                                                                                                                                                                               | 74                                                                                                                                                                                                                                                                             | ç                             | 92                                            | 1                             | 20                                |  |  |
|                      | CMOS I/O                                                                                  | (N-ch O.D. I/O<br>voltag                                                                                                                                                                                                                                                                                                                                        | 64<br>[EV₀₀ withstand<br>ge]: 21)                                                                                                                                                                                                                                              | ہ<br>N-ch O.D. I/O)<br>voltag | 32<br>[EV <sub>DD</sub> withstand<br>je]: 24) | 1<br>(N-ch O.D. I/O<br>voltag | 10<br>[EV₂₂ withstand<br>ge]: 25) |  |  |
|                      | CMOS input                                                                                |                                                                                                                                                                                                                                                                                                                                                                 | 5                                                                                                                                                                                                                                                                              |                               | 5                                             |                               | 5                                 |  |  |
|                      | CMOS output                                                                               |                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                              |                               | 1                                             |                               | 1                                 |  |  |
|                      | N-ch O.D. I/O<br>(withstand voltage: 6<br>V)                                              | 4 4 4                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                |                               |                                               |                               |                                   |  |  |
| Timer                | 16-bit timer                                                                              | 12 cha                                                                                                                                                                                                                                                                                                                                                          | 12 channels 12 channels                                                                                                                                                                                                                                                        |                               |                                               |                               | annels                            |  |  |
|                      | Watchdog timer                                                                            | 1 cha                                                                                                                                                                                                                                                                                                                                                           | annel                                                                                                                                                                                                                                                                          | 1 cha                         | annel                                         | 1 cha                         | annel                             |  |  |
|                      | Real-time clock (RTC)                                                                     | 1 cha                                                                                                                                                                                                                                                                                                                                                           | annel                                                                                                                                                                                                                                                                          | 1 cha                         | annel                                         | 1 cha                         | annel                             |  |  |
|                      | 12-bit interval timer (IT)                                                                | 1 cha                                                                                                                                                                                                                                                                                                                                                           | annel                                                                                                                                                                                                                                                                          | 1 cha                         | annel                                         | 1 cha                         | annel                             |  |  |
|                      | Timer output                                                                              | 12 channels<br>(PWM outputs:                                                                                                                                                                                                                                                                                                                                    | 10 Note 2)                                                                                                                                                                                                                                                                     | 12 channels<br>(PWM outputs:  | 10 Note 2)                                    | 16 channels<br>(PWM outputs:  | 14 <sup>Note 2</sup> )            |  |  |
|                      | RTC output                                                                                | 1 channel<br>• 1 Hz (subsys                                                                                                                                                                                                                                                                                                                                     | tem clock: fsuв =                                                                                                                                                                                                                                                              | 32.768 kHz)                   |                                               |                               |                                   |  |  |

**Notes 1.** The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xJ, R5F101xJ (x = M, P): Start address FAF00H

R5F100xL, R5F101xL (x = M, P, S): Start address F7F00H

For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library** for RL78 Family (R20UT2944).



# 2.3 DC Characteristics

#### 2.3.1 Pin characteristics

| Items                                     | Symbol | Conditions                                                                                                                                                                                                | MIN.                                    | TYP. | MAX. | Unit                   |    |
|-------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------|------|------------------------|----|
| Output current,<br>high <sup>Note 1</sup> | Іон1   | Per pin for P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47, P50 to P57, P64<br>to P67, P70 to P77, P80 to P87, P90 to<br>P97, P100 to P106,<br>P110 to P117, P120, P125 to P127,<br>P130, P140 to P147 | $1.6~V \leq EV_{DD0} \leq 5.5~V$        |      |      | -10.0<br>Note 2        | mA |
|                                           |        | Total of P00 to P04, P07, P32 to P37,                                                                                                                                                                     | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V$ |      |      | -55.0                  | mA |
|                                           |        | P40 to P47, P102 to P106, P120,<br>P125 to P127, P120, P140 to P145                                                                                                                                       | $2.7~V \leq EV_{\text{DD0}} < 4.0~V$    |      |      | -10.0                  | mA |
|                                           |        | $\frac{1.23 \text{ (When duty} \le 70\%^{\text{Note 3}})}{1.}$ $\frac{1.33 \text{ Total of P05, P06, P10 to P17, P30, P31, 4.}}{1.33 \text{ Total of P05, P06, P10 to P17, P30, P31, 4.}}$                | $1.8~V \leq EV_{\text{DD0}} < 2.7~V$    |      |      | -5.0                   | mA |
|                                           |        |                                                                                                                                                                                                           | $1.6~V \leq EV_{\text{DD0}} < 1.8~V$    |      |      | -2.5                   | mA |
|                                           |        |                                                                                                                                                                                                           | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V$ |      |      | -80.0                  | mA |
|                                           |        | P50 to P57, P64 to P67, P70 to P77, P80                                                                                                                                                                   | $2.7~V \leq EV_{\text{DD0}} < 4.0~V$    |      |      | -19.0                  | mA |
|                                           |        | P117, P146, P147                                                                                                                                                                                          | $1.8~V \leq EV_{\text{DD0}} < 2.7~V$    |      |      | -10.0                  | mA |
|                                           |        | (When duty $\leq 70\%$ <sup>Note 3</sup> )                                                                                                                                                                | $1.6~V \leq EV_{\text{DD0}} < 1.8~V$    |      |      | -5.0                   | mA |
|                                           |        | Total of all pins (When duty $\leq 70\%$ <sup>Note 3</sup> )                                                                                                                                              | $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$ |      |      | -135.0<br>Note 4       | mA |
|                                           | Іон2   | Per pin for P20 to P27, P150 to P156                                                                                                                                                                      | $1.6~V \leq V_{\text{DD}} \leq 5.5~V$   |      |      | -0.1 <sup>Note 2</sup> | mA |
|                                           |        | Total of all pins (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                                               | $1.6~V \leq V_{\text{DD}} \leq 5.5~V$   |      |      | -1.5                   | mA |

**Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the EV<sub>DD0</sub>, EV<sub>DD1</sub>, V<sub>DD</sub> pins to an output pin.

- 2. However, do not exceed the total current value.
- **3.** Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(I_{OH} \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and IoH = -10.0 mA

Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

- **4.** The applied current for the products for industrial application (R5F100xxDxx, R5F101xxDxx, R5F100xxGxx) is -100 mA.
- Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- **Notes 1.** Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.
    - HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 32 MHz
      - 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V@1 MHz to 16 MHz
    - LS (low-speed main) mode:  $~~1.8~V \leq V_{\text{DD}} \leq 5.5~V~$  @1 MHz to 8 MHz
    - LV (low-voltage main) mode: 1.6 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 4 MHz
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - **3.** fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



NoteThe following conditions are required for low voltage interface when  $E_{VDD0} < V_{DD}$  $1.8 V \le EV_{DD0} < 2.7 V : MIN. 125 ns$  $1.6 V \le EV_{DD0} < 1.8 V : MIN. 250 ns$ 

 $\label{eq:rescaled} \textbf{Remark} \quad \text{f_{MCK}: Timer array unit operation clock frequency}$ 

(Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7))

#### Minimum Instruction Execution Time during Main System Clock Operation



R01DS0131EJ0330 Rev.3.30 Mar 31, 2016



#### CSI mode connection diagram (during communication at different potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - **3.** fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).
    m: Unit number, n: Channel number (mn = 00))
  - **4.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.



# 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS $T_A = -40$ to +105°C)

This chapter describes the following electrical specifications.

Target products G: Industrial applications  $T_A = -40$  to  $+105^{\circ}C$ R5F100xxGxx

- Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS.
  - 3. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 Functions for each product.
  - 4. Please contact Renesas Electronics sales office for derating of operation under  $T_A = +85^{\circ}C$  to +105°C. Derating is the systematic reduction of load for the sake of improved reliability.

**Remark** When RL78/G13 is used in the range of  $T_A = -40$  to +85°C, see **CHAPTER 2 ELECTRICAL** SPECIFICATIONS ( $T_A = -40$  to +85°C).

There are following differences between the products "G: Industrial applications ( $T_A = -40$  to  $+105^{\circ}C$ )" and the products "A: Consumer applications, and D: Industrial applications".

| Parameter                           | Application                                                                |                                                  |  |  |  |  |
|-------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------|--|--|--|--|
|                                     | A: Consumer applications,<br>D: Industrial applications                    | G: Industrial applications                       |  |  |  |  |
| Operating ambient temperature       | T <sub>A</sub> = -40 to +85°C                                              | T <sub>A</sub> = -40 to +105°C                   |  |  |  |  |
| Operating mode                      | HS (high-speed main) mode:                                                 | HS (high-speed main) mode only:                  |  |  |  |  |
| Operating voltage range             | 2.7 V $\leq$ V_DD $\leq$ 5.5 V@1 MHz to 32 MHz                             | 2.7 V $\leq$ V_DD $\leq$ 5.5 V@1 MHz to 32 MHz   |  |  |  |  |
|                                     | 2.4 V $\leq$ V_{DD} $\leq$ 5.5 V@1 MHz to 16 MHz                           | 2.4 V $\leq$ V_{DD} $\leq$ 5.5 V@1 MHz to 16 MHz |  |  |  |  |
|                                     | LS (low-speed main) mode:                                                  |                                                  |  |  |  |  |
|                                     | 1.8 V $\leq$ V_{DD} $\leq$ 5.5 V@1 MHz to 8 MHz                            |                                                  |  |  |  |  |
|                                     | LV (low-voltage main) mode:                                                |                                                  |  |  |  |  |
|                                     | $1.6 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ @1 MHz to 4 MHz |                                                  |  |  |  |  |
| High-speed on-chip oscillator clock | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$                                      | $2.4~V \le V_{\text{DD}} \le 5.5~V$              |  |  |  |  |
| accuracy                            | ±1.0%@ T <sub>A</sub> = -20 to +85°C                                       | ±2.0%@ T <sub>A</sub> = +85 to +105°C            |  |  |  |  |
|                                     | ±1.5%@ T <sub>A</sub> = -40 to -20°C                                       | ±1.0%@ T <sub>A</sub> = -20 to +85°C             |  |  |  |  |
|                                     | $1.6 \text{ V} \le \text{V}_{\text{DD}} < 1.8 \text{ V}$                   | ±1.5%@ T <sub>A</sub> = -40 to -20°C             |  |  |  |  |
|                                     | ±5.0%@ T <sub>A</sub> = -20 to +85°C                                       |                                                  |  |  |  |  |
|                                     | ±5.5%@ T <sub>A</sub> = -40 to -20°C                                       |                                                  |  |  |  |  |
| Serial array unit                   | UART                                                                       | UART                                             |  |  |  |  |
|                                     | CSI: fcLk/2 (supporting 16 Mbps), fcLk/4                                   | CSI: fclk/4                                      |  |  |  |  |
|                                     | Simplified I <sup>2</sup> C communication                                  | Simplified I <sup>2</sup> C communication        |  |  |  |  |
| IICA                                | Normal mode                                                                | Normal mode                                      |  |  |  |  |
|                                     | Fast mode                                                                  | Fast mode                                        |  |  |  |  |
|                                     | Fast mode plus                                                             |                                                  |  |  |  |  |
| Voltage detector                    | Rise detection voltage: 1.67 V to 4.06 V                                   | Rise detection voltage: 2.61 V to 4.06 V         |  |  |  |  |
|                                     | (14 levels)                                                                | (8 levels)                                       |  |  |  |  |
|                                     | Fall detection voltage: 1.63 V to 3.98 V                                   | Fall detection voltage: 2.55 V to 3.98 V         |  |  |  |  |
|                                     | (14 levels)                                                                | (8 levels)                                       |  |  |  |  |

(Remark is listed on the next page.)



| Parameter            | Symbols |                              | Conditions                                                                                                                                                                                          | Ratings     | Unit |
|----------------------|---------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, high | Іон1    | Per pin                      | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P130, P140 to<br>P147 | -40         | mA   |
|                      |         | Total of all pins<br>–170 mA | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145                                                                                              | -70         | mA   |
|                      |         |                              | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147                                                        | -100        | mA   |
|                      | Іон2    | Per pin                      | P20 to P27, P150 to P156                                                                                                                                                                            | -0.5        | mA   |
|                      |         | Total of all pins            |                                                                                                                                                                                                     | -2          | mA   |
| Output current, low  | lol1    | Per pin                      | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P130, P140 to<br>P147 | 40          | mA   |
|                      |         | Total of all pins<br>170 mA  | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145                                                                                              | 70          | mA   |
|                      |         |                              | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147                                                        | 100         | mA   |
|                      | IOL2    | Per pin                      | P20 to P27, P150 to P156                                                                                                                                                                            | 1           | mA   |
|                      |         | Total of all pins            |                                                                                                                                                                                                     | 5           | mA   |
| Operating ambient    | TA      | In normal operati            | on mode                                                                                                                                                                                             | -40 to +105 | °C   |
| temperature          |         | In flash memory              | programming mode                                                                                                                                                                                    |             |      |
| Storage temperature  | Tstg    |                              |                                                                                                                                                                                                     | -65 to +150 | °C   |

#### Absolute Maximum Ratings (TA = 25°C) (2/2)

- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



#### 3.3 DC Characteristics

#### 3.3.1 Pin characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ (1/5)

| Items                                     | Symbol | Conditions                                                                                                                                                                                                | MIN.                                                  | TYP. | MAX. | Unit                   |    |
|-------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------|------|------------------------|----|
| Output current,<br>high <sup>Note 1</sup> | Іон1   | Per pin for P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47, P50 to P57, P64<br>to P67, P70 to P77, P80 to P87, P90 to<br>P97, P100 to P106,<br>P110 to P117, P120, P125 to P127,<br>P130, P140 to P147 | $2.4~V \leq EV_{DD0} \leq 5.5~V$                      |      |      | -3.0 Note 2            | mA |
|                                           |        | Total of P00 to P04, P07, P32 to P37,                                                                                                                                                                     | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V$               |      |      | -30.0                  | mA |
|                                           |        | $ \begin{array}{c} \mbox{P40 to P47, P102 to P106, P120,} \\ \mbox{P125 to P127, P130, P140 to P145} \\ \mbox{(When duty} \le 70\%^{\mbox{Note 3}}) \end{array} \begin{array}{c} 2. \end{array} $         | $2.7~V \leq EV_{\text{DD0}} < 4.0~V$                  |      |      | -10.0                  | mA |
|                                           |        |                                                                                                                                                                                                           | $2.4~V \leq EV_{\text{DD0}} < 2.7~V$                  |      |      | -5.0                   | mA |
|                                           |        | Total of P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100, P101, P110 to P117, P146, P147 (When duty $\leq 70\%$ <sup>Note 3</sup> )                   | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V$               |      |      | -30.0                  | mA |
|                                           |        |                                                                                                                                                                                                           | $2.7~V \leq EV_{\text{DD0}} < 4.0~V$                  |      |      | -19.0                  | mA |
|                                           |        |                                                                                                                                                                                                           | $2.4~V \leq EV_{\text{DD0}} < 2.7~V$                  |      |      | -10.0                  | mA |
|                                           |        | Total of all pins (When duty $\leq 70\%^{Note 3}$ )                                                                                                                                                       | $2.4~V \leq EV_{\text{DD0}} \leq 5.5~V$               |      |      | -60.0                  | mA |
|                                           | Іон2   | Per pin for P20 to P27, P150 to P156                                                                                                                                                                      | $2,4~V \le V_{\text{DD}} \le 5.5~V$                   |      |      | -0.1 <sup>Note 2</sup> | mA |
|                                           |        | Total of all pins (When duty $\leq 70\%^{Note 3}$ )                                                                                                                                                       | $2.4 \text{ V} \leq V_{\text{DD}} \leq 5.5 \text{ V}$ |      |      | -1.5                   | mA |

- **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the EV<sub>DD0</sub>, EV<sub>DD1</sub>, V<sub>DD</sub> pins to an output pin.
  - 2. Do not exceed the total current value.
  - 3. Specification under conditions where the duty factor ≤ 70%. The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).
    - Total output current of pins =  $(I_{OH} \times 0.7)/(n \times 0.01)$ 
      - <Example> Where n = 80% and  $I_{OH} = -10.0$  mA
        - Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \cong -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

- Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- **Notes 1.** Total current flowing into VDD, EVDDD, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDD, and EVDD1, or Vss, EVsso, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode: 2.7 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 32 MHz

2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V@1 MHz to 16 MHz

- **Remarks 1.** fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C



#### 3.4 AC Characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Items                                                              | Symbol           |                                                   | Conditio                              | ns   |                                                       | MIN.      | TYP. | MAX. | Unit               |
|--------------------------------------------------------------------|------------------|---------------------------------------------------|---------------------------------------|------|-------------------------------------------------------|-----------|------|------|--------------------|
| Instruction cycle (minimum                                         | Тсч              | Main                                              | HS (high-spe                          | ed 2 | $2.7 \text{ V} \leq V_{\text{DD}} \leq 5.5 \text{ V}$ | 0.03125   |      | 1    | μS                 |
| instruction execution time)                                        |                  | system<br>clock (f <sub>MAIN</sub> )<br>operation | main) mode                            | :    | $2.4 V \le V_{DD} < 2.7 V$                            | 0.0625    |      | 1    | μS                 |
|                                                                    |                  | Subsystem of operation                            | lock (fsub)                           | :    | $2.4 V \le V_{DD} \le 5.5 V$                          | 28.5      | 30.5 | 31.3 | μS                 |
|                                                                    |                  | In the self                                       | HS (high-spe                          | ed 2 | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                 | 0.03125   |      | 1    | μS                 |
|                                                                    |                  | programming<br>mode                               | main) mode                            | :    | $2.4 V \le V_{DD} < 2.7 V$                            | 0.0625    |      | 1    | μS                 |
| External system clock frequency                                    | fex              | $2.7 V \leq V_{DD} \leq$                          | ≤ 5.5 V                               |      |                                                       | 1.0       |      | 20.0 | MHz                |
|                                                                    |                  | $2.4 V \le V_{DD}$ <                              | < 2.7 V                               |      |                                                       | 1.0       |      | 16.0 | MHz                |
|                                                                    | fexs             |                                                   |                                       |      |                                                       | 32        |      | 35   | kHz                |
| External system clock input high-                                  | texh, texl       | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq$    | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ |      |                                                       | 24        |      |      | ns                 |
| level width, low-level width                                       |                  | $2.4 V \le V_{DD}$ <                              | < 2.7 V                               |      |                                                       | 30        |      |      | ns                 |
|                                                                    | texhs,<br>texls  |                                                   |                                       |      |                                                       | 13.7      |      |      | μS                 |
| TI00 to TI07, TI10 to TI17 input high-level width, low-level width | tтıн,<br>tтı∟    |                                                   |                                       |      |                                                       | 1/fмск+10 |      |      | ns <sup>Note</sup> |
| TO00 to TO07, TO10 to TO17                                         | fто              | HS (high-spe                                      | eed 4.0                               | V≤   | $EV_{\text{DD0}} \leq 5.5 \text{ V}$                  |           |      | 16   | MHz                |
| output frequency                                                   |                  | main) mode                                        | 2.7                                   | V≤   | $EV_{DD0} < 4.0 V$                                    |           |      | 8    | MHz                |
|                                                                    |                  |                                                   | 2.4                                   | V≤   | EV <sub>DD0</sub> < 2.7 V                             |           |      | 4    | MHz                |
| PCLBUZ0, PCLBUZ1 output                                            | <b>f</b> PCL     | HS (high-spe                                      | eed 4.0                               | V≤   | $EV_{\text{DD0}} \leq 5.5 \text{ V}$                  |           |      | 16   | MHz                |
| frequency                                                          | iency main) mode |                                                   | 2.7                                   | V≤   | $EV_{DD0} < 4.0 V$                                    |           |      | 8    | MHz                |
|                                                                    |                  |                                                   | 2.4                                   | V≤   | EV <sub>DD0</sub> < 2.7 V                             |           |      | 4    | MHz                |
| Interrupt input high-level width,                                  | tinth,           | INTP0                                             | 2.4                                   | V≤   | $V_{\text{DD}} \leq 5.5 ~\text{V}$                    | 1         |      |      | μS                 |
| low-level width                                                    | <b>t</b> INTL    | INTP1 to INT                                      | P11 2.4                               | V≤   | $EV_{\text{DD0}} \leq 5.5 \text{ V}$                  | 1         |      |      | μS                 |
| Key interrupt input low-level width                                | <b>t</b> ĸĸ      | KR0 to KR7                                        | 2.4                                   | V≤   | $EV_{DD0} \leq 5.5 V$                                 | 250       |      |      | ns                 |
| RESET low-level width                                              | trsl             |                                                   |                                       |      |                                                       | 10        |      |      | μS                 |

Note The following conditions are required for low voltage interface when  $E_{VDD0} < V_{DD}$  $2.4V \le EV_{DD0} < 2.7 \text{ V}$ : MIN. 125 ns

 $\label{eq:rescaled} \textbf{Remark} \quad \text{f_{MCK}: Timer array unit operation clock frequency}$ 

(Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7))



# (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI0, ANI2 to ANI14, ANI16 to ANI26

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{ Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V}, \text{ Reference voltage (+)} = \text{V}_{\text{BGR}}^{\text{Note 3}}, \text{ Reference voltage (-)} = \text{AV}_{\text{REFM}}^{\text{Note 4}} = 0 \text{ V}, \text{ HS (high-speed main) mode)}$ 

| Parameter                                  | Symbol        | Conditions       |                                     | MIN. | TYP. | MAX.                               | Unit |
|--------------------------------------------|---------------|------------------|-------------------------------------|------|------|------------------------------------|------|
| Resolution                                 | RES           |                  |                                     |      | 8    |                                    | bit  |
| Conversion time                            | <b>t</b> CONV | 8-bit resolution | $2.4~V \leq V\text{DD} \leq 5.5~V$  | 17   |      | 39                                 | μS   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs           | 8-bit resolution | $2.4~V \leq V \text{DD} \leq 5.5~V$ |      |      | ±0.60                              | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE           | 8-bit resolution | $2.4~V \leq V\text{DD} \leq 5.5~V$  |      |      | ±2.0                               | LSB  |
| Differential linearity error Note 1        | DLE           | 8-bit resolution | $2.4~V \leq V\text{DD} \leq 5.5~V$  |      |      | ±1.0                               | LSB  |
| Analog input voltage                       | VAIN          |                  |                                     | 0    |      | $V_{\text{BGR}}{}^{\text{Note 3}}$ | V    |

**Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics.

4. When reference voltage (-) = Vss, the MAX. values are as follows. Zero-scale error: Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM. Integral linearity error: Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM. Differential linearity error: Add ±0.2 LSB to the MAX. value when reference voltage (-) = AVREFM.

#### 3.6.2 Temperature sensor/internal reference voltage characteristics

#### (T<sub>A</sub> = -40 to $+105^{\circ}$ C, 2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V, HS (high-speed main) mode)

| Parameter                         | Symbol  | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------|----------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | VTMPS25 | Setting ADS register = 80H, $T_A = +25^{\circ}C$   |      | 1.05 |      | V     |
| Internal reference voltage        | VBGR    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | FVTMPS  | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp    |                                                    | 5    |      |      | μS    |



# 4.10 52-pin Products

R5F100JCAFA, R5F100JDAFA, R5F100JEAFA, R5F100JFAFA, R5F100JGAFA, R5F100JHAFA, R5F100JJAFA, R5F100JLAFA

R5F101JCAFA, R5F101JDAFA, R5F101JEAFA, R5F101JFAFA, R5F101JGAFA, R5F101JHAFA, R5F101JJAFA, R5F101JLAFA

R5F100JCDFA, R5F100JDDFA, R5F100JEDFA, R5F100JFDFA, R5F100JGDFA, R5F100JHDFA, R5F100JJDFA, R5F100JLDFA

R5F101JCDFA, R5F101JDDFA, R5F101JEDFA, R5F101JFDFA, R5F101JGDFA, R5F101JHDFA, R5F101JJDFA, R5F101JLDFA

R5F100JCGFA, R5F100JDGFA, R5F100JEGFA, R5F100JFGFA, R5F100JGGFA, R5F100JHGFA, R5F100JJGFA

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP52-10x10-0.65 | PLQP0052JA-A | P52GB-65-GBS-1 | 0.3             |



© 2012 Renesas Electronics Corporation. All rights reserved.



# 4.11 64-pin Products

R5F100LCAFA, R5F100LDAFA, R5F100LEAFA, R5F100LFAFA, R5F100LGAFA, R5F100LHAFA, R5F100LJAFA, R5F100LLAFA

R5F101LCAFA, R5F101LDAFA, R5F101LEAFA, R5F101LFAFA, R5F101LGAFA, R5F101LHAFA, R5F101LJAFA, R5F101LLAFA

R5F100LCDFA, R5F100LDDFA, R5F100LEDFA, R5F100LFDFA, R5F100LGDFA, R5F100LHDFA, R5F100LJDFA, R5F100LLDFA

R5F101LCDFA, R5F101LDDFA, R5F101LEDFA, R5F101LFDFA, R5F101LGDFA, R5F101LHDFA, R5F101LJDFA, R5F101LLDFA

R5F100LCGFA, R5F100LDGFA, R5F100LEGFA, R5F100LFGFA, R5F100LGGFA, R5F100LHGFA, R5F100LJGFA



Each lead centerline is located within 0.13 mm of its true position at maximum material condition.

©2012 Renesas Electronics Corporation. All rights reserved.



R5F100LCAFB, R5F100LDAFB, R5F100LEAFB, R5F100LFAFB, R5F100LGAFB, R5F100LHAFB, R5F100LJAFB, R5F100LLAFB

R5F101LCAFB, R5F101LDAFB, R5F101LEAFB, R5F101LFAFB, R5F101LGAFB, R5F101LHAFB,

R5F101LJAFB, R5F101LKAFB, R5F101LLAFB

R5F100LCDFB, R5F100LDDFB, R5F100LEDFB, R5F100LFDFB, R5F100LGDFB, R5F100LHDFB, R5F100LJDFB, R5F100LLDFB

R5F101LCDFB, R5F101LDDFB, R5F101LEDFB, R5F101LFDFB, R5F101LGDFB, R5F101LHDFB, R5F101LJDFB, R5F101LKDFB, R5F101LLDFB

R5F100LCGFB, R5F100LDGFB, R5F100LEGFB, R5F100LFGFB, R5F100LGGFB, R5F100LHGFB, R5F100LJGFB

| JEITA Package Code   | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|----------------------|--------------|----------------|-----------------|
| P-LFQFP64-10x10-0.50 | PLQP0064KF-A | P64GB-50-UEU-2 | 0.35            |



Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

©2012 Renesas Electronics Corporation. All rights reserved.



R5F100PFAFA, R5F100PGAFA, R5F100PHAFA, R5F100PJAFA, R5F100PKAFA, R5F100PLAFA R5F101PFAFA, R5F101PGAFA, R5F101PHAFA, R5F101PJAFA, R5F101PKAFA, R5F101PLAFA R5F100PFDFA, R5F100PGDFA, R5F100PHDFA, R5F100PJDFA, R5F100PKDFA, R5F100PLDFA R5F101PFDFA, R5F101PGDFA, R5F101PHDFA, R5F101PJDFA, R5F101PKDFA, R5F101PLDFA R5F100PFGFA, R5F100PGGFA, R5F100PHGFA, R5F100PJGFA

| JEITA Package Code   | RENESAS Code | Previous Code   | MASS (TYP.) [g] |
|----------------------|--------------|-----------------|-----------------|
| P-LQFP100-14x20-0.65 | PLQP0100JC-A | P100GF-65-GBN-1 | 0.92            |



©2012 Renesas Electronics Corporation. All rights reserved.



0.10

0.575

0.825

y ZD

ZE

**Revision History** 

# RL78/G13 Data Sheet

|      |              | Description |                                                                                               |  |
|------|--------------|-------------|-----------------------------------------------------------------------------------------------|--|
| Rev. | Date         | Page        | Summary                                                                                       |  |
| 1.00 | Feb 29, 2012 | -           | First Edition issued                                                                          |  |
| 2.00 | Oct 12, 2012 | 7           | Figure 1-1. Part Number, Memory Size, and Package of RL78/G13: Pin count corrected.           |  |
|      |              |             | 1.4 Pin Identification: Description of pins INTP0 to INTP11 corrected.                        |  |
|      |              | 40, 42, 44  | 1.6 Outline of Functions: Descriptions of Subsystem clock, Low-speed on-chip                  |  |
|      |              |             | oscillator, and General-purpose register corrected.                                           |  |
|      |              | 41, 43, 45  | 1.6 Outline of Functions: Lists of Descriptions changed.                                      |  |
|      |              | 59, 63, 67  | Descriptions of Note 8 in a table corrected.                                                  |  |
|      |              | 68          | (4) Common to RL78/G13 all products: Descriptions of Notes corrected.                         |  |
|      |              | 69          | 2.4 AC Characteristics: Symbol of external system clock frequency corrected.                  |  |
|      |              | 96 to 98    | 2.6.1 A/D converter characteristics: Notes of overall error corrected.                        |  |
|      |              | 100         | 2.6.2 Temperature sensor characteristics: Parameter name corrected.                           |  |
|      |              | 104         | 2.8 Flash Memory Programming Characteristics: Incorrect descriptions corrected.               |  |
|      |              | 116         | 3.10 52-pin products: Package drawings of 52-pin products corrected.                          |  |
|      |              | 120         | 3.12 80-pin products: Package drawings of 80-pin products corrected.                          |  |
| 3.00 | Aug 02, 2013 | 1           | Modification of 1.1 Features                                                                  |  |
|      |              | 3           | Modification of 1.2 List of Part Numbers                                                      |  |
|      |              | 4 to 15     | Modification of Table 1-1. List of Ordering Part Numbers, note, and caution                   |  |
|      |              | 16 to 32    | Modification of package type in 1.3.1 to 1.3.14                                               |  |
|      |              | 33          | Modification of description in 1.4 Pin Identification                                         |  |
|      |              | 48, 50, 52  | Modification of caution, table, and note in 1.6 Outline of Functions                          |  |
|      |              | 55          | Modification of description in table of Absolute Maximum Ratings ( $T_A = 25^{\circ}$ C)      |  |
|      |              | 57          | Modification of table, note, caution, and remark in 2.2.1 X1, XT1 oscillator characteristics  |  |
|      |              | 57          | Modification of table in 2.2.2 On-chip oscillator characteristics                             |  |
|      |              | 58          | Modification of note 3 of table (1/5) in 2.3.1 Pin characteristics                            |  |
|      |              | 59          | Modification of note 3 of table (2/5) in 2.3.1 Pin characteristics                            |  |
|      |              | 63          | Modification of table in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products                 |  |
|      |              | 64          | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products         |  |
|      |              | 65          | Modification of table in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products                 |  |
|      |              | 66          | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-<br>pin products |  |
|      |              | 68          | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-<br>pin products   |  |
|      |              | 70          | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products   |  |
|      |              | 72          | Modification of notes 1 and 4 in (3) Flash ROM: 384 to 512 KB of 44- to 100-<br>pin products  |  |
|      |              | 74          | Modification of notes 1, 5, and 6 in (3) Flash ROM: 384 to 512 KB of 44- to 100-pin products  |  |
|      |              | 75          | Modification of (4) Peripheral Functions (Common to all products)                             |  |
|      |              | 77          | Modification of table in 2.4 AC Characteristics                                               |  |
|      |              | 78, 79      | Addition of Minimum Instruction Execution Time during Main System Clock Operation             |  |
|      |              | 80          | Modification of figures of AC Timing Test Points and External System Clock<br>Timing          |  |