

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 21                                                                              |
| Program Memory Size        | 16KB (16K × 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 2K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 8x8/10b                                                                     |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 30-LSSOP (0.240", 6.10mm Width)                                                 |
| Supplier Device Package    | 30-LSSOP                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100aaasp-x0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Table 1-1. List of Ordering Part Numbers

| D'a          | Destaurs                                            | Data flash     |                          | (3/12)                                                                                                                                                                                                                                       |
|--------------|-----------------------------------------------------|----------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin<br>count | Package                                             | Data flash     | Fields of<br>Application | Ordering Part Number                                                                                                                                                                                                                         |
| 36 pins      | 36-pin plastic WFLGA<br>(4 × 4 mm, 0.5 mm<br>pitch) | Mounted        | A                        | R5F100CAALA#U0, R5F100CCALA#U0, R5F100CDALA#U0,<br>R5F100CEALA#U0, R5F100CFALA#U0, R5F100CGALA#U0<br>R5F100CAALA#W0, R5F100CCALA#W0, R5F100CDALA#W0,<br>R5F100CEALA#W0, R5F100CFALA#W0, R5F100CGALA#W0                                       |
|              |                                                     |                | G                        | R5F100CAGLA#U0, R5F100CCGLA#U0, R5F100CDGLA#U0,<br>R5F100CEGLA#U0, R5F100CFGLA#U0, R5F100CGGLA#U0<br>R5F100CAGLA#W0, R5F100CCGLA#W0, R5F100CDGLA#W0,<br>R5F100CEGLA#W0, R5F100CFGLA#W0, R5F100CGGLA#W0                                       |
|              |                                                     | Not<br>mounted | A                        | R5F101CAALA#U0, R5F101CCALA#U0, R5F101CDALA#U0,<br>R5F101CEALA#U0, R5F101CFALA#U0, R5F101CGALA#U0<br>R5F101CAALA#W0, R5F101CCALA#W0, R5F101CDALA#W0,<br>R5F101CEALA#W0, R5F101CFALA#W0, R5F101CGALA#W0                                       |
| 40 pins      | 40-pin plastic HWQFN<br>(6 × 6 mm, 0.5 mm<br>pitch) | Mounted        | A                        | R5F100EAANA#U0, R5F100ECANA#U0, R5F100EDANA#U0,<br>R5F100EEANA#U0, R5F100EFANA#U0, R5F100EGANA#U0,<br>R5F100EHANA#U0<br>R5F100EAANA#W0, R5F100ECANA#W0, R5F100EDANA#W0,<br>R5F100EEANA#W0, R5F100EFANA#W0, R5F100EGANA#W0,<br>R5F100EHANA#W0 |
|              |                                                     |                | D                        | R5F100EADNA#U0, R5F100ECDNA#U0, R5F100EDDNA#U0,<br>R5F100EEDNA#U0, R5F100EFDNA#U0, R5F100EGDNA#U0,<br>R5F100EHDNA#U0<br>R5F100EADNA#W0, R5F100ECDNA#W0,<br>R5F100EDDNA#W0, R5F100EEDNA#W0, R5F100EFDNA#W0,<br>R5F100EGDNA#W0, R5F100EHDNA#W0 |
|              |                                                     |                | G                        | R5F100EAGNA#U0, R5F100ECGNA#U0, R5F100EDGNA#U0,<br>R5F100EEGNA#U0, R5F100EFGNA#U0, R5F100EGGNA#U0,<br>R5F100EHGNA#U0<br>R5F100EAGNA#W0, R5F100ECGNA#W0,<br>R5F100EDGNA#W0, R5F100EEGNA#W0,<br>R5F100EFGNA#W0, R5F100EGGNA#W0, R5F100EHGNA#W0 |
|              |                                                     | Not<br>mounted | A                        | R5F101EAANA#U0, R5F101ECANA#U0, R5F101EDANA#U0,<br>R5F101EEANA#U0, R5F101EFANA#U0, R5F101EGANA#U0,<br>R5F101EHANA#U0<br>R5F101EAANA#W0, R5F101ECANA#W0, R5F101EDANA#W0,<br>R5F101EEANA#W0, R5F101EFANA#W0, R5F101EGANA#W0,<br>R5F101EHANA#W0 |
|              |                                                     |                | D                        | R5F101EADNA#U0, R5F101ECDNA#U0, R5F101EDDNA#U0,<br>R5F101EEDNA#U0, R5F101EFDNA#U0, R5F101EGDNA#U0,<br>R5F101EHDNA#U0<br>R5F101EADNA#W0, R5F101ECDNA#W0,<br>R5F101EDDNA#W0, R5F101EEDNA#W0, R5F101EFDNA#W0,<br>R5F101EGDNA#W0, R5F101EHDNA#W0 |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



#### Table 1-1. List of Ordering Part Numbers

| Pin count | Package                                   | Data flash | Fields of   | Ordering Part Number                                                                              |
|-----------|-------------------------------------------|------------|-------------|---------------------------------------------------------------------------------------------------|
|           |                                           |            | Application |                                                                                                   |
| 64 pins   | 64-pin plastic                            | Mounted    | A           | R5F100LCAFB#V0, R5F100LDAFB#V0, R5F100LEAFB#V0,                                                   |
|           | LFQFP (10 × 10                            |            |             | R5F100LFAFB#V0, R5F100LGAFB#V0, R5F100LHAFB#V0,                                                   |
|           | mm, 0.5 mm pitch)                         |            |             | R5F100LJAFB#V0, R5F100LKAFB#V0, R5F100LLAFB#V0                                                    |
|           | min, 0.5 min pitch)                       |            |             | R5F100LCAFB#X0, R5F100LDAFB#X0, R5F100LEAFB#X0,                                                   |
|           |                                           |            |             | R5F100LFAFB#X0, R5F100LGAFB#X0, R5F100LHAFB#X0,                                                   |
|           |                                           |            |             | R5F100LJAFB#X0, R5F100LKAFB#X0, R5F100LLAFB#X0                                                    |
|           |                                           |            | D           | R5F100LCDFB#V0, R5F100LDDFB#V0, R5F100LEDFB#V0,                                                   |
|           |                                           |            |             | R5F100LFDFB#V0, R5F100LGDFB#V0, R5F100LHDFB#V0,                                                   |
|           |                                           |            |             | R5F100LJDFB#V0, R5F100LKDFB#V0, R5F100LLDFB#V0                                                    |
|           |                                           |            |             | R5F100LCDFB#X0, R5F100LDDFB#X0, R5F100LEDFB#X0,                                                   |
|           |                                           |            |             | R5F100LFDFB#X0, R5F100LGDFB#X0, R5F100LHDFB#X0,                                                   |
|           |                                           |            |             | R5F100LJDFB#X0, R5F100LKDFB#X0, R5F100LLDFB#X0                                                    |
|           |                                           |            | G           | R5F100LCGFB#V0, R5F100LDGFB#V0, R5F100LEGFB#V0,                                                   |
|           |                                           |            |             | R5F100LFGFB#V0                                                                                    |
|           |                                           |            |             | R5F100LCGFB#X0, R5F100LDGFB#X0, R5F100LEGFB#X0,                                                   |
|           |                                           |            |             | R5F100LFGFB#X0                                                                                    |
|           |                                           |            |             | R5F100LGGFB#V0, R5F100LHGFB#V0, R5F100LJGFB#V0                                                    |
|           |                                           |            | •           | R5F100LGGFB#X0, R5F100LHGFB#X0, R5F100LJGFB#X0                                                    |
|           |                                           | Not        | A           | R5F101LCAFB#V0, R5F101LDAFB#V0, R5F101LEAFB#V0,                                                   |
|           |                                           | mounted    |             | R5F101LFAFB#V0, R5F101LGAFB#V0, R5F101LHAFB#V0,                                                   |
|           |                                           |            |             | R5F101LJAFB#V0, R5F101LKAFB#V0, R5F101LLAFB#V0                                                    |
|           |                                           |            |             | R5F101LCAFB#X0, R5F101LDAFB#X0, R5F101LEAFB#X0,                                                   |
|           |                                           |            |             | R5F101LFAFB#X0, R5F101LGAFB#X0, R5F101LHAFB#X0,<br>R5F101LJAFB#X0, R5F101LKAFB#X0, R5F101LLAFB#X0 |
|           |                                           |            | D           | R5F101LCDFB#V0, R5F101LDDFB#V0, R5F101LLAFB#V0,                                                   |
|           |                                           |            | D           | R5F101LFDFB#V0, R5F101LGDFB#V0, R5F101LHDFB#V0,                                                   |
|           |                                           |            |             | R5F101LJDFB#V0, R5F101LKDFB#V0, R5F101LLDFB#V0,                                                   |
|           |                                           |            |             | R5F101LCDFB#X0, R5F101LDDFB#X0, R5F101LEDFB#X0,                                                   |
|           |                                           |            |             | R5F101LFDFB#X0, R5F101LGDFB#X0, R5F101LHDFB#X0,                                                   |
|           |                                           |            |             | R5F101LJDFB#X0, R5F101LKDFB#X0, R5F101LLDFB#X0,                                                   |
|           | O4 sis slastic                            | Maximate   | A           | R5F100LCABG#U0, R5F100LDABG#U0, R5F100LEABG#U0,                                                   |
|           | 64-pin plastic                            | Mounted    | 7           | R5F100LFABG#U0, R5F100LGABG#U0, R5F100LHABG#U0,                                                   |
|           | VFBGA                                     |            |             | R5F100LJABG#U0                                                                                    |
|           | $(4 \times 4 \text{ mm}, 0.4 \text{ mm})$ |            |             | R5F100LCABG#W0, R5F100LDABG#W0, R5F100LEABG#W0,                                                   |
|           | pitch)                                    |            |             | R5F100LFABG#W0, R5F100LGABG#W0, R5F100LHABG#W0,                                                   |
|           |                                           |            |             | R5F100LJABG#W0                                                                                    |
|           |                                           |            | G           | R5F100LCGBG#U0, R5F100LDGBG#U0, R5F100LEGBG#U0,                                                   |
|           |                                           |            | -           | R5F100LFGBG#U0, R5F100LGGBG#U0, R5F100LHGBG#U0,                                                   |
|           |                                           |            |             | R5F100LJGBG#U0                                                                                    |
|           |                                           |            |             | R5F100LCGBG#W0, R5F100LDGBG#W0, R5F100LEGBG#W0,                                                   |
|           |                                           |            |             | R5F100LFGBG#W0, R5F100LGGBG#W0, R5F100LHGBG#W0,                                                   |
|           |                                           |            |             | R5F100LJGBG#W0                                                                                    |
|           |                                           | Not        | А           | R5F101LCABG#U0, R5F101LDABG#U0, R5F101LEABG#U0,                                                   |
|           |                                           |            |             | R5F101LFABG#U0, R5F101LGABG#U0, R5F101LHABG#U0,                                                   |
|           |                                           | mounted    |             | R5F101LJABG#U0                                                                                    |
|           |                                           |            |             | R5F101LCABG#W0, R5F101LDABG#W0, R5F101LEABG#W0,                                                   |
|           |                                           |            |             | R5F101LFABG#W0, R5F101LGABG#W0, R5F101LHABG#W0,                                                   |
|           |                                           |            |             | R5F101LJABG#W0                                                                                    |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



# 1.5.3 25-pin products





# 1.5.12 80-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.



# 1.5.13 100-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.



# 1.5.14 128-pin products



**Remark** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.



- **Notes 1.** Total current flowing into V<sub>DD</sub> and EV<sub>DD0</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DD0</sub> or V<sub>SS</sub>, EV<sub>SS0</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode: 2.7 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 32 MHz

2.4 V  $\leq$  V\_{DD}  $\leq$  5.5 V@1 MHz to 16 MHz

LS (low-speed main) mode:  $1.8~V \leq V_{\text{DD}} \leq 5.5~V @\,1$  MHz to 8 MHz

LV (low-voltage main) mode: 1.6 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 4 MHz

- **Remarks 1.** fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - **3.** fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



- **Notes 1.** Total current flowing into V<sub>DD</sub> and EV<sub>DD0</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DD0</sub> or V<sub>SS</sub>, EV<sub>SS0</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.
    - HS (high-speed main) mode: 2.7 V  $\leq$  V\_{DD}  $\leq$  5.5 V@1 MHz to 32 MHz
      - 2.4 V  $\leq$  V\_{DD}  $\leq$  5.5 V@1 MHz to 16 MHz
    - LS (low-speed main) mode:  $1.8 \text{ V} \le V_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 8 MHz
    - LV (low-voltage main) mode: 1.6 V  $\leq$  V\_{DD}  $\leq$  5.5 V@1 MHz to 4 MHz
  - 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - **3.** fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C



#### 2.4 AC Characteristics

# (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Items                                                                 | Symbol        |                                                           | Conditions                        | ;                                                        | MIN.      | TYP. | MAX.                                                                                                                                                                                                                    | Unit               |
|-----------------------------------------------------------------------|---------------|-----------------------------------------------------------|-----------------------------------|----------------------------------------------------------|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| Instruction cycle (minimum                                            | Тсү           | Main                                                      | HS (high-                         | $2.7V{\leq}V_{DD}{\leq}5.5V$                             | 0.03125   |      | 1                                                                                                                                                                                                                       | μS                 |
| instruction execution time)                                           |               | system<br>clock (fmain)                                   | speed main)<br>mode               | $2.4 \text{ V} \le \text{V}_{\text{DD}} < 2.7 \text{ V}$ | 0.0625    |      | 1                                                                                                                                                                                                                       | μs                 |
|                                                                       |               | operation                                                 | LS (low-speed main) mode          | $1.8 V \le V_{DD} \le 5.5 V$                             | 0.125     |      | 1                                                                                                                                                                                                                       | μS                 |
|                                                                       |               |                                                           | LV (low-<br>voltage main)<br>mode | $1.6 V \le V_{DD} \le 5.5 V$                             | 0.25      |      | 1         1         1         31.3         1         1         1         1         1         1         1         1         1         1         1         1         20.0         16.0         8.0         4.0         35 | μS                 |
|                                                                       |               | Subsystem of operation                                    | clock (fsuв)                      | $1.8  V \! \le \! V_{DD} \! \le \! 5.5  V$               | 28.5      | 30.5 | 31.3                                                                                                                                                                                                                    | μS                 |
|                                                                       |               | In the self                                               | HS (high-                         | $2.7V{\leq}V_{\text{DD}}{\leq}5.5V$                      | 0.03125   |      | 1                                                                                                                                                                                                                       | μS                 |
|                                                                       |               | programming<br>mode                                       | speed main)<br>mode               | $2.4 \text{ V} \le \text{V}_{\text{DD}} < 2.7 \text{ V}$ | 0.0625    |      | 1                                                                                                                                                                                                                       | μS                 |
|                                                                       |               |                                                           | LS (low-speed main) mode          | $1.8V\!\leq\!V_{DD}\!\leq\!5.5V$                         | 0.125     |      | 1                                                                                                                                                                                                                       | μS                 |
|                                                                       |               |                                                           | LV (low-<br>voltage main)<br>mode | $1.8 V \le V_{DD} \le 5.5 V$                             | 0.25      |      | 1                                                                                                                                                                                                                       | μS                 |
| External system clock                                                 | fex           | $2.7 \text{ V} \leq \text{V}_{DD} \leq$                   |                                   | 1                                                        | 1.0       |      | 20.0                                                                                                                                                                                                                    | MHz                |
| frequency                                                             |               | 2.4 V ≤ V <sub>DD</sub> <                                 |                                   |                                                          | 1.0       |      |                                                                                                                                                                                                                         | MHz                |
|                                                                       |               | 1.8 V ≤ V <sub>DD</sub> <                                 |                                   |                                                          | 1.0       |      |                                                                                                                                                                                                                         | MHz                |
|                                                                       |               | 1.6 V ≤ V <sub>DD</sub> <                                 |                                   |                                                          | 1.0       |      | 4.0 MH<br>35 kH                                                                                                                                                                                                         | MHz                |
|                                                                       | fexs          |                                                           |                                   |                                                          | 32        |      |                                                                                                                                                                                                                         | kHz                |
| External system clock input                                           | texh, texl    | $2.7 \text{ V} \leq \text{V}_{DD} \leq$                   | < 5.5 V                           |                                                          | 24        |      |                                                                                                                                                                                                                         | ns                 |
| high-level width, low-level width                                     |               | $2.4 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$ |                                   |                                                          | 30        |      |                                                                                                                                                                                                                         | ns                 |
|                                                                       |               | 1.8 V ≤ V <sub>DD</sub> <                                 |                                   |                                                          | 60        |      |                                                                                                                                                                                                                         | ns                 |
|                                                                       |               | 1.6 V ≤ V <sub>DD</sub> <                                 |                                   |                                                          | 120       |      |                                                                                                                                                                                                                         | ns                 |
|                                                                       | texns, texus  |                                                           |                                   |                                                          | 13.7      |      |                                                                                                                                                                                                                         | μS                 |
| TI00 to TI07, TI10 to TI17 input<br>high-level width, low-level width | tтıн,<br>tтı∟ |                                                           |                                   |                                                          | 1/fмск+10 |      |                                                                                                                                                                                                                         | ns <sup>Note</sup> |
| TO00 to TO07, TO10 to TO17                                            | fтo           | HS (high-spe                                              | eed 4.0 V                         | $\leq EV_{DD0} \leq 5.5 V$                               |           |      | 16                                                                                                                                                                                                                      | MHz                |
| output frequency                                                      |               | main) mode                                                |                                   | $\leq$ EV <sub>DD0</sub> < 4.0 V                         |           |      | 8                                                                                                                                                                                                                       | MHz                |
|                                                                       |               |                                                           | 1.8 V                             | $\leq$ EV <sub>DD0</sub> < 2.7 V                         |           |      | 4                                                                                                                                                                                                                       | MHz                |
|                                                                       |               |                                                           | 1.6 V                             | ≤ EV <sub>DD0</sub> < 1.8 V                              |           |      | 2                                                                                                                                                                                                                       | MHz                |
|                                                                       |               | LS (low-spee                                              | ed 1.8 V                          | $\leq EV_{DD0} \leq 5.5 V$                               |           |      | 4                                                                                                                                                                                                                       | MHz                |
|                                                                       |               | main) mode                                                | 1.6 V                             | ≤ EV <sub>DD0</sub> < 1.8 V                              |           |      | 2                                                                                                                                                                                                                       | MHz                |
|                                                                       |               | LV (low-volta<br>main) mode                               | age 1.6 V                         | $\leq EV_{\text{DD0}} \leq 5.5 \text{ V}$                |           |      | 2                                                                                                                                                                                                                       | MHz                |
| PCLBUZ0, PCLBUZ1 output                                               | <b>f</b> PCL  | HS (high-spe                                              | eed 4.0 V                         | $\leq EV_{DD0} \leq 5.5 V$                               |           |      | 16                                                                                                                                                                                                                      | MHz                |
| frequency                                                             |               | main) mode                                                | 2.7 V                             | $\leq$ EV <sub>DD0</sub> < 4.0 V                         |           |      | 8                                                                                                                                                                                                                       | MHz                |
|                                                                       |               |                                                           | 1.8 V                             | $\leq$ EV <sub>DD0</sub> < 2.7 V                         |           |      | 4                                                                                                                                                                                                                       | MHz                |
|                                                                       |               |                                                           | 1.6 V                             | $\leq EV_{DD0} < 1.8 V$                                  |           |      | 2                                                                                                                                                                                                                       | MHz                |
|                                                                       |               | LS (low-spee                                              | ed 1.8 V                          | $\leq EV_{DD0} \leq 5.5 V$                               |           |      | 4                                                                                                                                                                                                                       | MHz                |
|                                                                       |               | main) mode                                                | 1.6 V                             | $\leq EV_{DD0} < 1.8 V$                                  |           |      | 2                                                                                                                                                                                                                       | MHz                |
|                                                                       |               | LV (low-volta                                             | age 1.8 V                         | $\leq EV_{DD0} \leq 5.5 V$                               |           |      | 4                                                                                                                                                                                                                       | MHz                |
|                                                                       |               | main) mode                                                | 1.6 V                             | $\leq EV_{DD0} < 1.8 V$                                  |           |      | 2                                                                                                                                                                                                                       | MHz                |
| Interrupt input high-level width,                                     | tintн,        | INTP0                                                     | 1.6 V                             | $\leq V_{\text{DD}} \leq 5.5 \text{ V}$                  | 1         |      |                                                                                                                                                                                                                         | μS                 |
| low-level width                                                       | tintl         | INTP1 to INT                                              | [P11 1.6 V                        | $\leq EV_{DD0} \leq 5.5 V$                               | 1         |      |                                                                                                                                                                                                                         | μS                 |
| Key interrupt input low-level                                         | tкв           | KR0 to KR7                                                | 1.8 V                             | $\leq EV_{DD0} \leq 5.5 V$                               | 250       |      |                                                                                                                                                                                                                         | ns                 |
| width                                                                 |               |                                                           | 1.6 V                             | $\leq EV_{DD0} < 1.8 V$                                  | 1         |      |                                                                                                                                                                                                                         | μS                 |
| RESET low-level width                                                 | trsl          |                                                           |                                   |                                                          | 10        |      |                                                                                                                                                                                                                         | μS                 |

(Note and Remark are listed on the next page.)



3. The smaller maximum transfer rate derived by using fMcK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV<sub>DD0</sub> < 4.0 V and 2.3 V  $\leq$  V<sub>b</sub>  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =  $\frac{\frac{1}{|\text{Transfer rate} \times 2|} - \{-C_b \times R_b \times \ln(1 - \frac{2.0}{V_b})\}}{(\frac{1}{|\text{Transfer rate}|}) \times \text{Number of transferred bits}} \times 100 [\%]$ 

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

- 4. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.
- $\textbf{5.} \quad \textbf{Use it with } EV_{DD0} \geq V_{b}.$
- 6. The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  EV\_{DD0} < 3.3 V and 1.6 V  $\leq$  V\_b  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =  $\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$ 

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

#### UART mode connection diagram (during communication at different potential)









- **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)
- **3.** fMCK: Serial array unit operation clock frequency
  (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).
  m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))
- **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1.



#### CSI mode connection diagram (during communication at different potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - 3. fмск: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13))
  - **4.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.



- **Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).
  - 2. This value is indicated as a ratio (%FSR) to the full-scale value.
  - $\label{eq:second} \begin{array}{l} \textbf{3. When } AV_{\text{REFP}} < V_{\text{DD}} \text{, the MAX. values are as follows.} \\ \text{Overall error: } Add \pm 1.0 \ \text{LSB} \text{ to the MAX. value when } AV_{\text{REFP}} = V_{\text{DD}} \text{.} \\ \text{Zero-scale error/Full-scale error: } Add \pm 0.05\%\text{FSR} \text{ to the MAX. value when } AV_{\text{REFP}} = V_{\text{DD}} \text{.} \\ \text{Integral linearity error/ Differential linearity error: } Add \pm 0.5 \ \text{LSB} \text{ to the MAX. value when } AV_{\text{REFP}} = V_{\text{DD}} \text{.} \\ \end{array}$
  - 4. Values when the conversion time is set to 57  $\mu s$  (min.) and 95  $\mu s$  (max.).
  - 5. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics.



# 2.8 Flash Memory Programming Characteristics

| Parameter                                      | Symbol | Conditions                         | MIN.    | TYP.      | MAX. | Unit  |
|------------------------------------------------|--------|------------------------------------|---------|-----------|------|-------|
| CPU/peripheral hardware clock frequency        | fclк   | $1.8~V \leq V_{DD} \leq 5.5~V$     | 1       |           | 32   | MHz   |
| Number of code flash rewrites<br>Notes 1, 2, 3 | Cerwr  | Retained for 20 years<br>TA = 85°C | 1,000   |           |      | Times |
| Number of data flash rewrites<br>Notes 1, 2, 3 |        | Retained for 1 years<br>Ta = 25°C  |         | 1,000,000 |      |       |
|                                                |        | Retained for 5 years<br>TA = 85°C  | 100,000 |           |      |       |
|                                                |        | Retained for 20 years<br>TA = 85°C | 10,000  |           |      |       |

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

**Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite.

The retaining years are until next rewrite after the rewrite.

- 2. When using flash memory programmer and Renesas Electronics self programming library
- **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.

#### 2.9 Dedicated Flash Memory Programmer Communication (UART)

#### $(T_{\text{A}} = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \leq \text{EV}_{\text{DD}} = \text{EV}_{\text{DD}} \leq 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |



# 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS $T_A = -40$ to +105°C)

This chapter describes the following electrical specifications.

Target products G: Industrial applications  $T_A = -40$  to  $+105^{\circ}C$ R5F100xxGxx

- Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS.
  - 3. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 Functions for each product.
  - Please contact Renesas Electronics sales office for derating of operation under T<sub>A</sub> = +85°C to +105°C. Derating is the systematic reduction of load for the sake of improved reliability.

**Remark** When RL78/G13 is used in the range of  $T_A = -40$  to +85°C, see **CHAPTER 2 ELECTRICAL SPECIFICATIONS (T<sub>A</sub> = -40 to +85°C)**.

There are following differences between the products "G: Industrial applications ( $T_A = -40$  to  $+105^{\circ}C$ )" and the products "A: Consumer applications, and D: Industrial applications".

| Parameter                                    | Ap                                                                                                                                                                                                                                                                                                                                                                                                                                   | pplication                                                                                                                                                                                                          |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                              | A: Consumer applications,<br>D: Industrial applications                                                                                                                                                                                                                                                                                                                                                                              | G: Industrial applications                                                                                                                                                                                          |
| Operating ambient temperature                | T <sub>A</sub> = -40 to +85°C                                                                                                                                                                                                                                                                                                                                                                                                        | T <sub>A</sub> = -40 to +105°C                                                                                                                                                                                      |
| Operating mode<br>Operating voltage range    | $\begin{array}{l} \text{HS (high-speed main) mode:} \\ \text{2.7 V} \leq V_{\text{DD}} \leq 5.5 \ \text{V@1 MHz to 32 MHz} \\ \text{2.4 V} \leq V_{\text{DD}} \leq 5.5 \ \text{V@1 MHz to 16 MHz} \\ \text{LS (low-speed main) mode:} \\ \text{1.8 V} \leq V_{\text{DD}} \leq 5.5 \ \text{V@1 MHz to 8 MHz} \\ \text{LV (low-voltage main) mode:} \\ \text{1.6 V} \leq V_{\text{DD}} \leq 5.5 \ \text{V@1 MHz to 4 MHz} \end{array}$ | HS (high-speed main) mode only:<br>2.7 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V@1 MHz to 32 MHz<br>2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V@1 MHz to 16 MHz                                                           |
| High-speed on-chip oscillator clock accuracy | $\begin{array}{l} 1.8 \ V \leq V_{DD} \leq 5.5 \ V \\ \pm 1.0\% @ \ T_{A} = -20 \ to \ +85^{\circ}C \\ \pm 1.5\% @ \ T_{A} = -40 \ to \ -20^{\circ}C \\ 1.6 \ V \leq V_{DD} < 1.8 \ V \\ \pm 5.0\% @ \ T_{A} = -20 \ to \ +85^{\circ}C \\ \pm 5.5\% @ \ T_{A} = -40 \ to \ -20^{\circ}C \end{array}$                                                                                                                                 | $\begin{array}{l} 2.4 \ V \leq V_{DD} \leq 5.5 \ V \\ \pm 2.0\% @ \ T_{A} = +85 \ to \ +105^{\circ}C \\ \pm 1.0\% @ \ T_{A} = -20 \ to \ +85^{\circ}C \\ \pm 1.5\% @ \ T_{A} = -40 \ to \ -20^{\circ}C \end{array}$ |
| Serial array unit                            | UART<br>CSI: fcLk/2 (supporting 16 Mbps), fcLk/4<br>Simplified I <sup>2</sup> C communication                                                                                                                                                                                                                                                                                                                                        | UART<br>CSI: fcLk/4<br>Simplified I <sup>2</sup> C communication                                                                                                                                                    |
| IICA                                         | Normal mode<br>Fast mode<br>Fast mode plus                                                                                                                                                                                                                                                                                                                                                                                           | Normal mode<br>Fast mode                                                                                                                                                                                            |
| Voltage detector                             | Rise detection voltage: 1.67 V to 4.06 V<br>(14 levels)<br>Fall detection voltage: 1.63 V to 3.98 V<br>(14 levels)                                                                                                                                                                                                                                                                                                                   | Rise detection voltage: 2.61 V to 4.06 V<br>(8 levels)<br>Fall detection voltage: 2.55 V to 3.98 V<br>(8 levels)                                                                                                    |

(Remark is listed on the next page.)



5. The smaller maximum transfer rate derived by using fMCK/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.4 V  $\leq$  EVDD0 < 3.3 V and 1.6 V  $\leq$  Vb  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =  $\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$ 

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

- **6.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 5 above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

#### UART mode connection diagram (during communication at different potential)







CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





- **Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 00, 01, 02, 10, 12, 13), n: Channel number (n = 0, 2), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - **2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

#### 3.6.4 LVD circuit characteristics

#### LVD Detection Voltage of Reset Mode and Interrupt Mode

(TA = -40 to +105°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

|              | Parameter            | Symbol | Conditions             | MIN. | TYP. | MAX. | Unit |
|--------------|----------------------|--------|------------------------|------|------|------|------|
| Detection    | Supply voltage level | VLVD0  | Power supply rise time | 3.90 | 4.06 | 4.22 | V    |
| voltage      |                      |        | Power supply fall time | 3.83 | 3.98 | 4.13 | V    |
|              |                      | VLVD1  | Power supply rise time | 3.60 | 3.75 | 3.90 | V    |
|              |                      |        | Power supply fall time | 3.53 | 3.67 | 3.81 | V    |
|              |                      | VLVD2  | Power supply rise time | 3.01 | 3.13 | 3.25 | V    |
|              |                      |        | Power supply fall time | 2.94 | 3.06 | 3.18 | V    |
|              |                      | VLVD3  | Power supply rise time | 2.90 | 3.02 | 3.14 | V    |
|              |                      |        | Power supply fall time | 2.85 | 2.96 | 3.07 | V    |
|              |                      | VLVD4  | Power supply rise time | 2.81 | 2.92 | 3.03 | V    |
|              |                      |        | Power supply fall time | 2.75 | 2.86 | 2.97 | V    |
|              |                      | VLVD5  | Power supply rise time | 2.70 | 2.81 | 2.92 | V    |
|              |                      |        | Power supply fall time | 2.64 | 2.75 | 2.86 | V    |
|              |                      | VLVD6  | Power supply rise time | 2.61 | 2.71 | 2.81 | V    |
|              |                      |        | Power supply fall time | 2.55 | 2.65 | 2.75 | V    |
|              |                      | VLVD7  | Power supply rise time | 2.51 | 2.61 | 2.71 | V    |
|              |                      |        | Power supply fall time | 2.45 | 2.55 | 2.65 | V    |
| Minimum pu   | ulse width           | t∟w    |                        | 300  |      |      | μS   |
| Detection de | elay time            |        |                        |      |      | 300  | μS   |

#### LVD Detection Voltage of Interrupt & Reset Mode

#### (TA = -40 to +105°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

| Parameter           | Symbol | Cond                           | litions                      | MIN. | TYP. | MAX. | Unit |
|---------------------|--------|--------------------------------|------------------------------|------|------|------|------|
| Interrupt and reset | VLVDD0 | VPOC2, VPOC1, VPOC0 = 0, 1, 1, | , falling reset voltage      | 2.64 | 2.75 | 2.86 | V    |
| mode                | VLVDD1 | LVIS1, LVIS0 = 1, 0            | Rising release reset voltage | 2.81 | 2.92 | 3.03 | V    |
|                     |        |                                | Falling interrupt voltage    | 2.75 | 2.86 | 2.97 | V    |
|                     | VLVDD2 | LVIS1, LVIS0 = 0, 1            | Rising release reset voltage | 2.90 | 3.02 | 3.14 | V    |
|                     |        |                                | Falling interrupt voltage    | 2.85 | 2.96 | 3.07 | V    |
|                     | Vlvdd3 | LVIS1, LVIS0 = 0, 0            | Rising release reset voltage | 3.90 | 4.06 | 4.22 | V    |
|                     |        |                                | Falling interrupt voltage    | 3.83 | 3.98 | 4.13 | V    |



#### 3.8 Flash Memory Programming Characteristics

| Parameter                                    | Symbol | Conditions                                                     | MIN.    | TYP.      | MAX. | Unit  |
|----------------------------------------------|--------|----------------------------------------------------------------|---------|-----------|------|-------|
| CPU/peripheral hardware clock frequency      | fclĸ   | $2.4~V \leq V_{DD} \leq 5.5~V$                                 | 1       |           | 32   | MHz   |
| Number of code flash rewrites<br>Notes 1,2,3 | Cerwr  | Retained for 20 years<br>TA = $85^{\circ}$ C <sup>Note 4</sup> | 1,000   |           |      | Times |
| Number of data flash rewrites<br>Notes 1,2,3 |        | Retained for 1 years<br>TA = 25°C                              |         | 1,000,000 |      |       |
|                                              |        | Retained for 5 years<br>TA = $85^{\circ}$ C <sup>Note 4</sup>  | 100,000 |           |      |       |
|                                              |        | Retained for 20 years<br>TA = 85°C <sup>Note 4</sup>           | 10,000  |           |      |       |

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ 

**Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.

- 2. When using flash memory programmer and Renesas Electronics self programming library.
- **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.
- 4. This temperature is the average value at which data are retained.

#### 3.9 Dedicated Flash Memory Programmer Communication (UART)

#### $(T_{\text{A}} = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \leq \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \text{ V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |



#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information

# RENESAS

#### SALES OFFICES

**Renesas Electronics Corporation** 

http://www.renesas.com

California Eastern Laboratories. Inc. 4590 Patrick Henry Drive, Santa Clara, California 95054-1817, U.S.A Tel: +1-408-919-2500, Fax: +1-408-988-0279 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited ntury Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong t 1601-1611, 16/F., Tower 2, Grand Cen : +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malavsia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141