Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 22 | | Program Memory Size | 96KB (96K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 8K x 8 | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 8x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-WFQFN Exposed Pad | | Supplier Device Package | 32-HWQFN (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100bfdna-u0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong RL78/G13 1. OUTLINE • 48-pin plastic HWQFN (7 × 7 mm, 0.5 mm pitch) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. - Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. - 3. It is recommended to connect an exposed die pad to $V_{\rm ss.}$ Absolute Maximum Ratings (TA = 25°C) (2/2) | Parameter | Symbols | | Conditions | Ratings | Unit | |----------------------|------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------| | Output current, high | Іон1 | Per pin | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | -40 | mA | | | | Total of all pins<br>-170 mA | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145 | -70 | mA | | | | | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147 | -100 | mA | | | <b>І</b> ОН2 | Per pin | P20 to P27, P150 to P156 | -0.5 | mA | | | | Total of all pins | | -2 | mA | | Output current, low | lo <sub>L1</sub> | Per pin | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | 40 | mA | | | | Total of all pins<br>170 mA | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145 | 70 | mA | | | | | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147 | 100 | mA | | | lo <sub>L2</sub> | Per pin | P20 to P27, P150 to P156 | 1 | mA | | | | Total of all pins | | 5 | mA | | Operating ambient | TA | In normal operati | on mode | -40 to +85 | °C | | temperature | | In flash memory | programming mode | | | | Storage temperature | Tstg | | | -65 to +150 | °C | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. # (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | | h-speed<br>Mode | LS (low-spee<br>main) Mode | | LV (low-voltage<br>main) Mode | | Unit | |--------------------------------------------|---------------|--------------------------------------------------------------|--------------------------------------------------------------|----------------|-----------------|----------------------------|------|-------------------------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | <b>t</b> KCY1 | tkcy1 ≥ 2/fclk | $4.0~V \leq EV_{DD0} \leq 5.5~V$ | 62.5 | | 250 | | 500 | | ns | | | | | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | 83.3 | | 250 | | 500 | | ns | | SCKp high-/low-level width | tкн1,<br>tкL1 | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | | tксү1/2 —<br>7 | | tксү1/2 –<br>50 | | tксү1/2 —<br>50 | | ns | | | | 2.7 V ≤ EV <sub>DI</sub> | $2.7~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ | | | tксү1/2 –<br>50 | | tксү1/2 —<br>50 | | ns | | SIp setup time (to SCKp↑) | tsıĸı | 4.0 V ≤ EV <sub>DI</sub> | 00 ≤ 5.5 V | 23 | | 110 | | 110 | | ns | | Note 1 | | 2.7 V ≤ EV <sub>DI</sub> | 00 ≤ 5.5 V | 33 | | 110 | | 110 | | ns | | SIp hold time (from SCKp↑) Note 2 | tksı1 | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | | 10 | | 10 | | 10 | | ns | | Delay time from SCKp↓ to SOp output Note 3 | tkso1 | C = 20 pF No | te 4 | | 10 | | 10 | | 10 | ns | - **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 4. C is the load capacitance of the SCKp and SOp output lines. Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - Remarks 1. This value is valid only when CSI00's peripheral I/O redirect function is not used. - p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0),g: PIM and POM numbers (g = 1) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00)) ### (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | | high-<br>I main)<br>ode | | /-speed<br>Mode | voltage | low-<br>e main)<br>ode | Unit | |---------------|--------|----------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------|-------------------------|------|----------------------|---------|------------------------|------| | | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate | | Recep-<br>tion | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$ | | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 4 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$ | | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate folk Note 4 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | | $1.8 \ V \le EV_{DD0} < 3.3 \ V,$ $1.6 \ V \le V_b \le 2.0 \ V$ | | | fMCK/6<br>Notes 1 to 3 | | fMCK/6<br>Notes 1, 2 | | fMCK/6<br>Notes 1, 2 | bps | | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 4 | | 5.3 | | 1.3 | | 0.6 | Mbps | **Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only. - 2. Use it with EVDD0≥Vb. - 3. The following conditions are required for low voltage interface when $E_{VDDO} < V_{DD}$ . $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V} : \text{MAX. } 2.6 \text{ Mbps}$ $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.4 \text{ V} : \text{MAX. } 1.3 \text{ Mbps}$ 4. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 32 MHz (2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) LS (low-speed main) mode: 8 MHz (1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (Vpd tolerance (When 20- to 52-pin products)/EVpd tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For ViH and ViL, see the DC characteristics with TTL input buffer selected. **Remarks 1.** $V_b[V]$ : Communication line voltage - 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14) - 3. fmcκ: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13) - **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1. # (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (1/3) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | HS (hig | h-speed<br>Mode | LS (low | r-speed<br>Mode | | -voltage<br>Mode | Unit | |-----------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|------------------|-----------------|------------------|------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | $\begin{split} 4.0 \ V & \le EV_{DD0} \le 5.5 \ V, \\ 2.7 \ V & \le V_b \le 4.0 \ V, \\ C_b & = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{split}$ | 300 | | 1150 | | 1150 | | ns | | | | | $\begin{split} 2.7 \ V & \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V & \leq V_b \leq 2.7 \ V, \\ C_b & = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 500 | | 1150 | | 1150 | | ns | | | | | $\begin{aligned} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{Note}, \end{aligned}$ | 1150 | | 1150 | | 1150 | | ns | | SCKp high-level width | $2.7~V \leq V_b \leq 4.0~V,$ | | 00 ≤ 5.5 V, | tксү1/2 –<br>75 | | tксү1/2 –<br>75 | | tксу1/2 —<br>75 | | ns | | | | $2.7 \text{ V} \le \text{EV}_{DD}$<br>$2.3 \text{ V} \le \text{V}_{b} \le$<br>$C_{b} = 30 \text{ pF},$ | 00 < 4.0 V,<br>2.7 V, | tксу1/2 —<br>170 | | tксу1/2 —<br>170 | | tксу1/2 —<br>170 | | ns | | | | $1.8 \text{ V} \le \text{EV}_{DD}$ $1.6 \text{ V} \le \text{V}_{b} \le \text{C}_{b} = 30 \text{ pF},$ | 00 < 3.3 V,<br>2.0 V <sup>Note</sup> , | tксү1/2 –<br>458 | | tксү1/2 –<br>458 | | tксү1/2 –<br>458 | | ns | | SCKp low-level width | t <sub>KL1</sub> | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq$ | 00 ≤ 5.5 V,<br>4.0 V, | tксу1/2 —<br>12 | | tксү1/2 —<br>50 | | tксү1/2 —<br>50 | | ns | | | | $C_b = 30 \text{ pF},$ $2.7 \text{ V} \leq \text{EVor}$ $2.3 \text{ V} \leq \text{V}_b \leq$ $C_b = 30 \text{ pF},$ | 00 < 4.0 V,<br>2.7 V, | tксү1/2 —<br>18 | | tксү1/2 —<br>50 | | tксү1/2 —<br>50 | | ns | | | | $1.8 \text{ V} \leq \text{EV}_{DD}$ $1.6 \text{ V} \leq \text{V}_{b} \leq$ $C_{b} = 30 \text{ pF},$ | 00 < 3.3 V,<br>2.0 V <sup>Note</sup> , | tксү1/2 —<br>50 | | tксү1/2 –<br>50 | | tксу1/2 —<br>50 | | ns | Note Use it with $EV_{DD0} \ge V_b$ . Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed two pages after the next page.) **Notes 1.** The first clock pulse is generated after this period when the start/restart condition is detected. <R> - 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. - Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IoH1, IoL1, VOH1, VOL1) must satisfy the values in the redirect destination. - **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows. Standard mode: $C_b = 400 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ - Notes 1. Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** When $AV_{REFP} < V_{DD}$ , the MAX. values are as follows. - Overall error: Add $\pm 1.0$ LSB to the MAX. value when AV<sub>REFP</sub> = $V_{DD}$ . - Zero-scale error/Full-scale error: Add $\pm 0.05\%FSR$ to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. - Integral linearity error/ Differential linearity error: Add $\pm 0.5$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. - **4.** Values when the conversion time is set to 57 $\mu$ s (min.) and 95 $\mu$ s (max.). - 5. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics. **Remark** The electrical characteristics of the products G: Industrial applications (T<sub>A</sub> = -40 to +105°C) are different from those of the products "A: Consumer applications, and D: Industrial applications". For details, refer to **3.1** to **3.10**. ## 3.1 Absolute Maximum Ratings ## Absolute Maximum Ratings ( $T_A = 25$ °C) (1/2) | Parameter | Symbols | Conditions | Ratings | Unit | |------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------| | Supply voltage | V <sub>DD</sub> | | -0.5 to +6.5 | ٧ | | | EV <sub>DD0</sub> , EV <sub>DD1</sub> | EVDD0 = EVDD1 | -0.5 to +6.5 | V | | | EVsso, EVss1 | EVsso = EVss1 | -0.5 to +0.3 | V | | REGC pin input voltage | VIREGC | REGC | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup> | V | | Input voltage | Vıı | P00 to P07, P10 to P17, P30 to P37, P40 to P47, | -0.3 to EV <sub>DD0</sub> +0.3 | V | | | | P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | | | | V <sub>I2</sub> | P60 to P63 (N-ch open-drain) | -0.3 to +6.5 | V | | | Vı3 | P20 to P27, P121 to P124, P137, P150 to P156, EXCLK, EXCLKS, RESET | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | Output voltage | V <sub>O1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, | -0.3 to EV <sub>DD0</sub> +0.3 | ٧ | | | | P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | | | | V <sub>02</sub> | P20 to P27, P150 to P156 | -0.3 to V <sub>DD</sub> +0.3 Note 2 | ٧ | | Analog input voltage | VAI1 | ANI16 to ANI26 | $-0.3$ to EV <sub>DD0</sub> +0.3 and $-0.3$ to AV <sub>REF</sub> (+) +0.3 $^{\text{Notes 2, 3}}$ | V | | | V <sub>Al2</sub> | ANI0 to ANI14 | $-0.3$ to V <sub>DD</sub> +0.3 and -0.3 to AV <sub>REF</sub> (+) +0.3 $^{\text{Notes 2, 3}}$ | V | - **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it. - 2. Must be 6.5 V or lower. - 3. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. - **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - **2.** $AV_{REF}(+)$ : + side reference voltage of the A/D converter. - 3. Vss : Reference voltage Absolute Maximum Ratings (TA = 25°C) (2/2) | Parameter | Symbols | | Conditions | Ratings | Unit | |-------------------------------|------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------| | Output current, high | Іон1 | Per pin | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | <b>-40</b> | mA | | | | Total of all pins<br>-170 mA | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145 | <del>-</del> 70 | mA | | | | | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147 | -100 | mA | | | Іон2 | Per pin | P20 to P27, P150 to P156 | -0.5 | mA | | | | Total of all pins | | -2 | mA | | Output current, low | lo <sub>L1</sub> | Per pin | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | 40 | mA | | | | Total of all pins<br>170 mA | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145 | 70 | mA | | | | | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147 | 100 | mA | | | lo <sub>L2</sub> | Per pin | P20 to P27, P150 to P156 | 1 | mA | | | | Total of all pins | | 5 | mA | | Operating ambient temperature | TA | In normal operati | on mode programming mode | -40 to +105 | °C | | | <u> </u> | | | | | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (3/5)$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------|----------------------|------| | Input voltage,<br>high | V <sub>IH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer | 0.8EV <sub>DD0</sub> | | EV <sub>DD0</sub> | V | | | V <sub>IH2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55, | TTL input buffer 4.0 V ≤ EVDD0 ≤ 5.5 V | 2.2 | | EV <sub>DD0</sub> | V | | | | P80, P81, P142, P143 | TTL input buffer 3.3 V ≤ EV <sub>DD0</sub> < 4.0 V | 2.0 | | EV <sub>DD0</sub> | V | | | | | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 1.5 | | EV <sub>DD0</sub> | V | | | V <sub>IH3</sub> | P20 to P27, P150 to P156 | | 0.7V <sub>DD</sub> | | $V_{DD}$ | ٧ | | | V <sub>IH4</sub> | P60 to P63 | | 0.7EV <sub>DD0</sub> | | 6.0 | ٧ | | | V <sub>IH5</sub> | P121 to P124, P137, EXCLK, EXCL | KS, RESET | 0.8V <sub>DD</sub> | | $V_{DD}$ | ٧ | | Input voltage,<br>low | VIL1 | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer | 0 | | 0.2EV <sub>DD0</sub> | V | | | V <sub>IL2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55, | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0 | | 0.8 | V | | | | P80, P81, P142, P143 | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V | 0 | | 0.5 | V | | | | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 0 | | 0.32 | V | | | | VIL3 | P20 to P27, P150 to P156 | | 0 | | 0.3V <sub>DD</sub> | V | | | V <sub>IL4</sub> | P60 to P63 | | 0 | | 0.3EV <sub>DD0</sub> | ٧ | | | V <sub>IL5</sub> | P121 to P124, P137, EXCLK, EXCLK | KS, RESET | 0 | | 0.2V <sub>DD</sub> | V | Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 is EV<sub>DD0</sub>, even in the N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer. - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C ## 3.5 Peripheral Functions Characteristics ### **AC Timing Test Points** ### 3.5.1 Serial array unit ### (1) During communication at same potential (UART mode) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | Symbol Conditions | | HS (high-spee | Unit | | |----------------------|--------|-------------------|---------------------------------------------------------------------------|---------------|----------------|------| | | | | | MIN. | MAX. | | | Transfer rate Note 1 | | | | | fmck/12 Note 2 | bps | | | | | Theoretical value of the maximum transfer rate fclk = 32 MHz, fMck = fclk | | 2.6 | Mbps | Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only. 2. The following conditions are required for low voltage interface when EVDDO < VDD. $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ : MAX. 1.3 Mbps Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). #### **UART** mode connection diagram (during communication at same potential) ### **UART** mode bit width (during communication at same potential) (reference) **Remarks 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14) 2. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13)) ### (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | | speed main)<br>ode | Unit | |---------------|--------|-----------|--------------------------------------------------------------|---------------------------------------------------------------------------|------|----------------------|------| | | | | | | MIN. | MAX. | | | Transfer rate | | Reception | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ | | | fmck/12 Note 1 | bps | | | | | $V$ , $2.7 \ V \le V_b \le 4.0 \ V$ | Theoretical value of the maximum transfer rate fclk = 32 MHz, fmck = fclk | | 2.6 | Mbps | | | | | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0$ | | | fmck/12 Note 1 | bps | | | | | $V,$ $2.3~V \leq V_b \leq 2.7~V$ | Theoretical value of the maximum transfer rate fclk = 32 MHz, fmck = fclk | | 2.6 | Mbps | | | | | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V},$ | | | fMCK/12<br>Notes 1,2 | bps | | | | | $1.6~V \leq V_b \leq 2.0~V$ | Theoretical value of the maximum transfer rate fclk = 32 MHz, fmck = fclk | | 2.6 | Mbps | - Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only. - 2. The following conditions are required for low voltage interface when EVDDO < VDD. $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ : MAX. 1.3 Mbps Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. - Remarks 1. V<sub>b</sub>[V]: Communication line voltage - **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13) - **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1. # (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS (high-spe | eed main) Mode | Unit | |----------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------|--------------|----------------|------| | | | | MIN. | MAX. | | | SIp setup time | tsıĸı | $4.0 \ V \leq EV_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$ | 88 | | ns | | (to SCKp↓) Note | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \ 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ | 88 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | $2.4 \ V \le EV_{DD0} < 3.3 \ V, \ 1.6 \ V \le V_b \le 2.0 \ V,$ | 220 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ | | | | | SIp hold time (from SCKp $\downarrow$ ) Note | tksi1 | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V,~2.7~V \leq V_{\text{b}} \leq 4.0~V,$ | 38 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7 \; V \leq EV_{\text{DD0}} < 4.0 \; V, \; 2.3 \; V \leq V_{\text{b}} \leq 2.7 \; V,$ | 38 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | $2.4~V \leq EV_{DD0} < 3.3~V,~1.6~V \leq V_b \leq 2.0~V,$ | 38 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ | | | | | Delay time from SCKp↑ to | tkso1 | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V,~2.7~V \leq V_{\text{b}} \leq 4.0~V,$ | | 50 | ns | | SOp output Note | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | $2.7 \; V \leq EV_{\text{DD0}} < 4.0 \; V, \; 2.3 \; V \leq V_{\text{b}} \leq 2.7 \; V,$ | | 50 | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$ | | 50 | ns | | | | $C_b=30~pF,~R_b=5.5~k\Omega$ | | | | **Note** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) # (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (1/2) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Conditions | | peed main)<br>ode | Unit | |---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|------| | | | | MIN. | MAX. | | | SCLr clock frequency | fscL | $\begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$ | | 400 Note 1 | kHz | | | | $\begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | | 400 Note 1 | kHz | | | | $\begin{aligned} &4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega \end{aligned}$ | | 100 Note 1 | kHz | | | | $2.7 \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V},$ $2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$ | | 100 Note 1 | kHz | | | | $\begin{split} &2.4 \; V \leq \text{EV}_{\text{DDO}} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V, \\ &C_b = 100 \; p\text{F}, \; R_b = 5.5 \; k\Omega \end{split}$ | | 100 Note 1 | kHz | | Hold time when SCLr = "L" | tLow | $\begin{aligned} 4.0 & \ V \le EV_{DD0} \le 5.5 \ V, \\ 2.7 & \ V \le V_b \le 4.0 \ V, \\ C_b = 50 & \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$ | 1200 | | ns | | | | $\begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$ | 1200 | | ns | | | | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $ | 4600 | | ns | | | | $\begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 4600 | | ns | | | | $\begin{split} 2.4 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V, \\ C_b &= 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$ | 4650 | | ns | | Hold time when SCLr = "H" | tніgн | $\begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$ | 620 | | ns | | | | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V},$ $2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V},$ $C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$ | 500 | | ns | | | | $\begin{aligned} &4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega \end{aligned}$ | 2700 | | ns | | | | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$ | 2400 | | ns | | | | $2.4 \text{ V} \leq \text{EV}_{\text{DDO}} < 3.3 \text{ V},$ $1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega$ | 1830 | | ns | ( ${f Notes}$ and ${f Caution}$ are listed on the next page, and ${f Remarks}$ are listed on the page after the next page.) - **Notes 1.** Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** When $AV_{REFP} < V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 1.0$ LSB to the MAX. value when AV<sub>REFP</sub> = $V_{DD}$ . Zero-scale error/Full-scale error: Add $\pm 0.05\% FSR$ to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add $\pm 0.5$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. 4. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics. ## 3.6.4 LVD circuit characteristics # LVD Detection Voltage of Reset Mode and Interrupt Mode (Ta = -40 to +105°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------|-------------------------------|-------------------|------------------------|------|------|------|------| | Detection | etection Supply voltage level | | Power supply rise time | 3.90 | 4.06 | 4.22 | V | | voltage | | | Power supply fall time | 3.83 | 3.98 | 4.13 | V | | | | V <sub>LVD1</sub> | Power supply rise time | 3.60 | 3.75 | 3.90 | V | | | | | Power supply fall time | 3.53 | 3.67 | 3.81 | V | | | | V <sub>LVD2</sub> | Power supply rise time | 3.01 | 3.13 | 3.25 | V | | | | | Power supply fall time | 2.94 | 3.06 | 3.18 | V | | | | V <sub>LVD3</sub> | Power supply rise time | 2.90 | 3.02 | 3.14 | V | | | | | Power supply fall time | 2.85 | 2.96 | 3.07 | ٧ | | | | V <sub>LVD4</sub> | Power supply rise time | 2.81 | 2.92 | 3.03 | ٧ | | | | | Power supply fall time | 2.75 | 2.86 | 2.97 | ٧ | | | | V <sub>LVD5</sub> | Power supply rise time | 2.70 | 2.81 | 2.92 | V | | | | | Power supply fall time | 2.64 | 2.75 | 2.86 | ٧ | | | | V <sub>LVD6</sub> | Power supply rise time | 2.61 | 2.71 | 2.81 | V | | | | | Power supply fall time | 2.55 | 2.65 | 2.75 | ٧ | | | | V <sub>LVD7</sub> | Power supply rise time | 2.51 | 2.61 | 2.71 | ٧ | | | | | Power supply fall time | 2.45 | 2.55 | 2.65 | V | | Minimum pulse width | | tLW | | 300 | | | μS | | Detection delay time | | | | | | 300 | μS | ## **LVD Detection Voltage of Interrupt & Reset Mode** (Ta = -40 to +105°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Conditions | | | MIN. | TYP. | MAX. | Unit | |---------------------|--------------------|-----------------------|---------------------|------------------------------|------|------|------|------| | Interrupt and reset | V <sub>LVDD0</sub> | VPOC2, VPOC1, VPOC0 = | 0, 1, 1 | , falling reset voltage | 2.64 | 2.75 | 2.86 | V | | mode | VLVDD1 | LVIS1, LVIS0 | = 1, 0 | Rising release reset voltage | 2.81 | 2.92 | 3.03 | V | | | | | | Falling interrupt voltage | 2.75 | 2.86 | 2.97 | V | | | VLVDD2 | LVIS1, LVIS0 | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.90 | 3.02 | 3.14 | V | | | | | | Falling interrupt voltage | 2.85 | 2.96 | 3.07 | V | | | VLVDD3 | LVIS1, LVIS0 | = 0, 0 | Rising release reset voltage | 3.90 | 4.06 | 4.22 | V | | | | | | Falling interrupt voltage | 3.83 | 3.98 | 4.13 | V | ## 4.6 36-pin Products R5F100CAALA, R5F100CCALA, R5F100CDALA, R5F100CEALA, R5F100CFALA, R5F100CGALA R5F101CAALA, R5F101CCALA, R5F101CDALA, R5F101CEALA, R5F101CFALA, R5F101CGALA R5F100CAGLA, R5F100CCGLA, R5F100CDGLA, R5F100CEGLA, R5F100CFGLA, R5F100CGGLA | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |--------------------|--------------|----------------|-----------------| | P-WFLGA36-4x4-0.50 | PWLG0036KA-A | P36FC-50-AA4-2 | 0.023 | ©2012 Renesas Electronics Corporation. All rights reserved. ### NOTES FOR CMOS DEVICES - (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN). - (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device. - (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices. - (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions. - (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device. - (6) INPUT OF SIGNAL DURING POWER OFF STATE: Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device. #### Notice - Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the - 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or - 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below "Standard": Computers: office equipment: communications equipment: test and measurement equipment: audio and visual equipment: home electronic appliances: machine tools: personal electronic equipment: and industrial robots etc. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics - 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics - nt may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. #### SALES OFFICES # Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information California Eastern Laboratories, Inc. 4590 Patrick Henry Drive, Santa Clara, California 95054-1817, U.S.A Tel: +1-408-919-2500, Fax: +1-408-988-0279 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited ntury Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong t 1601-1611, 16/F., Tower 2, Grand Cen : +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141 © 2016 Renesas Electronics Corporation. All rights reserved.