Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 28 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 4K x 8 | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 9x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 40-WFQFN Exposed Pad | | Supplier Device Package | 40-HWQFN (6x6) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100eadna-u0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 1-1. List of Ordering Part Numbers (2/12) | D: | D/ | · | Fig. 6 | (2/12) | |----------|--------------------------|---------|-------------|-------------------------------------------------| | Pin | Package | Data | Fields of | Ordering Part Number | | count | | flash | Application | | | | | | Note | | | 25 pins | 25-pin plastic | Mounted | Α | R5F1008AALA#U0, R5F1008CALA#U0, R5F1008DALA#U0, | | 25 piris | | Mounted | , , | R5F1008EALA#U0 | | | WFLGA ( $3 \times 3$ mm, | | | R5F1008AALA#W0, R5F1008CALA#W0, R5F1008DALA#W0, | | | 0.5 mm pitch) | | | R5F1008EALA#W0 | | | . , | | G | | | | | | G | R5F1008AGLA#U0, R5F1008CGLA#U0, R5F1008DGLA#U0, | | | | | | R5F1008EGLA#U0 | | | | | | R5F1008AGLA#W0, R5F1008CGLA#W0, R5F1008DGLA#W0, | | | | | _ | R5F1008EGLA#W0 | | | | Not | Α | R5F1018AALA#U0, R5F1018CALA#U0, R5F1018DALA#U0, | | | | mounted | | R5F1018EALA#U0 | | | | | | R5F1018AALA#W0, R5F1018CALA#W0, R5F1018DALA#W0, | | | | | | R5F1018EALA#W0 | | 30 pins | 30-pin plastic LSSOP | Mounted | Α | R5F100AAASP#V0, R5F100ACASP#V0, R5F100ADASP#V0, | | 00 p0 | (7.62 mm (300), 0.65 | | | R5F100AEASP#V0, R5F100AFASP#V0, R5F100AGASP#V0 | | | | | | R5F100AAASP#X0, R5F100ACASP#X0, R5F100ADASP#X0 | | | mm pitch) | | | R5F100AEASP#X0, R5F100AFASP#X0, R5F100AGASP#X0 | | | | | D | R5F100AADSP#V0, R5F100ACDSP#V0, R5F100ADDSP#V0, | | | | | | R5F100AEDSP#V0, R5F100AFDSP#V0, R5F100AGDSP#V0 | | | | | | R5F100AADSP#X0, R5F100ACDSP#X0, R5F100ADDSP#X0, | | | | | | R5F100AEDSP#X0, R5F100AFDSP#X0, R5F100AGDSP#X0 | | | | | G | | | | | | G | R5F100AAGSP#V0, R5F100ACGSP#V0, | | | | | | R5F100ADGSP#V0,R5F100AEGSP#V0, | | | | | | R5F100AFGSP#V0, R5F100AGGSP#V0 | | | | | | R5F100AAGSP#X0, R5F100ACGSP#X0, | | | | | | R5F100ADGSP#X0,R5F100AEGSP#X0, | | | | | | R5F100AFGSP#X0, R5F100AGGSP#X0 | | | | Not | Α | R5F101AAASP#V0, R5F101ACASP#V0, R5F101ADASP#V0, | | | | mounted | | R5F101AEASP#V0, R5F101AFASP#V0, R5F101AGASP#V0 | | | | | | R5F101AAASP#X0, R5F101ACASP#X0, R5F101ADASP#X0, | | | | | | R5F101AEASP#X0, R5F101AFASP#X0, R5F101AGASP#X0 | | | | | D | R5F101AADSP#V0, R5F101ACDSP#V0, R5F101ADDSP#V0, | | | | | | R5F101AEDSP#V0, R5F101AFDSP#V0, R5F101AGDSP#V0 | | | | | | R5F101AADSP#X0, R5F101ACDSP#X0, R5F101ADDSP#X0, | | | | | | R5F101AEDSP#X0, R5F101AFDSP#X0, R5F101AGDSP#X0 | | 32 pins | 32-pin plastic | Mounted | Α | R5F100BAANA#U0, R5F100BCANA#U0, R5F100BDANA#U0, | | 32 pins | | Mounted | | R5F100BEANA#U0, R5F100BFANA#U0, R5F100BGANA#U0 | | | HWQFN (5 $\times$ 5 mm, | | | R5F100BAANA#W0, R5F100BCANA#W0, R5F100BDANA#W0, | | | 0.5 mm pitch) | | | R5F100BEANA#W0, R5F100BFANA#W0, R5F100BGANA#W0 | | | | | D | R5F100BADNA#U0, R5F100BCDNA#U0, R5F100BDDNA#U0, | | | | | D | , , , , , , , , , , , , , , , , , , , , | | | | 1 | | R5F100BEDNA#U0, R5F100BFDNA#U0, R5F100BGDNA#U0 | | | | 1 | | R5F100BADNA#W0, R5F100BCDNA#W0, R5F100BDDNA#W0, | | | | 1 | | R5F100BEDNA#W0, R5F100BFDNA#W0, R5F100BGDNA#W0 | | | | 1 | G | R5F100BAGNA#U0, R5F100BCGNA#U0, R5F100BDGNA#U0, | | | | 1 | | R5F100BEGNA#U0, R5F100BFGNA#U0, R5F100BGGNA#U0 | | | | 1 | | R5F100BAGNA#W0, R5F100BCGNA#W0, R5F100BDGNA#W0, | | | | | | R5F100BEGNA#W0, R5F100BFGNA#W0, R5F100BGGNA#W0 | | | | Not | Α | R5F101BAANA#U0, R5F101BCANA#U0, R5F101BDANA#U0, | | | | | | R5F101BEANA#U0, R5F101BFANA#U0, R5F101BGANA#U0 | | | | mounted | | R5F101BAANA#W0, R5F101BCANA#W0, R5F101BDANA#W0, | | | | 1 | | R5F101BEANA#W0, R5F101BFANA#W0, R5F101BGANA#W0 | | 1 | | 1 | D | R5F101BADNA#U0, R5F101BCDNA#U0, R5F101BDDNA#U0, | | 1 | | 1 | | R5F101BEDNA#U0, R5F101BFDNA#U0, R5F101BGDNA#U0 | | 1 | | | | · | | | | ] | | R5F101BADNA#W0, R5F101BCDNA#W0, R5F101BDDNA#W0, | | | | 1 | | R5F101BEDNA#W0, R5F101BFDNA#W0, R5F101BGDNA#W0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. Table 1-1. List of Ordering Part Numbers (4/12) | Pin<br>count | Package | Data flash | Fields of<br>Application | Ordering Part Number | |--------------|---------------------|------------|--------------------------|-------------------------------------------------| | 44 pins | 44-pin plastic LQFP | Mounted | Α | R5F100FAAFP#V0, R5F100FCAFP#V0, R5F100FDAFP#V0, | | | (10 × 10 mm, 0.8 mm | | | R5F100FEAFP#V0, R5F100FFAFP#V0, R5F100FGAFP#V0, | | | pitch) | | | R5F100FHAFP#V0, R5F100FJAFP#V0, R5F100FKAFP#V0, | | | | | | R5F100FLAFP#V0 | | | | | | R5F100FAAFP#X0, R5F100FCAFP#X0, R5F100FDAFP#X0, | | | | | | R5F100FEAFP#X0, R5F100FFAFP#X0, R5F100FGAFP#X0, | | | | | | R5F100FHAFP#X0, R5F100FJAFP#X0, R5F100FKAFP#X0, | | | | | | R5F100FLAFP#X0 | | | | | D | R5F100FADFP#V0, R5F100FCDFP#V0, R5F100FDDFP#V0, | | | | | | R5F100FEDFP#V0, R5F100FFDFP#V0, R5F100FGDFP#V0, | | | | | | R5F100FHDFP#V0, R5F100FJDFP#V0, R5F100FKDFP#V0, | | | | | | R5F100FLDFP#V0 | | | | | | R5F100FADFP#X0, R5F100FCDFP#X0, R5F100FDDFP#X0, | | | | | | R5F100FEDFP#X0, R5F100FFDFP#X0, R5F100FGDFP#X0, | | | | | | R5F100FHDFP#X0, R5F100FJDFP#X0, R5F100FKDFP#X0, | | | | | | R5F100FLDFP#X0 | | | | | G | R5F100FAGFP#V0, R5F100FCGFP#V0, R5F100FDGFP#V0, | | | | | | R5F100FEGFP#V0, R5F100FFGFP#V0, R5F100FGGFP#V0, | | | | | | R5F100FHGFP#V0, R5F100FJGFP#V0 | | | | | | R5F100FAGFP#X0, R5F100FCGFP#X0, R5F100FDGFP#X0, | | | | | | R5F100FEGFP#X0, R5F100FFGFP#X0, R5F100FGGFP#X0, | | | | | | R5F100FHGFP#X0, R5F100FJGFP#X0 | | | | Not | Α | R5F101FAAFP#V0, R5F101FCAFP#V0, R5F101FDAFP#V0, | | | | mounted | | R5F101FEAFP#V0, R5F101FFAFP#V0, R5F101FGAFP#V0, | | | | | | R5F101FHAFP#V0, R5F101FJAFP#V0, R5F101FKAFP#V0, | | | | | | R5F101FLAFP#V0 | | | | | | R5F101FAAFP#X0, R5F101FCAFP#X0, R5F101FDAFP#X0, | | | | | | R5F101FEAFP#X0, R5F101FFAFP#X0, R5F101FGAFP#X0, | | | | | | R5F101FHAFP#X0, R5F101FJAFP#X0, R5F101FKAFP#X0, | | | | | | R5F101FLAFP#X0 | | | | | D | R5F101FADFP#V0, R5F101FCDFP#V0, R5F101FDDFP#V0, | | | | | | R5F101FEDFP#V0, R5F101FFDFP#V0, R5F101FGDFP#V0, | | | | | | R5F101FHDFP#V0, R5F101FJDFP#V0, R5F101FKDFP#V0, | | | | | | R5F101FLDFP#V0 | | | | | | R5F101FADFP#X0, R5F101FCDFP#X0, R5F101FDDFP#X0, | | | | | | R5F101FEDFP#X0, R5F101FFDFP#X0, R5F101FGDFP#X0, | | | | | | R5F101FHDFP#X0, R5F101FJDFP#X0, R5F101FKDFP#X0, | | | | | | R5F101FLDFP#X0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. ### 1.3.6 36-pin products • 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch) | | Α | В | С | D | E | F | | |---|---------------------------|--------------------------------|---------------------------------------------------|-------------------------------------------------------|---------------------------------|---------------------|---| | 6 | P60/SCLA0 | V <sub>DD</sub> | P121/X1 | P122/X2/EXCLK | P137/INTP0 | P40/TOOL0 | 6 | | Ü | | | | | | | ] | | 5 | P62 | P61/SDAA0 | Vss | REGC | RESET | P120/ANI19 | 5 | | | | | | | | | | | 4 | P72/SO21 | P71/SI21/<br>SDA21 | P14/RxD2/SI20/<br>SDA20/(SCLA0)<br>/(TI03)/(TO03) | P31/TI03/TO03/<br>INTP4/<br>PCLBUZ0 | P00/Tl00/TxD1 | P01/T000/RxD1 | 4 | | 3 | P50/INTP1/<br>SI11/SDA11 | P70/SCK21/<br>SCL21 | P15/PCLBUZ1/<br>SCK20/SCL20/<br>(TI02)/(TO02) | P22/ANI2 | P20/ANI0/<br>AV <sub>REFP</sub> | P21/ANI1/<br>AVREFM | 3 | | 2 | P30/INTP3/<br>SCK11/SCL11 | P16/TI01/TO01/<br>INTP5/(RxD0) | P12/SO00/<br>TxD0/TOOLTxD<br>/(TI05)/(TO05) | P11/SI00/RxD0/<br>TOOLRxD/<br>SDA00/(TI06)/<br>(TO06) | P24/ANI4 | P23/ANI3 | 2 | | 1 | P51/INTP2/<br>SO11 | P17/Tl02/TO02/<br>(TxD0) | P13/TxD2/<br>SO20/(SDAA0)/<br>(TI04)/(TO04) | P10/SCK00/<br>SCL00/(TI07)/<br>(TO07) | P147/ANI18 | P25/ANI5 | 1 | | | Α | В | С | D | E | F | - | Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. ## 1.3.9 48-pin products • 48-pin plastic LFQFP (7 x 7 mm, 0.5 mm pitch) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. ## 1.5.5 32-pin products Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ (2/5) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |---------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|------|------------------------------------------------------------------|------| | Output current, low <sup>Note 1</sup> | lo <sub>L1</sub> | Per pin for P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | | | | 20.0 Note 2 15.0 Note 2 70.0 15.0 9.0 4.5 80.0 35.0 20.0 | mA | | | | Per pin for P60 to P63 | | | | 15.0 Note 2 | mA | | | | Total of P00 to P04, P07, P32 to | $4.0~V \leq EV_{DD0} \leq 5.5~V$ | | | 70.0 | mA | | | | P37, | $2.7~V \leq EV_{DD0} < 4.0~V$ | | | 15.0 | mA | | | | P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to P145 | $1.8~V \leq EV_{DD0} < 2.7~V$ | | | | mA | | | | (When duty ≤ 70% Note 3) | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$ | | | 4.5 | mA | | | | Total of P05, P06, P10 to P17, P30, | $4.0~V \leq EV_{DD0} \leq 5.5~V$ | | | 80.0 | mA | | | | P31, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97. | $2.7~V \leq EV_{DD0} < 4.0~V$ | | | 35.0 | mA | | | | P100, P101, P110 to P117, P146, | $1.8~V \leq EV_{DD0} < 2.7~V$ | | | 20.0 | mA | | | | P147<br>(When duty ≤ 70% Note 3) | $1.6~V \le EV_{DD0} < 1.8~V$ | | | 10.0 | mA | | | | Total of all pins (When duty ≤ 70% Note 3) | | | | 150.0 | mA | | | lo <sub>L2</sub> | Per pin for P20 to P27, P150 to P156 | | | | 0.4 Note 2 | mA | | | | Total of all pins (When duty ≤ 70% Note 3) | $1.6~V \leq V_{DD} \leq 5.5~V$ | | | 5.0 | mA | - **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1 and Vss pin. - 2. However, do not exceed the total current value. - **3.** Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). - Total output current of pins = $(lol \times 0.7)/(n \times 0.01)$ - <Example> Where n = 80% and lol = 10.0 mA Total output current of pins = $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (5/5) | Items | Symbol | Conditio | Conditions | | | TYP. | MAX. | Unit | |--------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------|----|------|------|------| | Input leakage<br>current, high | Іинт | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P140 to P147 | VI = EVDD0 | | | | 1 | μΑ | | | ILIH2 | P20 to P27, P1 <u>37,</u><br>P150 to P156, RESET | $V_{I} = V_{DD}$ | | | | 1 | μΑ | | | Ішнз | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS) | VI = VDD | In input port or external clock input | | | 1 | μΑ | | | | | | In resonator connection | | | 10 | μΑ | | Input leakage<br>current, low | lut1 | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P140 to P147 | Vı = EVsso | | | | -1 | μΑ | | | ILIL2 | P20 to P27, P137,<br>P150 to P156, RESET | Vı = Vss | | | | -1 | μΑ | | | Ішз | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS) | Vı = Vss | In input port or external clock input | | | -1 | μΑ | | | | | | In resonator connection | | | -10 | μΑ | | On-chip pll-up resistance | R∪ | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P140 to P147 | Vı = EVsso | , In input port | 10 | 20 | 100 | kΩ | **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - **6.** Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode. - 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation. - 8. Current flowing only during data flash rewrite. - 9. Current flowing only during self programming. - 10. For shift time to the SNOOZE mode, see 18.3.3 SNOOZE mode. - Remarks 1. fil: Low-speed on-chip oscillator clock frequency - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 3. fclk: CPU/peripheral hardware clock frequency - **4.** Temperature condition of the TYP. value is $T_A = 25^{\circ}C$ ## (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (2/2) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbo | | Conditions | HS (high<br>main) | | LS (low-speed main)<br>Mode | | LV (low-vol | | Unit | |----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------|---------------------------|-----------------------------|----------------------------|----------------|----------------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SIp setup time (to SCKp↑) Note 1 | tsık2 | 2.7 V ≤ E | EV <sub>DD0</sub> ≤ 5.5 V | 1/fмск+2<br>0 | | 1/fмск+30 | | 1/fмск+30 | | ns | | | | 1.8 V ≤ E | $EV_{DD0} \le 5.5 \text{ V}$ | 1/fмск+3<br>0 | | 1/fмск+30 | | 1/fмск+30 | | ns | | | | 1.7 V ≤ E | $EV_{DD0} \le 5.5 \text{ V}$ | 1/fмск+4<br>0 | | 1/fмск+40 | | 1/fмск+40 | | ns | | | | 1.6 V ≤ | EV <sub>DD0</sub> ≤ 5.5 V | _ | | 1/fмск+40 | | 1/fмск+40 | | ns | | SIp hold time<br>(from SCKp↑) | tksi2 | 1.8 V ≤ E | EV <sub>DD0</sub> ≤ 5.5 V | 1/fмск+3<br>1 | | 1/fмск+31 | | 1/fмск+31 | | ns | | Note 2 | | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | | 1/fмск+<br>250 | | 1/fмск+<br>250 | | 1/fмск+<br>250 | | ns | | | | | | _ | | 1/fмск+<br>250 | | 1/fмск+<br>250 | | ns | | Delay time from SCKp↓ to | tkso2 | C = 30<br>pF Note 4 | $2.7~V \leq EV_{DD0} \leq 5.5$ V | | 2/f <sub>MCK+</sub><br>44 | | 2/f <sub>MCK+</sub><br>110 | | 2/f <sub>MCK+</sub><br>110 | ns | | SOp output Note | | | $2.4~V \le EV_{DD0} \le 5.5$ V | | 2/fмск+<br>75 | | 2/fмск+<br>110 | | 2/fмск+<br>110 | ns | | | | | $1.8~V \le EV_{DD0} \le 5.5$ V | | 2/fмск+<br>110 | | 2/fмск+<br>110 | | 2/fмск+<br>110 | ns | | | | | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 2/fмск+<br>220 | | 2/fмск+<br>220 | | 2/fмск+<br>220 | ns | | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | _ | | 2/fмск+<br>220 | | 2/fмск+<br>220 | ns | - **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 4. C is the load capacitance of the SOp output lines. - 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 4, 5, 8, 14) - 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) ### CSI mode connection diagram (during communication at same potential) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31) 2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13) # (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) (1/2) (Ta = -40 to +85°C, 2.7 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | | Conditions | HS (hig | h-speed<br>Mode | LS (low | | LV (low-<br>main) | - | Unit | |--------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------|------------------|------|---------------------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 2/fclk | $\begin{aligned} 4.0 & \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 20 \text{ pF}, R_{\text{b}} = 1.4 \\ k\Omega \end{aligned}$ | 200 | | 1150 | | 1150 | | ns | | | | | $\begin{split} &2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ &2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ &C_{\text{b}} = 20 \text{ pF}, R_{\text{b}} = 2.7 \\ &k\Omega \end{split}$ | 300 | | 1150 | | 1150 | | ns | | SCKp high-level width | tкн1 | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 6$ $C_{b} = 20 \text{ pF, F}$ | 4.0 V, | tксү1/2 —<br>50 | | tксу1/2 —<br>50 | | tксу1/2 — 50 | | ns | | | | $2.7 \text{ V} \leq \text{EV}_{DD}$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2.2 \text{ C}$ $C_{b} = 20 \text{ pF}, \text{ F}$ | 2.7 V, | tксү1/2 —<br>120 | | tксу1/2 –<br>120 | | tксу1/2 —<br>120 | | ns | | SCKp low-level width | t <sub>KL1</sub> | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 4$ $C_{b} = 20 \text{ pF, F}$ | 4.0 V, | tксү1/2 —<br>7 | | tксү1/2 —<br>50 | | t <sub>KCY1</sub> /2 - 50 | | ns | | | | $2.7 \text{ V} \leq \text{EV}_{DD}$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2$ $C_{b} = 20 \text{ pF, F}$ | 2.7 V, | tксу <sub>1</sub> /2 –<br>10 | | tксу1/2 —<br>50 | | tксу1/2 —<br>50 | | ns | | SIp setup time<br>(to SCKp↑) Note 1 | tsıĸı | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 4$ $C_{b} = 20 \text{ pF, F}$ | 4.0 V, | 58 | | 479 | | 479 | | ns | | | | $2.7 \text{ V} \leq \text{EV}_{DD}$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2$ $C_{b} = 20 \text{ pF, F}$ | 2.7 V, | 121 | | 479 | | 479 | | ns | | SIp hold time<br>(from SCKp↑) Note 1 | tksii | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 6$ $C_{b} = 20 \text{ pF, F}$ | 4.0 V, | 10 | | 10 | | 10 | | ns | | | | $2.7 \text{ V} \leq \text{EV}_{DD}$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2$ $C_{b} = 20 \text{ pF, F}$ | 2.7 V, | 10 | | 10 | | 10 | | ns | | Delay time from SCKp↓ to SOp output Note 1 | tkso1 | $4.0 \text{ V} \le \text{EV}_{DD}$ $2.7 \text{ V} \le \text{V}_{b} \le 6$ $C_{b} = 20 \text{ pF, F}$ | 4.0 V, | | 60 | | 60 | | 60 | ns | | | | $2.7 \text{ V} \le \text{EV}_{DD}$ $2.3 \text{ V} \le \text{V}_{b} \le 2$ $C_b = 20 \text{ pF, F}$ | o < 4.0 V,<br>2.7 V, | | 130 | | 130 | | 130 | ns | (Notes, Caution, and Remarks are listed on the next page.) # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14) **2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI0, ANI2 to ANI14, ANI16 to ANI26 (Ta = -40 to +85°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VBGR Note 3, Reference voltage (-) = AVREFM = 0 V Note 4, HS (high-speed main) mode) | Parameter | Symbol | Co | nditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|--------|------------------|--------------------------------|------|------|-------------------------|------| | Resolution | RES | | | | 8 | | bit | | Conversion time | tconv | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μS | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±0.60 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±2.0 | LSB | | Differential linearity error Note 1 | DLE | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±1.0 | LSB | | Analog input voltage | VAIN | | | 0 | | V <sub>BGR</sub> Note 3 | ٧ | - **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics. - 4. When reference voltage (-) = Vss, the MAX. values are as follows. Zero-scale error: Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM. Integral linearity error: Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM. Differential linearity error: Add ±0.2 LSB to the MAX. value when reference voltage (-) = AVREFM. ## LVD Detection Voltage of Interrupt & Reset Mode (Ta = -40 to +85°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | | Conc | litions | MIN. | TYP. | MAX. | Unit | |---------------------|--------------------|---------------------|--------------------------------------------------|------------------------------|------|------|------|------| | Interrupt and reset | V <sub>LVDA0</sub> | V <sub>POC2</sub> , | $V_{POC1}, V_{POC0} = 0, 0, 0$ | , falling reset voltage | 1.60 | 1.63 | 1.66 | V | | mode | VLVDA1 | | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 1.74 | 1.77 | 1.81 | V | | | | | | Falling interrupt voltage | 1.70 | 1.73 | 1.77 | V | | | VLVDA2 | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 1.84 | 1.88 | 1.91 | V | | | | | | Falling interrupt voltage | 1.80 | 1.84 | 1.87 | V | | | VLVDA3 | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 2.86 | 2.92 | 2.97 | V | | | | | | Falling interrupt voltage | 2.80 | 2.86 | 2.91 | V | | | V <sub>LVDB0</sub> | VPOC2, | VPOC1, VPOC0 = 0, 0, 1 | , falling reset voltage | 1.80 | 1.84 | 1.87 | V | | | V <sub>LVDB1</sub> | | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 1.94 | 1.98 | 2.02 | V | | | | | Falling interrupt voltage | 1.90 | 1.94 | 1.98 | V | | | | V <sub>LVDB2</sub> | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.05 | 2.09 | 2.13 | V | | | | | | Falling interrupt voltage | 2.00 | 2.04 | 2.08 | V | | | V <sub>LVDB3</sub> | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.07 | 3.13 | 3.19 | V | | | | | | Falling interrupt voltage | 3.00 | 3.06 | 3.12 | V | | | V <sub>LVDC0</sub> | V <sub>POC2</sub> , | 2, VPOC1, VPOC0 = 0, 1, 0, falling reset voltage | | | 2.45 | 2.50 | V | | | VLVDC1 | | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 2.56 | 2.61 | 2.66 | V | | | | | | Falling interrupt voltage | 2.50 | 2.55 | 2.60 | V | | | VLVDC2 | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.66 | 2.71 | 2.76 | V | | | | | | Falling interrupt voltage | 2.60 | 2.65 | 2.70 | V | | | VLVDC3 | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.68 | 3.75 | 3.82 | V | | | | | | Falling interrupt voltage | 3.60 | 3.67 | 3.74 | V | | | V <sub>LVDD0</sub> | V <sub>POC2</sub> , | VPOC1, VPOC0 = 0, 1, 1 | , falling reset voltage | 2.70 | 2.75 | 2.81 | V | | | VLVDD1 | | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 2.86 | 2.92 | 2.97 | V | | | | | | Falling interrupt voltage | 2.80 | 2.86 | 2.91 | V | | | VLVDD2 | | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.96 | 3.02 | 3.08 | V | | | | | | Falling interrupt voltage | 2.90 | 2.96 | 3.02 | V | | | <b>V</b> LVDD3 | | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.98 | 4.06 | 4.14 | V | | | | | | Falling interrupt voltage | 3.90 | 3.98 | 4.06 | V | ### 2.10 Timing of Entry to Flash Memory Programming Modes $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------| | Time to complete the communication for the initial setting after the external reset is released | tsuіліт | POR and LVD reset must be released before the external reset is released. | | | 100 | ms | | Time to release the external reset after the TOOL0 pin is set to the low level | tsu | POR and LVD reset must be released before the external reset is released. | 10 | | | μS | | Time to hold the TOOL0 pin at<br>the low level after the external<br>reset is released<br>(excluding the processing time of<br>the firmware to control the flash<br>memory) | thd | POR and LVD reset must be released before the external reset is released. | 1 | | | ms | - <1> The low level is input to the TOOL0 pin. - <2> The external reset is released (POR and LVD reset must be released before the external reset is released.). - <3> The TOOL0 pin is set to the high level. - <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting. **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period. tsu: Time to release the external reset after the TOOL0 pin is set to the low level thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) ## 3.3.2 Supply current characteristics # (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (Ta = -40 to +105°C, 2.4 V $\leq$ EVDD0 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = 0 V) (1/2) | Parameter | Symbol | | | Conditions | | | MIN. | TYP. | MAX. | Unit | |----------------|------------------|----------------|--------------------------------|--------------------------------------------|----------------------|-------------------------|------|------|------|------| | Supply current | I <sub>DD1</sub> | Operating mode | HS (high-<br>speed main) | fih = 32 MHz <sup>Note 3</sup> | Basic operatio | V <sub>DD</sub> = 5.0 V | | 2.1 | | mA | | Note 1 | | mode | mode Note 5 | | n | V <sub>DD</sub> = 3.0 V | | 2.1 | | mA | | | | | | | Normal | V <sub>DD</sub> = 5.0 V | | 4.6 | 7.5 | mA | | | | | | | operatio<br>n | V <sub>DD</sub> = 3.0 V | | 4.6 | 7.5 | mA | | | | | | fin = 24 MHz Note 3 | Normal | V <sub>DD</sub> = 5.0 V | | 3.7 | 5.8 | mA | | | | | | | operatio<br>n | V <sub>DD</sub> = 3.0 V | | 3.7 | 5.8 | mA | | | | | | fih = 16 MHz <sup>Note 3</sup> | Normal | V <sub>DD</sub> = 5.0 V | | 2.7 | 4.2 | mA | | | | | | | operatio<br>n | V <sub>DD</sub> = 3.0 V | | 2.7 | 4.2 | mA | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 3.0 | 4.9 | mA | | | | | speed main)<br>mode Note 5 | $V_{DD} = 5.0 \text{ V}$ | operatio<br>n | Resonator connection | | 3.2 | 5.0 | mA | | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 3.0 | 4.9 | mA | | | | | | $V_{DD} = 3.0 \text{ V}$ | operatio<br>n | Resonator connection | | 3.2 | 5.0 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{Note 2},$ | Normal | Square wave input | | 1.9 | 2.9 | mA | | | | | $V_{DD} = 5.0 \text{ V}$ | operatio<br>n | Resonator connection | | 1.9 | 2.9 | mA | | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 1.9 | 2.9 | mA | | | | | | $V_{DD} = 3.0 \text{ V}$ | operatio<br>n | Resonator connection | | 1.9 | 2.9 | mA | | | | | Subsystem | fsuв = 32.768 kHz | Normal | Square wave input | | 4.1 | 4.9 | μΑ | | | | | clock<br>operation | | operatio<br>n | Resonator connection | | 4.2 | 5.0 | μΑ | | | | | | fsub = 32.768 kHz | Normal | Square wave input | | 4.1 | 4.9 | μΑ | | | | | | T <sub>A</sub> = +25°C | operatio<br>n | Resonator connection | | 4.2 | 5.0 | μΑ | | | | | | fsuв = 32.768 kHz | Normal | Square wave input | | 4.2 | 5.5 | μΑ | | | | | Note 4 T <sub>A</sub> = +50°C | Note 4 $T_A = +50^{\circ}C$ | operatio<br>n | Resonator connection | | 4.3 | 5.6 | μΑ | | | | | | fsuв = 32.768 kHz | Normal | Square wave input | | 4.3 | 6.3 | μΑ | | | | | | Note 4 $T_A = +70^{\circ}C$ | operatio<br>n | Resonator connection | | 4.4 | 6.4 | μА | | | | | | fsuB = 32.768 kHz | Normal | Square wave input | | 4.6 | 7.7 | μΑ | | | | | | Note 4 $T_A = +85^{\circ}C$ | operation | Resonator connection | | 4.7 | 7.8 | μА | | | | | | fsus = 32.768 kHz | Normal | Square wave input | | 6.9 | 19.7 | μΑ | | | | | | Note 4 $T_A = +105^{\circ}C$ | operation | Resonator connection | | 7.0 | 19.8 | μΑ | (Notes and Remarks are listed on the next page.) ### 3.5.2 Serial interface IICA $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS (high-speed main) Mode | | Unit | | | |--------------------------------------|--------------|-----------------------------|---------------------------|------|------|------|-----| | | | | Standard Fast Mode Mode | | Mode | | | | | | | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock frequency | fscL | Fast mode: fclk ≥ 3.5 MHz | - | _ | 0 | 400 | kHz | | | | Standard mode: fcLK ≥ 1 MHz | 0 | 100 | ı | _ | kHz | | Setup time of restart condition | tsu:sta | | 4.7 | | 0.6 | | μS | | Hold time <sup>Note 1</sup> | thd:STA | | 4.0 | | 0.6 | | μS | | Hold time when SCLA0 = "L" | tLOW | | 4.7 | | 1.3 | | μS | | Hold time when SCLA0 = "H" | tніgн | | 4.0 | | 0.6 | | μS | | Data setup time (reception) | tsu:dat | | 250 | | 100 | | ns | | Data hold time (transmission) Note 2 | thd:dat | | 0 | 3.45 | 0 | 0.9 | μS | | Setup time of stop condition | tsu:sto | | 4.0 | | 0.6 | | μS | | Bus-free time | <b>t</b> BUF | | 4.7 | | 1.3 | | μS | Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected. 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IoH1, IoL1, VOH1, VOL1) must satisfy the values in the redirect destination. **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows. Standard mode: $C_b = 400 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ Fast mode: $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ ### IICA serial transfer timing Remark n = 0, 1 <R> ## 4. PACKAGE DRAWINGS ### 4.1 20-pin Products R5F1006AASP, R5F1006CASP, R5F1006DASP, R5F1006EASP R5F1016AASP, R5F1016CASP, R5F1016DASP, R5F1016EASP R5F1006ADSP, R5F1006CDSP, R5F1006DDSP, R5F1006EDSP R5F1016ADSP, R5F1016CDSP, R5F1016DDSP, R5F1016EDSP R5F1006AGSP, R5F1006CGSP, R5F1006DGSP, R5F1006EGSP | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |---------------------|--------------|----------------|-----------------| | P-LSSOP20-0300-0.65 | PLSP0020JC-A | S20MC-65-5A4-3 | 0.12 | © 2012 Renesas Electronics Corporation. All rights reserved. | | | Description | | | | | |------|-------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Rev. | Date | Page | Summary | | | | | 3.00 | 3.00 Aug 02, 2013 | 118 | Modification of table in 2.6.2 Temperature sensor/internal reference voltage characteristics | | | | | | | 118 | Modification of table and note in 2.6.3 POR circuit characteristics | | | | | | | 119 | Modification of table in 2.6.4 LVD circuit characteristics | | | | | | | 120 | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode | | | | | | | 120 | Renamed to 2.6.5 Power supply voltage rising slope characteristics | | | | | | | 122 | Modification of table, figure, and remark in 2.10 Timing Specs for Switching Flash Memory Programming Modes | | | | | | | 123 | Modification of caution 1 and description | | | | | | | 124 | Modification of table and remark 3 in Absolute Maximum Ratings (TA = 2 | | | | | | | 126 | Modification of table, note, caution, and remark in 3.2.1 X1, XT1 oscillator characteristics | | | | | | | 126 | Modification of table in 3.2.2 On-chip oscillator characteristics | | | | | | | 127 | Modification of note 3 in 3.3.1 Pin characteristics (1/5) | | | | | | | 128 | Modification of note 3 in 3.3.1 Pin characteristics (2/5) | | | | | | | 133 | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (1/2) | | | | | | | 135 | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (2/2) | | | | | | | 137 | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (1/2) | | | | | | | 139 | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (2/2) | | | | | | | 140 | Modification of (3) Peripheral Functions (Common to all products) | | | | | | | 142 | Modification of table in 3.4 AC Characteristics | | | | | | | 143 | Addition of Minimum Instruction Execution Time during Main System Clock Operation | | | | | | | 143 | Modification of figure of AC Timing Test Points | | | | | | | 143 | Modification of figure of External System Clock Timing | | | | | | | 145 | Modification of figure of AC Timing Test Points | | | | | | | 145 | Modification of description, note 1, and caution in (1) During communication at same potential (UART mode) | | | | | | | 146 | Modification of description in (2) During communication at same potential (CSI mode) | | | | | | | 147 | Modification of description in (3) During communication at same potential (CSI mode) | | | | | | | 149 | Modification of table, note 1, and caution in (4) During communication at same potential (simplified I <sup>2</sup> C mode) | | | | | | | 151 | Modification of table, note 1, and caution in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) | | | | | | | 152 to<br>154 | Modification of table, notes 2 to 6, caution, and remarks 1 to 4 in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) | | | | | | | 155 | Modification of table in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3) | | | | | | | 156 | Modification of table and caution in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3) | | | | | | | 157, 158 | Modification of table, caution, and remarks 3 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3) | | | | | | | 160, 161 | Modification of table and caution in (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) | | | | ### NOTES FOR CMOS DEVICES - (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN). - (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device. - (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices. - (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions. - (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device. - (6) INPUT OF SIGNAL DURING POWER OFF STATE: Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.