Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 28 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 4K x 8 | | RAM Size | 4K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 9x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 40-WFQFN Exposed Pad | | Supplier Device Package | 40-HWQFN (6x6) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100eedna-u0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 1.2 List of Part Numbers Figure 1-1. Part Number, Memory Size, and Package of RL78/G13 **Notes** 1. Products only for "A: Consumer applications ( $T_A = -40$ to $+85^{\circ}$ C)", and "G: Industrial applications ( $T_A = -40$ to $+105^{\circ}$ C)" 2. Products only for "A: Consumer applications ( $T_A = -40$ to $+85^{\circ}$ C)", and "D: Industrial applications ( $T_A = -40$ to $+85^{\circ}$ C)" • 64-pin plastic VFBGA (4 × 4 mm, 0.4 mm pitch) | Pin No. | Name | Pin No. | Name | Pin No. | Name | Pin No. | Name | |---------|-----------------------------------|---------|---------------------------------|---------|-----------------------------------------------------|---------|---------------------| | A1 | P05/TI05/TO05 | C1 | P51/INTP2/SO11 | E1 | P13/TxD2/SO20/<br>(SDAA0)/(TI04)/(TO04) | G1 | P146 | | A2 | P30/INTP3/RTC1HZ<br>/SCK11/SCL11 | C2 | P71/KR1/SI21/SDA21 | E2 | P14/RxD2/SI20/SDA20<br>/(SCLA0)/(TI03)/(TO03) | - | P25/ANI5 | | А3 | P70/KR0/SCK21<br>/SCL21 | СЗ | P74/KR4/INTP8/SI01<br>/SDA01 | E3 | P15/SCK20/SCL20/<br>(TI02)/(TO02) | G3 | P24/ANI4 | | A4 | P75/KR5/INTP9<br>/SCK01/SCL01 | C4 | P52/(INTP10) | E4 | P16/TI01/TO01/INTP5<br>/(SI00)/(RxD0) | G4 | P22/ANI2 | | A5 | P77/KR7/INTP11/<br>(TxD2) | C5 | P53/(INTP11) | E5 | P03/ANI16/SI10/RxD1<br>/SDA10 | G5 | P130 | | A6 | P61/SDAA0 | C6 | P63 | E6 | P41/TI07/TO07 | G6 | P02/ANI17/SO10/TxD1 | | A7 | P60/SCLA0 | C7 | Vss | E7 | RESET | G7 | P00/TI00 | | A8 | EV <sub>DD0</sub> | C8 | P121/X1 | E8 | P137/INTP0 | G8 | P124/XT2/EXCLKS | | B1 | P50/INTP1/SI11<br>/SDA11 | D1 | P55/(PCLBUZ1)/<br>(SCK00) | F1 | P10/SCK00/SCL00/<br>(TI07)/(TO07) | H1 | P147/ANI18 | | B2 | P72/KR2/SO21 | D2 | P06/TI06/TO06 | F2 | P11/SI00/RxD0<br>/TOOLRxD/SDA00/<br>(TI06)/(TO06) | H2 | P27/ANI7 | | B3 | P73/KR3/SO01 | D3 | P17/TI02/TO02/<br>(SO00)/(TxD0) | F3 | P12/SO00/TxD0<br>/TOOLTxD/(INTP5)/<br>(TI05)/(TO05) | НЗ | P26/ANI6 | | B4 | P76/KR6/INTP10/<br>(RxD2) | D4 | P54 | F4 | P21/ANI1/AV <sub>REFM</sub> | H4 | P23/ANI3 | | B5 | P31/TI03/TO03<br>/INTP4/(PCLBUZ0) | D5 | P42/TI04/TO04 | F5 | P04/SCK10/SCL10 | H5 | P20/ANI0/AVREFP | | B6 | P62 | D6 | P40/TOOL0 | F6 | P43 | H6 | P141/PCLBUZ1/INTP7 | | B7 | V <sub>DD</sub> | D7 | REGC | F7 | P01/TO00 | H7 | P140/PCLBUZ0/INTP6 | | B8 | EVsso | D8 | P122/X2/EXCLK | F8 | P123/XT1 | H8 | P120/ANI19 | Cautions 1. Make EVsso pin the same potential as Vss pin. - 2. Make $V_{\text{DD}}$ pin the potential that is higher than $\text{EV}_{\text{DD0}}$ pin. - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub> and EV<sub>DD0</sub> pins and connect the Vss and EV<sub>SS0</sub> pins to separate ground lines. - **3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to **Figure 4-8 Format of Peripheral I/O Redirection Register** (**PIOR**) in the RL78/G13 User's Manual. ## 1.5.6 36-pin products Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves) (see 6.9.3 Operation as multiple PWM output function in the RL78/G13 User's Manual). 3. When setting to PIOR = 1 (2/2) | | | 1 | | 1 | | | | ı | | \_ | /2) | | |-------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------|------------------------|---------------------|-----------------|----------------|----------|----------------|--| | Ite | m | 40- | pin | 44 | -pin | 48 | -pin | 52 | -pin | 64 | -pin | | | | | R5F100Ex | R5F101Ex | R5F100Fx | R5F101Fx | R5F100Gx | R5F101Gx | R5F100Jx | R5F101Jx | R5F100Lx | R5F101Lx | | | Clock output/buzz | er output | | 2 | | 2 | | 2 | | 2 | | 2 | | | | | <ul> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz (Main system clock: fmain = 20 MHz operation)</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz (Subsystem clock: fsub = 32.768 kHz operation)</li> </ul> | | | | | | | | | | | | 8/10-bit resolution | A/D converter | 9 channe | ls | 10 chani | nels | 10 chanr | nels | 12 chann | nels | 12 chani | nels | | | Serial interface | | <ul><li>CSI: 1</li><li>CSI: 2</li><li>[48-pin, 5</li></ul> | channel/s<br>channel/s<br>channels<br>channels | simplified I<br>simplified I<br>simplified<br>ducts] | <sup>2</sup> C: 1 chanı<br><sup>2</sup> C: 1 chanı<br>I <sup>2</sup> C: 2 char | nel/UART:<br>nnels/UAR | 1 channe<br>T (UART | l<br>supporting | LIN-bus): | 1 channe | I | | | | | <ul><li>CSI: 1</li><li>CSI: 2</li><li>[64-pin pi</li><li>CSI: 2</li><li>CSI: 2</li></ul> | <ul> <li>CSI: 2 channels/simplified l²C: 2 channels/UART: 1 channel</li> <li>CSI: 1 channel/simplified l²C: 1 channel/UART: 1 channel</li> <li>CSI: 2 channels/simplified l²C: 2 channels/UART (UART supporting LIN-bus): 1 channel</li> <li>[64-pin products]</li> <li>CSI: 2 channels/simplified l²C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified l²C: 2 channels/UART: 1 channel</li> </ul> | | | | | | | | | | | | I <sup>2</sup> C bus | | | T . | I <sup>2</sup> C: 2 char | | | T | | 1 | | | | NAC description and all of | | 1 channe | | 1 channe | | 1 channe | <del>3</del> 1 | 1 channe | <del>3</del> 1 | 1 chann | <del>2</del> I | | | Multiplier and divid<br>accumulator | dei/multiply- | <ul> <li>16 bits × 16 bits = 32 bits (Unsigned or signed)</li> <li>32 bits ÷ 32 bits = 32 bits (Unsigned)</li> <li>16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed)</li> </ul> | | | | | | | | | | | | DMA controller | <u> </u> | 2 channe | ls | | | 1 | | | | 1 | | | | Vectored | Internal | | 27 | | 27 | | 27 | | 27 | | 27 | | | interrupt sources | External | | 7 | | <u>7</u><br>4 | | 10 | | 12 | | 13<br>8 | | | Key interrupt Reset | | Reset by RESET pin Internal reset by watchdog timer Internal reset by power-on-reset Internal reset by voltage detector Internal reset by illegal instruction execution Note Internal reset by RAM parity error Internal reset by illegal-memory access | | | | | | | | | | | | Power-on-reset ci | rcuit | Power- | on-reset: | | (TYP.) | | | | | | | | | Voltage detector | | Rising edge: 1.67 V to 4.06 V (14 stages) Falling edge: 1.63 V to 3.98 V (14 stages) | | | | | | | | | | | | On-chip debug fur | nction | Provided | | | | | | | | | | | | Power supply volt | age | $V_{DD} = 1.6 \text{ to } 5.5 \text{ V } (T_A = -40 \text{ to } +85^{\circ}\text{C})$ | | | | | | | | | | | | | | $V_{DD} = 2.4$ | to 5.5 V ( | $T_{A} = -40 \text{ to}$ | +105°C) | | | | | | | | | Operating ambien | t temperature | T <sub>A</sub> = 40 to | +85°C ( | A: Consun | ner applica | | ndustrial a | pplications | s) | | | | Note The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator. <R> $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ (2/5) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |---------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|------|-------------|------| | Output current, low <sup>Note 1</sup> | lo <sub>L1</sub> | Per pin for P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | | | | 20.0 Note 2 | mA | | | | Per pin for P60 to P63 | | | | 15.0 Note 2 | mA | | | | Total of P00 to P04, P07, P32 to | $4.0~V \leq EV_{DD0} \leq 5.5~V$ | | | 70.0 | mA | | | | P37, | $2.7~V \leq EV_{DD0} < 4.0~V$ | | | 15.0 | mA | | | | (When duty ≤ 70% Note 3) | $1.8~V \leq EV_{DD0} < 2.7~V$ | | | 9.0 | mA | | | | | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$ | | | 4.5 | mA | | | | | $4.0~V \leq EV_{DD0} \leq 5.5~V$ | | | 80.0 | mA | | | | P31, P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87, P90 to P97, | $2.7~V \leq EV_{DD0} < 4.0~V$ | | | 35.0 | mA | | | | P100, P101, P110 to P117, P146, | $1.8~V \leq EV_{DD0} < 2.7~V$ | | | 20.0 | mA | | | | P147<br>(When duty ≤ 70% Note 3) | $1.6~V \le EV_{DD0} < 1.8~V$ | | | 10.0 | mA | | | | Total of all pins (When duty ≤ 70% Note 3) | | | | 150.0 | mA | | | lo <sub>L2</sub> | Per pin for P20 to P27, P150 to P156 | | | | 0.4 Note 2 | mA | | | | Total of all pins (When duty ≤ 70% Note 3) | $1.6~V \le V_{DD} \le 5.5~V$ | | | 5.0 | mA | - **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1 and Vss pin. - 2. However, do not exceed the total current value. - **3.** Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). - Total output current of pins = $(lol \times 0.7)/(n \times 0.01)$ - <Example> Where n = 80% and lol = 10.0 mA Total output current of pins = $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer. - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: 2.7 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 32 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 16 MHz LS (low-speed main) mode: $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 8 MHz LV (low-voltage main) mode: $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 4 MHz - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - **3.** fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C ## **AC Timing Test Points** #### **External System Clock Timing** ## **TI/TO Timing** ## **Interrupt Request Input Timing** ## **Key Interrupt Input Timing** ## **RESET** Input Timing # (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | , 0 | h-speed<br>Mode | , | /-speed<br>Mode | , | -voltage<br>Mode | Unit | |--------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SIp setup time<br>(to SCKp↓) Note 1 | tsıĸı | $\begin{array}{l} 4.0~V \leq EV_{DD0} \leq 5.5~V, \\ 2.7~V \leq V_b \leq 4.0~V, \end{array}$ | 44 | | 110 | | 110 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | | | 44 | | 110 | | 110 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $ \begin{array}{c} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array} $ | 110 | | 110 | | 110 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ | | | | | | | | | SIp hold time<br>(from SCKp↓) Note 1 | <b>t</b> KSI1 | $ 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, $ | 19 | | 19 | | 19 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | | | 19 | | 19 | | 19 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $\begin{array}{c} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$ | 19 | | 19 | | 19 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ | | | | | | | | | Delay time from SCKp↑ to | tkso1 | $ \begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array} $ | | 25 | | 25 | | 25 | ns | | SOp output Note 1 | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | | $ \begin{array}{c} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \end{array} $ | | 25 | | 25 | | 25 | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $\begin{array}{c} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$ | | 25 | | 25 | | 25 | ns | | | | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$ | | | | | | | | Notes - 1. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. Use it with $EV_{DD0} \ge V_b$ . Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) ## CSI mode connection diagram (during communication at different potential) - Remarks 1. $R_b[\Omega]$ :Communication line (SOp) pull-up resistance, $C_b[F]$ : Communication line (SOp) load capacitance, $V_b[V]$ : Communication line voltage - **2.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13)) - **4.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. ## 2.5.2 Serial interface IICA ## (1) I2C standard mode (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | С | Conditions | , , | h-speed<br>Mode | , | /-speed<br>Mode | , | -voltage<br>Mode | Unit | |----------------------------------|---------------|-----------------------------|----------------------------------------------------------------|-----|-----------------|------|-----------------|------|------------------|------| | | | | | | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock frequency | fscL | Standard | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 0 | 100 | 0 | 100 | 0 | 100 | kHz | | | | mode: | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0 | 100 | 0 | 100 | 0 | 100 | kHz | | | | fc∟k≥ 1 MHz | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0 | 100 | 0 | 100 | 0 | 100 | kHz | | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | _ | _ | 0 | 100 | 0 | 100 | kHz | | Setup time of restart | tsu:sta | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | condition | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 4.7 | | 4.7 | | μS | | Hold time <sup>Note 1</sup> | thd:STA | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 4.0 | | 4.0 | | μS | | Hold time when SCLA0 = | tLOW | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | " <u>L</u> " | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 4.7 | | 4.7 | | μS | | Hold time when SCLA0 = | <b>t</b> HIGH | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | "H" | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 4.0 | | 4.0 | | μS | | Data setup time | tsu:dat | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 250 | | 250 | | 250 | | ns | | (reception) | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 250 | | 250 | | 250 | | ns | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 250 | | 250 | | 250 | | ns | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 250 | | 250 | | ns | | Data hold time | thd:dat | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 0 | 3.45 | 0 | 3.45 | 0 | 3.45 | μS | | (transmission) <sup>Note 2</sup> | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 0 | 3.45 | 0 | 3.45 | 0 | 3.45 | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 0 | 3.45 | 0 | 3.45 | 0 | 3.45 | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 0 | 3.45 | 0 | 3.45 | μS | | Setup time of stop | tsu:sto | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | condition | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | | | 4.0 | | 4.0 | | μS | | Bus-free time | <b>t</b> BUF | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | | 4.7 | | 4.7 | | μS | (Notes, Caution and Remark are listed on the next page.) Absolute Maximum Ratings (TA = 25°C) (2/2) | Parameter | Symbols | | Conditions | Ratings | Unit | |-------------------------------|------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------| | Output current, high | Іон1 | Per pin | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | <b>-40</b> | mA | | | | Total of all pins<br>-170 mA | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145 | <del>-</del> 70 | mA | | | | | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147 | -100 | mA | | | Іон2 | Per pin | P20 to P27, P150 to P156 | -0.5 | mA | | | | Total of all pins | | -2 | mA | | Output current, low | lo <sub>L1</sub> | Per pin | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | 40 | mA | | | | Total of all pins<br>170 mA | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145 | 70 | mA | | | | | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147 | 100 | mA | | | lo <sub>L2</sub> | Per pin | P20 to P27, P150 to P156 | 1 | mA | | | | Total of all pins | | 5 | mA | | Operating ambient temperature | TA | In normal operati | on mode programming mode | -40 to +105 | °C | | | l | | | | | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (3/5)$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------|----------------------|------| | Input voltage,<br>high | V <sub>IH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer | 0.8EV <sub>DD0</sub> | | EV <sub>DD0</sub> | V | | | V <sub>IH2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55, | TTL input buffer 4.0 V ≤ EVDD0 ≤ 5.5 V | 2.2 | | EV <sub>DD0</sub> | V | | | | P80, P81, P142, P143 | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V | 2.0 | | EV <sub>DD0</sub> | V | | | | | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 1.5 | | EV <sub>DD0</sub> | V | | | V <sub>IH3</sub> | P20 to P27, P150 to P156 | | 0.7V <sub>DD</sub> | | $V_{DD}$ | ٧ | | | V <sub>IH4</sub> | P60 to P63 | 0.7EV <sub>DD0</sub> | | 6.0 | ٧ | | | | V <sub>IH5</sub> | P121 to P124, P137, EXCLK, EXCL | KS, RESET | 0.8V <sub>DD</sub> | | $V_{DD}$ | ٧ | | Input voltage,<br>low | VIL1 | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer | 0 | | 0.2EVDDO | V | | | V <sub>IL2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55, | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0 | | 0.8 | V | | | | P80, P81, P142, P143 | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V | 0 | | 0.5 | V | | | | | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 0 | | 0.32 | V | | | VIL3 | P20 to P27, P150 to P156 | | 0 | | 0.3V <sub>DD</sub> | V | | | V <sub>IL4</sub> | P60 to P63 | | 0 | | 0.3EV <sub>DD0</sub> | ٧ | | | V <sub>IL5</sub> | P121 to P124, P137, EXCLK, EXCLK | KS, RESET | 0 | | 0.2V <sub>DD</sub> | V | Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 is EV<sub>DD0</sub>, even in the N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. #### (3) Peripheral Functions (Common to all products) ## $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------------------------|-----------------------|----------------------------|-------------------------------------------------------------------------------------|------|------|-------|------| | Low-speed on-<br>chip oscillator<br>operating<br>current | FIL<br>Note 1 | | | | 0.20 | | μΑ | | RTC operating current | IRTC<br>Notes 1, 2, 3 | | | | 0.02 | | μΑ | | 12-bit interval timer operating current | IIT<br>Notes 1, 2, 4 | | | | 0.02 | | μА | | Watchdog timer operating current | WDT<br>Notes 1, 2, 5 | fı∟ = 15 kHz | | | 0.22 | | μΑ | | A/D converter operating | ADC<br>Notes 1, 6 | When conversion at maximum | Normal mode, AVREFP = VDD = 5.0 V | | 1.3 | 1.7 | mA | | current | | speed | Low voltage mode, AVREFP = VDD = 3.0 V | | 0.5 | 0.7 | mA | | A/D converter<br>reference<br>voltage current | IADREF<br>Note 1 | | | | 75.0 | | μΑ | | Temperature sensor operating current | ITMPS<br>Note 1 | | | | 75.0 | | μA | | LVD operating current | ILVD<br>Notes 1, 7 | | | | 0.08 | | μА | | Self<br>programming<br>operating<br>current | FSP<br>Notes 1, 9 | | | | 2.50 | 12.20 | mA | | BGO operating current | BGO<br>Notes 1, 8 | | | | 2.50 | 12.20 | mA | | SNOOZE | Isnoz | ADC operation | The mode is performed Note 10 | | 0.50 | 1.10 | mA | | operating current | Note 1 | | The A/D conversion operations are performed, Loe voltage mode, AVREFP = VDD = 3.0 V | | 1.20 | 2.04 | mA | | | | CSI/UART operation | on | | 0.70 | 1.54 | mA | #### Notes 1. Current flowing to the VDD. - 2. When high speed on-chip oscillator and high-speed system clock are stopped. - 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed onchip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock. - 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. - **5.** Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer operates. ## 3.4 AC Characteristics ## $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Items | Symbol | | Conditions | 3 | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------|------------------------------------------------|--------------------------------------------------------|-----------|------|------|--------------------| | Instruction cycle (minimum | Tcy | Main | HS (high-speed | $1 2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 0.03125 | | 1 | μS | | instruction execution time) | | system<br>clock (fmain)<br>operation | main) mode | $2.4 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | 0.0625 | | 1 | μS | | | | Subsystem of operation | Subsystem clock (fs∪B) 2.4 V ≤ Vi<br>operation | | 28.5 | 30.5 | 31.3 | μS | | | | In the self | HS (high-speed | $1 2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 0.03125 | | 1 | μS | | | | programming mode | main) mode | $2.4 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ | 0.0625 | | 1 | μS | | External system clock frequency | fex | $2.7 \text{ V} \leq \text{V}_{DD} \leq$ | ≤ 5.5 V | | 1.0 | | 20.0 | MHz | | | | 2.4 V ≤ V <sub>DD</sub> < | < 2.7 V | | 1.0 | | 16.0 | MHz | | | fexs | | | | 32 | | 35 | kHz | | External system clock input high- | texh, texh $2.7 \text{ V} \le \text{V}_{DD} \le 5.5$ | | ≤ 5.5 V | | 24 | | | ns | | evel width, low-level width | | 2.4 V ≤ V <sub>DD</sub> < | $2.4~V \leq V_{DD} < 2.7~V$ | | | | | ns | | | texhs,<br>texhs | | | | 13.7 | | | μS | | TI00 to TI07, TI10 to TI17 input high-level width, low-level width | tтін,<br>tтіL | | | | 1/fмск+10 | | | ns <sup>Note</sup> | | TO00 to TO07, TO10 to TO17 | <b>f</b> то | HS (high-spe | eed 4.0 V | ≤ EV <sub>DD0</sub> ≤ 5.5 V | | | 16 | MHz | | output frequency | | main) mode | 2.7 V | ≤ EV <sub>DD0</sub> < 4.0 V | | | 8 | MHz | | | | | 2.4 V | ≤ EV <sub>DD0</sub> < 2.7 V | | | 4 | MHz | | PCLBUZ0, PCLBUZ1 output | fpcL | HS (high-spe | eed 4.0 V | ≤ EV <sub>DD0</sub> ≤ 5.5 V | | | 16 | MHz | | frequency | | main) mode | 2.7 V | ≤ EV <sub>DD0</sub> < 4.0 V | | | 8 | MHz | | | | | 2.4 V | ≤ EV <sub>DD0</sub> < 2.7 V | | | 4 | MHz | | Interrupt input high-level width, | tinth, | INTP0 | 2.4 V | $\leq V_{DD} \leq 5.5 \text{ V}$ | 1 | | | μS | | low-level width | tintl | INTP1 to INT | TP11 2.4 V | $\leq EV_{DD0} \leq 5.5 V$ | 1 | | | μS | | Key interrupt input low-level width | <b>t</b> kr | KR0 to KR7 | 2.4 V | $\leq EV_{DD0} \leq 5.5 \text{ V}$ | 250 | | | ns | | RESET low-level width | trsL | | • | | 10 | | | μS | **Note** The following conditions are required for low voltage interface when $E_{VDD0} < V_{DD}$ $2.4V \le EV_{DD0} < 2.7 \text{ V}$ : MIN. 125 ns Remark fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7)) ## 3.5 Peripheral Functions Characteristics #### **AC Timing Test Points** #### 3.5.1 Serial array unit #### (1) During communication at same potential (UART mode) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS (high-spee | HS (high-speed main) Mode | | | |----------------------|--------|---------------------------------------------------------------------------|---------------|---------------------------|------|--| | | | | MIN. | MAX. | | | | Transfer rate Note 1 | | | | fmck/12 Note 2 | bps | | | | | Theoretical value of the maximum transfer rate fclk = 32 MHz, fMck = fclk | | 2.6 | Mbps | | Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only. 2. The following conditions are required for low voltage interface when EVDDO < VDD. $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ : MAX. 1.3 Mbps Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). #### **UART** mode connection diagram (during communication at same potential) #### **UART** mode bit width (during communication at same potential) (reference) **Remarks 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14) 2. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13)) #### (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | | Condit | ions | HS (high-spee | ed main) Mode | Unit | |---------------|--------|--------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------|----------------|------| | | | | | | MIN. | MAX. | | | Transfer rate | | Transmission | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ | | | Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate $C_b = 50 \ pF, \ R_b = 1.4 \ k\Omega, \ V_b = 2.7 \ V$ | | 2.6 Note 2 | Mbps | | | | | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0$ | 2.7 V ≤ EV <sub>DD0</sub> < 4.0 | | Note 3 | bps | | | | | $\begin{array}{c} V,\\ 2.3~V \leq V_b \leq 2.7~V \end{array}$ | Theoretical value of the maximum transfer rate $C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega, \ V_b = 2.3 \ V$ | | 1.2 Note 4 | Mbps | | | | | 2.4 V ≤ EV <sub>DD0</sub> < 3.3 | | | Note 5 | bps | | | | | $V,$ $1.6~V \leq V_b \leq 2.0~V$ | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 5.5 \text{ k}\Omega, V_b = 1.6 V$ | | 0.43<br>Note 6 | Mbps | **Notes 1.** The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 4.0 V $\leq$ EV<sub>DD0</sub> $\leq$ 5.5 V and 2.7 V $\leq$ V<sub>b</sub> $\leq$ 4.0 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$ [bps] $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.2}{V_b})}\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - 2. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer. - 3. The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.7 V $\leq$ EV<sub>DDO</sub> < 4.0 V and 2.4 V $\leq$ V<sub>b</sub> $\leq$ 2.7 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$ [bps] $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.0}{V_b})}\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer. # CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 00, 01, 02, 10, 12, 13), n: Channel number (n = 0, 2), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14) **2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. - **Notes 1.** Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** When $AV_{REFP} < V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 1.0$ LSB to the MAX. value when AV<sub>REFP</sub> = $V_{DD}$ . Zero-scale error/Full-scale error: Add $\pm 0.05\% FSR$ to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add $\pm 0.5$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. 4. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics. # 3.6.5 Power supply voltage rising slope characteristics #### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|--------|------------|------|------|------|------| | Power supply voltage rising slope | SVDD | | | | 54 | V/ms | Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until $V_{DD}$ reaches the operating voltage range shown in 3.4 AC Characteristics. #### 3.7 RAM Data Retention Characteristics #### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------|------------|----------------------|------|------|------| | Data retention supply voltage | VDDDR | | 1.44 <sup>Note</sup> | | 5.5 | V | **Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated. ## 4.2 24-pin Products R5F1007AANA, R5F1007CANA, R5F1007DANA, R5F1007EANA R5F1017AANA, R5F1017CANA, R5F1017DANA, R5F1017EANA R5F1007ADNA, R5F1007CDNA, R5F1007DDNA, R5F1007EDNA R5F1007AGNA, R5F1007CGNA, R5F1007DGNA, R5F1007EGNA | JEITA Package code | RENESAS code | Previous code | MASS(TYP.)[g] | |--------------------|--------------|----------------|---------------| | P-HWQFN24-4x4-0.50 | PWQN0024KE-A | P24K8-50-CAB-3 | 0.04 | | Referance | Dimension in Millimeters | | | | | |----------------|--------------------------|------|------|--|--| | Symbol | Min | Nom | Max | | | | D | 3.95 | 4.00 | 4.05 | | | | E | 3.95 | 4.00 | 4.05 | | | | Α | | _ | 0.80 | | | | A <sub>1</sub> | 0.00 | | | | | | b | 0.18 | 0.25 | 0.30 | | | | е | | 0.50 | | | | | Lp | 0.30 | 0.40 | 0.50 | | | | х | _ | | 0.05 | | | | у | _ | | 0.05 | | | | Z <sub>D</sub> | | 0.75 | | | | | Z <sub>E</sub> | | 0.75 | | | | | C <sub>2</sub> | 0.15 | 0.20 | 0.25 | | | | D <sub>2</sub> | | 2.50 | | | | | E <sub>2</sub> | | 2.50 | | | |