



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 31                                                                              |
| Program Memory Size        | 96KB (96K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 8K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-LQFP                                                                         |
| Supplier Device Package    | 44-LQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100ffafp-x0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Table 1-1. List of Ordering Part Numbers

|         |                       |         |                  | (1/12)                                          |
|---------|-----------------------|---------|------------------|-------------------------------------------------|
| Pin     | Package               | Data    | Fields of        | Ordering Part Number                            |
| count   |                       | flash   | Application Note |                                                 |
| 20 pins | 20-pin plastic LSSOP  | Mounted | А                | R5F1006AASP#V0, R5F1006CASP#V0, R5F1006DASP#V0, |
|         | (7.62 mm (300), 0.65  |         |                  | R5F1006EASP#V0                                  |
|         | mm pitch)             |         |                  | R5F1006AASP#X0, R5F1006CASP#X0, R5F1006DASP#X0, |
|         |                       |         |                  | R5F1006EASP#X0                                  |
|         |                       |         | D                | R5F1006ADSP#V0, R5F1006CDSP#V0, R5F1006DDSP#V0, |
|         |                       |         |                  | R5F1006EDSP#V0                                  |
|         |                       |         |                  | R5F1006ADSP#X0, R5F1006CDSP#X0, R5F1006DDSP#X0, |
|         |                       |         |                  | R5F1006EDSP#X0                                  |
|         |                       |         | G                | R5F1006AGSP#V0, R5F1006CGSP#V0, R5F1006DGSP#V0, |
|         |                       |         |                  | R5F1006EGSP#V0                                  |
|         |                       |         |                  | R5F1006AGSP#X0, R5F1006CGSP#X0, R5F1006DGSP#X0, |
|         |                       |         |                  | R5F1006EGSP#X0                                  |
|         |                       | Not     | А                | R5F1016AASP#V0, R5F1016CASP#V0, R5F1016DASP#V0, |
|         |                       | mounted |                  | R5F1016EASP#V0                                  |
|         |                       |         |                  | R5F1016AASP#X0, R5F1016CASP#X0, R5F1016DASP#X0, |
|         |                       |         |                  | R5F1016EASP#X0                                  |
|         |                       |         | D                | R5F1016ADSP#V0, R5F1016CDSP#V0, R5F1016DDSP#V0, |
|         |                       |         |                  | R5F1016EDSP#V0                                  |
|         |                       |         |                  | R5F1016ADSP#X0, R5F1016CDSP#X0, R5F1016DDSP#X0, |
|         |                       |         |                  | R5F1016EDSP#X0                                  |
| 24 pins | 24-pin plastic        | Mounted | А                | R5F1007AANA#U0, R5F1007CANA#U0, R5F1007DANA#U0, |
|         | HWQFN (4 $	imes$ 4mm, |         |                  | R5F1007EANA#U0                                  |
|         | 0.5 mm pitch)         |         |                  | R5F1007AANA#W0, R5F1007CANA#W0, R5F1007DANA#W0, |
|         |                       |         |                  | R5F1007EANA#W0                                  |
|         |                       |         | D                | R5F1007ADNA#U0, R5F1007CDNA#U0, R5F1007DDNA#U0, |
|         |                       |         |                  | R5F1007EDNA#U0                                  |
|         |                       |         |                  | R5F1007ADNA#W0, R5F1007CDNA#W0, R5F1007DDNA#W0, |
|         |                       |         |                  | R5F1007EDNA#W0                                  |
|         |                       |         | G                | R5F1007AGNA#U0, R5F1007CGNA#U0, R5F1007DGNA#U0, |
|         |                       |         |                  | R5F1007EGNA#U0                                  |
|         |                       |         |                  | R5F1007AGNA#W0, R5F1007CGNA#W0, R5F1007DGNA#W0, |
|         |                       |         |                  | R5F1007EGNA#W0                                  |
|         |                       | Not     | А                | R5F1017AANA#U0, R5F1017CANA#U0, R5F1017DANA#U0, |
|         |                       | mounted |                  | R5F1017EANA#U0                                  |
|         |                       |         |                  | R5F1017AANA#W0, R5F1017CANA#W0, R5F1017DANA#W0, |
|         |                       |         |                  | R5F1017EANA#W0                                  |
|         |                       |         | D                | R5F1017ADNA#U0, R5F1017CDNA#U0, R5F1017DDNA#U0, |
|         |                       |         |                  | R5F1017EDNA#U0                                  |
|         |                       |         |                  | R5F1017ADNA#W0, R5F1017CDNA#W0, R5F1017DDNA#W0, |
|         |                       |         |                  | R5F1017EDNA#W0                                  |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



| Table 1-1. | List of Ordering Part Numbers |
|------------|-------------------------------|
|------------|-------------------------------|

| Pin count | Package             | Data flash | Fields of<br>Application <sup>Note</sup> | Ordering Part Number                           |
|-----------|---------------------|------------|------------------------------------------|------------------------------------------------|
| 64 pins   | 64-pin plastic LQFP | Mounted    | А                                        | R5F100LCAFA#V0, R5F100LDAFA#V0,                |
|           | (12 × 12 mm, 0.65   |            |                                          | R5F100LEAFA#V0, R5F100LFAFA#V0,                |
|           | mm pitch)           |            |                                          | R5F100LGAFA#V0, R5F100LHAFA#V0,                |
|           | . ,                 |            |                                          | R5F100LJAFA#V0, R5F100LKAFA#V0, R5F100LLAFA#V0 |
|           |                     |            |                                          | R5F100LCAFA#X0, R5F100LDAFA#X0,                |
|           |                     |            |                                          | R5F100LEAFA#X0, R5F100LFAFA#X0,                |
|           |                     |            | D                                        | R5F100LGAFA#X0, R5F100LHAFA#X0,                |
|           |                     |            |                                          | R5F100LJAFA#X0, R5F100LKAFA#X0, R5F100LLAFA#X0 |
|           |                     |            |                                          | R5F100LCDFA#V0, R5F100LDDFA#V0,                |
|           |                     |            |                                          | R5F100LEDFA#V0, R5F100LFDFA#V0,                |
|           |                     |            |                                          | R5F100LGDFA#V0, R5F100LHDFA#V0,                |
|           |                     |            |                                          | R5F100LJDFA#V0, R5F100LKDFA#V0, R5F100LLDFA#V0 |
|           |                     |            | G                                        | R5F100LCDFA#X0, R5F100LDDFA#X0,                |
|           |                     |            |                                          | R5F100LEDFA#X0, R5F100LFDFA#X0,                |
|           |                     |            |                                          | R5F100LGDFA#X0, R5F100LHDFA#X0,                |
|           |                     |            |                                          | R5F100LJDFA#X0, R5F100LKDFA#X0, R5F100LLDFA#X0 |
|           |                     |            |                                          | R5F100LCGFA#V0, R5F100LDGFA#V0,                |
|           |                     |            |                                          | R5F100LEGFA#V0, R5F100LFGFA#V0                 |
|           |                     |            |                                          | R5F100LCGFA#X0, R5F100LDGFA#X0,                |
|           |                     |            |                                          | R5F100LEGFA#X0, R5F100LFGFA#X0                 |
|           |                     |            |                                          | R5F100LGGFA#V0, R5F100LHGFA#V0,                |
|           |                     |            |                                          | R5F100LJGFA#V0                                 |
|           |                     |            |                                          | R5F100LGGFA#X0, R5F100LHGFA#X0,                |
|           |                     |            |                                          | R5F100LJGFA#X0                                 |
|           |                     | Not        | А                                        | R5F101LCAFA#V0, R5F101LDAFA#V0,                |
|           |                     | mounted    |                                          | R5F101LEAFA#V0, R5F101LFAFA#V0,                |
|           |                     |            |                                          | R5F101LGAFA#V0, R5F101LHAFA#V0,                |
|           |                     |            |                                          | R5F101LJAFA#V0, R5F101LKAFA#V0, R5F101LLAFA#V0 |
|           |                     |            |                                          | R5F101LCAFA#X0, R5F101LDAFA#X0,                |
|           |                     |            |                                          | R5F101LEAFA#X0, R5F101LFAFA#X0,                |
|           |                     |            | D                                        | R5F101LGAFA#X0, R5F101LHAFA#X0,                |
|           |                     |            |                                          | R5F101LJAFA#X0, R5F101LKAFA#X0, R5F101LLAFA#X0 |
|           |                     |            |                                          | R5F101LCDFA#V0, R5F101LDDFA#V0,                |
|           |                     |            |                                          | R5F101LEDFA#V0, R5F101LFDFA#V0,                |
|           |                     |            |                                          | R5F101LGDFA#V0, R5F101LHDFA#V0,                |
|           |                     |            |                                          | R5F101LJDFA#V0, R5F101LKDFA#V0, R5F101LLDFA#V0 |
|           |                     |            |                                          | R5F101LCDFA#X0, R5F101LDDFA#X0,                |
|           |                     |            |                                          | R5F101LEDFA#X0, R5F101LFDFA#X0,                |
|           |                     |            |                                          | R5F101LGDFA#X0, R5F101LHDFA#X0,                |
|           |                     |            |                                          | R5F101LJDFA#X0, R5F101LKDFA#X0, R5F101LLDFA#X0 |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



#### 1.3.8 44-pin products

• 44-pin plastic LQFP (10 × 10 mm, 0.8 mm pitch)



#### Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.



### 2.2 Oscillator Characteristics

#### 2.2.1 X1, XT1 oscillator characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

| Parameter                                            | Resonator          | Conditions                            | MIN. | TYP.   | MAX. | Unit |
|------------------------------------------------------|--------------------|---------------------------------------|------|--------|------|------|
| X1 clock oscillation                                 | Ceramic resonator/ | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 1.0  |        | 20.0 | MHz  |
| frequency (fx) <sup>Note</sup>                       | crystal resonator  | $2.4~V \leq V_{\text{DD}} < 2.7~V$    | 1.0  |        | 16.0 | MHz  |
|                                                      |                    | $1.8~V \leq V_{\text{DD}} < 2.4~V$    | 1.0  |        | 8.0  | MHz  |
|                                                      |                    | $1.6~V \leq V_{\text{DD}} < 1.8~V$    | 1.0  |        | 4.0  | MHz  |
| XT1 clock oscillation frequency (fx) <sup>Note</sup> | Crystal resonator  |                                       | 32   | 32.768 | 35   | kHz  |

- **Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.
- Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

**Remark** When using the X1 oscillator and XT1 oscillator, refer to **5.4 System Clock Oscillator**.

### 2.2.2 On-chip oscillator characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

| Oscillators                                                 | Parameters |               | Conditions                            | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------|------------|---------------|---------------------------------------|------|------|------|------|
| High-speed on-chip oscillator<br>clock frequency Notes 1, 2 | fін        |               |                                       | 1    |      | 32   | MHz  |
| High-speed on-chip oscillator                               |            | –20 to +85 °C | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$ | -1.0 |      | +1.0 | %    |
| clock frequency accuracy                                    |            |               | $1.6~V \leq V_{\text{DD}} < 1.8~V$    | -5.0 |      | +5.0 | %    |
|                                                             |            | –40 to –20 °C | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$ | -1.5 |      | +1.5 | %    |
|                                                             |            |               | $1.6~V \leq V_{\text{DD}} < 1.8~V$    | -5.5 |      | +5.5 | %    |
| Low-speed on-chip oscillator<br>clock frequency             | fı∟        |               |                                       |      | 15   |      | kHz  |
| Low-speed on-chip oscillator<br>clock frequency accuracy    |            |               |                                       | -15  |      | +15  | %    |

**Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register.

2. This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time.



## (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products

# $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD}0} = \text{EV}_{\text{DD}1} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ (1/2)

| Parameter | Symbol |           |                                       | Conditions                                   |                  |                                           | MIN. | TYP.       | MAX.         | Unit     |
|-----------|--------|-----------|---------------------------------------|----------------------------------------------|------------------|-------------------------------------------|------|------------|--------------|----------|
| Supply    | IDD1   | Operating | HS (high-                             | $f_{IH} = 32 \text{ MHz}^{Note 3}$           | Basic            | $V_{DD} = 5.0 V$                          |      | 2.3        |              | mA       |
| Current   |        | mode      | speed main)<br>mode <sup>Note 5</sup> |                                              | operation        | $V_{\text{DD}} = 3.0 \text{ V}$           |      | 2.3        |              | mA       |
|           |        |           | mode                                  |                                              | Normal           | V <sub>DD</sub> = 5.0 V                   |      | 5.2        | 8.5          | mA       |
|           |        |           |                                       |                                              | operation        | V <sub>DD</sub> = 3.0 V                   |      | 5.2        | 8.5          | mA       |
|           |        |           |                                       | fin = 24 MHz <sup>Note 3</sup>               | Normal           | V <sub>DD</sub> = 5.0 V                   |      | 4.1        | 6.6          | mA       |
|           |        |           |                                       |                                              | operation        | V <sub>DD</sub> = 3.0 V                   |      | 4.1        | 6.6          | mA       |
|           |        |           |                                       | fiH = 16 MHz <sup>Note 3</sup>               | Normal           | V <sub>DD</sub> = 5.0 V                   |      | 3.0        | 4.7          | mA       |
|           |        |           |                                       |                                              | operation        | V <sub>DD</sub> = 3.0 V                   |      | 3.0        | 4.7          | mA       |
|           |        |           | LS (low-                              | fIH = 8 MHz <sup>Note 3</sup> Norma          | Normal           | V <sub>DD</sub> = 3.0 V                   |      | 1.3        | 2.1          | mA       |
|           |        |           | speed main)<br>mode <sup>Note 5</sup> |                                              | operation        | V <sub>DD</sub> = 2.0 V                   |      | 1.3        | 2.1          | mA       |
|           |        |           | LV (low-                              | $f_{IH} = 4 \ MHz^{Note \ 3}$                | Normal           | $V_{DD} = 3.0 V$                          |      | 1.3        | 1.8          | mA       |
|           |        |           | voltage<br>main) mode                 |                                              | operation        | V <sub>DD</sub> = 2.0 V                   |      | 1.3        | 1.8          | mA       |
|           |        |           | HS (high-                             | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> , | Normal operation | Square wave input                         |      | 3.4        | 5.5          | mA       |
|           |        |           | speed main)<br>mode <sup>Note 5</sup> | V <sub>DD</sub> = 5.0 V                      |                  | Resonator connection                      |      | 3.6        | 5.7          | mA       |
|           |        |           |                                       | $f_{MX} = 20 \text{ MHz}^{Note 2},$          | Normal           | Square wave input                         |      | 3.4        | 5.5          | mA       |
|           |        |           |                                       | $V_{DD} = 3.0 V$                             | operation        | Resonator connection                      |      | 3.6        | 5.7          | mA       |
|           |        |           |                                       | $f_{MX} = 10 \text{ MHz}^{Note 2},$          | Normal           | Square wave input                         |      | 2.1        | 3.2          | mA       |
|           |        |           |                                       | $V_{DD} = 5.0 V$                             | operation        | Resonator connection                      |      | 2.1        | 3.2          | mA       |
|           |        |           |                                       | $f_{MX} = 10 \text{ MHz}^{Note 2},$          | Normal operation | Square wave input                         |      | 2.1        | 3.2          | mA       |
|           |        |           |                                       | $V_{DD} = 3.0 V$                             |                  | Resonator connection                      |      | 2.1        | 3.2          | mA       |
|           |        |           | LS (low-                              | $f_{MX} = 8 \text{ MHz}^{Note 2},$           | Normal operation | Square wave input                         |      | 1.2        | 2.0          | mA       |
|           |        |           | speed main)<br>mode <sup>Note 5</sup> | $V_{DD} = 3.0 V$                             |                  | Resonator connection                      |      | 1.2        | 2.0          | mA       |
|           |        |           |                                       | $f_{MX} = 8 \text{ MHz}^{Note 2},$           | Normal           | Square wave input                         |      | 1.2        | 2.0          | mA       |
|           |        |           |                                       | V <sub>DD</sub> = 2.0 V                      | operation        | Resonator connection                      |      | 1.2        | 2.0          | mA       |
|           |        |           | Subsystem                             | fsuв = 32.768 kHz                            | Normal           | Square wave input                         |      | 4.8        | 5.9          | μA       |
|           |        |           | clock<br>operation                    | Note 4<br>$T_A = -40^{\circ}C$               | operation        | Resonator connection                      |      | 4.9        | 6.0          | μA       |
|           |        |           |                                       | fsuв = 32.768 kHz                            | Normal           | Square wave input                         |      | 4.9        | 5.9          | μA       |
|           |        |           |                                       | Note 4<br>$T_A = +25^{\circ}C$               | operation        | Resonator connection                      |      | 5.0        | 6.0          | μA       |
|           |        |           |                                       | fsuв = 32.768 kHz                            | Normal           | Square wave input                         |      | 5.0        | 7.6          | μA       |
|           |        |           |                                       | Note 4                                       | operation        | Resonator connection                      |      | 5.1        | 7.7          | μA       |
|           |        |           |                                       | T <sub>A</sub> = +50°C<br>fsub = 32.768 kHz  | Normal           | Square wave input                         |      | 5.2        | 9.3          | μA       |
|           |        |           |                                       | Note 4                                       | operation        | Resonator connection                      |      | 5.3        | 9.3<br>9.4   | μA       |
|           |        |           |                                       | $T_A = +70^{\circ}C$                         | Nama             | Company to the state of                   |      | F 7        | 10.0         |          |
|           |        |           |                                       | fsub = 32.768 kHz<br>Note 4                  | Normal operation | Square wave input<br>Resonator connection |      | 5.7<br>5.8 | 13.3<br>13.4 | μA<br>μA |
|           |        |           |                                       | T <sub>A</sub> = +85°C                       | .                | TESUTIALUI CUTITIECUUT                    |      | 5.0        | 13.4         | μΑ       |

(Notes and Remarks are listed on the next page.)



# (3) 128-pin products, and flash ROM: 384 to 512 KB of 44- to 100-pin products

### $(TA = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V}) (1/2)$

| Parameter      | Symbol |           |                                       | Conditions                                   | -         |                         | MIN. | TYP. | MAX. | Unit |
|----------------|--------|-----------|---------------------------------------|----------------------------------------------|-----------|-------------------------|------|------|------|------|
| Supply         | IDD1   | Operating | HS (high-                             | $f_{IH} = 32 \text{ MHz}^{Note 3}$           | Basic     | V <sub>DD</sub> = 5.0 V |      | 2.6  |      | mA   |
| current Note 1 |        | mode      | speed main)<br>mode <sup>Note 5</sup> |                                              | operation | $V_{DD} = 3.0 V$        |      | 2.6  |      | mA   |
|                |        |           |                                       |                                              | Normal    | $V_{DD} = 5.0 V$        |      | 6.1  | 9.5  | mA   |
|                |        |           |                                       |                                              | operation | $V_{DD} = 3.0 V$        |      | 6.1  | 9.5  | mA   |
|                |        |           |                                       | $f_{IH} = 24 \text{ MHz}^{Note 3}$           | Normal    | $V_{DD} = 5.0 V$        |      | 4.8  | 7.4  | mA   |
|                |        |           |                                       |                                              | operation | $V_{DD} = 3.0 V$        |      | 4.8  | 7.4  | mA   |
|                |        |           |                                       | $f_{IH} = 16 \ MHz^{Note \ 3}$               | Normal    | $V_{DD} = 5.0 V$        |      | 3.5  | 5.3  | mA   |
|                |        |           |                                       |                                              | operation | V <sub>DD</sub> = 3.0 V |      | 3.5  | 5.3  | mA   |
|                |        |           | LS (low-                              | $f_{IH} = 8 \text{ MHz}^{Note 3}$            | Normal    | $V_{DD} = 3.0 V$        |      | 1.5  | 2.3  | mA   |
|                |        |           | speed main)<br>mode <sup>Note 5</sup> |                                              | operation | $V_{DD} = 2.0 V$        |      | 1.5  | 2.3  | mA   |
|                |        |           | LV (low-                              | $f_{IH} = 4 \text{ MHz}^{Note 3}$            | Normal    | $V_{DD} = 3.0 V$        |      | 1.5  | 2.0  | mA   |
|                |        |           | voltage<br>main) mode                 |                                              | operation | V <sub>DD</sub> = 2.0 V |      | 1.5  | 2.0  | mA   |
|                |        |           | HS (high-                             | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> , | Normal    | Square wave input       |      | 3.9  | 6.1  | mA   |
|                |        |           | speed main)<br>mode <sup>Note 5</sup> | V <sub>DD</sub> = 5.0 V                      | operation | Resonator<br>connection |      | 4.1  | 6.3  | mA   |
|                |        |           |                                       | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> , | Normal    | Square wave input       |      | 3.9  | 6.1  | mA   |
|                |        |           |                                       |                                              | operation | Resonator<br>connection |      | 4.1  | 6.3  | mA   |
|                |        |           |                                       | $f_{MX} = 10 \text{ MHz}^{Note 2},$          | Normal    | Square wave input       |      | 2.5  | 3.7  | mA   |
|                |        |           |                                       | V <sub>DD</sub> = 5.0 V                      | operation | Resonator connection    |      | 2.5  | 3.7  | mA   |
|                |        |           |                                       | $f_{MX} = 10 \text{ MHz}^{Note 2},$          | Normal    | Square wave input       |      | 2.5  | 3.7  | mA   |
|                |        |           |                                       | $V_{DD} = 3.0 V$                             | operation | Resonator connection    |      | 2.5  | 3.7  | mA   |
|                |        |           | LS (low-                              | $f_{MX} = 8 \text{ MHz}^{Note 2},$           | Normal    | Square wave input       |      | 1.4  | 2.2  | mA   |
|                |        |           | speed main)<br>mode <sup>Note 5</sup> | $V_{DD} = 3.0 V$                             | operation | Resonator connection    |      | 1.4  | 2.2  | mA   |
|                |        |           |                                       | $f_{MX} = 8 \text{ MHz}^{Note 2},$           | Normal    | Square wave input       |      | 1.4  | 2.2  | mA   |
|                |        |           |                                       | $V_{DD} = 2.0 V$                             | operation | Resonator<br>connection |      | 1.4  | 2.2  | mA   |
|                |        |           | Subsystem                             | fsub = 32.768 kHz                            | Normal    | Square wave input       |      | 5.4  | 6.5  | μA   |
|                |        |           | clock<br>operation                    | $T_A = -40^{\circ}C$                         | operation | Resonator connection    |      | 5.5  | 6.6  | μA   |
|                |        |           |                                       | fsub = 32.768 kHz                            | Normal    | Square wave input       |      | 5.5  | 6.5  | μA   |
|                |        |           |                                       | $T_A = +25^{\circ}C$                         | operation | Resonator connection    |      | 5.6  | 6.6  | μA   |
|                |        |           |                                       | fsub = 32.768 kHz                            | Normal    | Square wave input       |      | 5.6  | 9.4  | μA   |
|                |        |           |                                       | $T_{A} = +50^{\circ}C$                       | operation | Resonator<br>connection |      | 5.7  | 9.5  | μA   |
|                |        |           |                                       | fsuв = 32.768 kHz                            | Normal    | Square wave input       |      | 5.9  | 12.0 | μA   |
|                |        |           |                                       | Note 4<br>$T_A = +70^{\circ}C$               | operation | Resonator<br>connection |      | 6.0  | 12.1 | μA   |
|                |        |           |                                       | fsuв = 32.768 kHz                            | Normal    | Square wave input       |      | 6.6  | 16.3 | μA   |
|                |        |           |                                       | Note 4<br>$T_A = +85^{\circ}C$               | operation | Resonator connection    |      | 6.7  | 16.4 | μA   |

(Notes and Remarks are listed on the next page.)



- **Notes 1.** Total current flowing into Vbb, EVbbb, and EVbb1, including the input leakage current flowing when the level of the input pin is fixed to Vbb, EVbb0, and EVbb1, or Vss, EVsso, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.
    - HS (high-speed main) mode: 2.7 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 32 MHz
      - 2.4 V  $\leq$  V\_{DD}  $\leq$  5.5 V@1 MHz to 16 MHz
    - LS (low-speed main) mode:  $~~1.8~V \leq V_{\text{DD}} \leq 5.5~V~$  @ 1 MHz to 8 MHz
    - LV (low-voltage main) mode: 1.6 V  $\leq$  V\_{DD}  $\leq$  5.5 V@1 MHz to 4 MHz
  - 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



#### UART mode connection diagram (during communication at same potential)



### UART mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)

fMCK: Serial array unit operation clock frequency
 (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))



### Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential)



#### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance
  - r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 4, 5, 8, 14),
    h: POM number (g = 0, 1, 4, 5, 7 to 9, 14)
  - 3. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1),

n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13)



| (7) | Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp internal clock output, |
|-----|--------------------------------------------------------------------------------------------------------|
|     | corresponding CSI00 only) (2/2)                                                                        |

| Parameter                                      | Symbol | Conditions                                                                                                                            | HS (high-speed main) Mode |      | LS (low-speed<br>main) Mode |      | LV (low-voltage main) Mode |      | Unit |
|------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|-----------------------------|------|----------------------------|------|------|
|                                                |        |                                                                                                                                       | MIN.                      | MAX. | MIN.                        | MAX. | MIN.                       | MAX. |      |
| SIp setup time<br>(to SCKp↓) <sup>Note 2</sup> | tsikı  | $\label{eq:states} \begin{split} 4.0 \ V &\leq EV_{\text{DD0}} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \end{split}$          | 23                        |      | 110                         |      | 110                        |      | ns   |
|                                                |        | $C_{b}=20 \text{ pF},  \text{R}_{b}=1.4  \text{k}\Omega$                                                                              |                           |      |                             |      |                            |      |      |
|                                                |        | $\label{eq:V} \begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \\ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V, \end{array}$        | 33                        |      | 110                         |      | 110                        |      | ns   |
|                                                |        | $C_{b}=20 \text{ pF},  \text{R}_{b}=2.7  \text{k}\Omega$                                                                              |                           |      |                             |      |                            |      |      |
| SIp hold time<br>(from SCKp↓) <sup>№te 2</sup> | tksii  | $\begin{array}{l} 4.0 \; V \leq E V_{\text{DD0}} \leq 5.5 \; V, \\ 2.7 \; V \leq V_{\text{b}} \leq 4.0 \; V, \end{array}$             | 10                        |      | 10                          |      | 10                         |      | ns   |
|                                                |        | $C_{b}=20 \text{ pF},  \text{R}_{b}=1.4  \text{k}\Omega$                                                                              |                           |      |                             |      |                            |      |      |
|                                                |        | $\label{eq:V_def} \begin{split} 2.7 \ V &\leq E V_{\text{DD0}} < 4.0 \ V, \\ 2.3 \ V &\leq V_{\text{b}} \leq 2.7 \ V, \end{split}$    | 10                        |      | 10                          |      | 10                         |      | ns   |
|                                                |        | $C_{b}=20 \text{ pF},  \text{R}_{b}=2.7  \text{k}\Omega$                                                                              |                           |      |                             |      |                            |      |      |
| Delay time from SCKp↑<br>to                    | tkso1  | $\label{eq:V_def} \begin{split} 4.0 \ V &\leq EV_{\text{DD0}} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \end{split}$           |                           | 10   |                             | 10   |                            | 10   | ns   |
| SOp output Note 2                              |        | $C_{b}=20 \text{ pF},  \text{R}_{b}=1.4  \text{k}\Omega$                                                                              |                           |      |                             |      |                            |      |      |
|                                                |        | $\label{eq:2.7} \begin{array}{l} 2.7 \; V \leq E V_{\text{DD0}} < 4.0 \; V, \\ 2.3 \; V \leq V_{\text{b}} \leq 2.7 \; V, \end{array}$ |                           | 10   |                             | 10   |                            | 10   | ns   |
|                                                |        | $C_{b}=20 \text{ pF},  \text{R}_{b}=2.7  \text{k}\Omega$                                                                              |                           |      |                             |      |                            |      |      |

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

**Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

- Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (When 20- to 52-pin products)/EV<sub>DD</sub> tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.
- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0),
    g: PIM and POM number (g = 1)
  - 3. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

- n: Channel number (mn = 00))
- 4. This value is valid only when CSI00's peripheral I/O redirect function is not used.



#### CSI mode connection diagram (during communication at different potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - 3. fмск: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13))
  - **4.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.



### 2.6 Analog Characteristics

#### 2.6.1 A/D converter characteristics

Classification of A/D converter characteristics

|                            |                                | Reference Voltage           |                                |
|----------------------------|--------------------------------|-----------------------------|--------------------------------|
|                            | Reference voltage (+) = AVREFP | Reference voltage (+) = VDD | Reference voltage (+) = VBGR   |
| Input channel              | Reference voltage (-) = AVREFM | Reference voltage (-) = Vss | Reference voltage (-) = AVREFM |
| ANI0 to ANI14              | Refer to 2.6.1 (1).            | Refer to 2.6.1 (3).         | Refer to <b>2.6.1 (4)</b> .    |
| ANI16 to ANI26             | Refer to <b>2.6.1 (2)</b> .    |                             |                                |
| Internal reference voltage | Refer to <b>2.6.1 (1)</b> .    |                             | _                              |
| Temperature sensor output  |                                |                             |                                |
| voltage                    |                                |                             |                                |

(1) When reference voltage (+)= AV<sub>REFP</sub>/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AV<sub>REFM</sub>/ANI1 (ADREFM = 1), target pin : ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage

(T<sub>A</sub> = -40 to +85°C, 1.6 V  $\leq$  AV<sub>REFP</sub>  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V, Reference voltage (+) = AV<sub>REFP</sub>, Reference voltage (-) = AV<sub>REFM</sub> = 0 V)

| Parameter                                  | Symbol        | Con                                                                                                                                                                            | ditions                                                  | MIN.                      | TYP. | MAX.   | Unit |
|--------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------|------|--------|------|
| Resolution                                 | RES           |                                                                                                                                                                                |                                                          | 8                         |      | 10     | bit  |
| Overall error <sup>Note 1</sup>            | AINL          | 10-bit resolution                                                                                                                                                              | $1.8~V \leq AV_{\text{REFP}} \leq 5.5~V$                 |                           | 1.2  | ±3.5   | LSB  |
|                                            |               | $AV_{REFP} = V_{DD}{}^{Note 3}$                                                                                                                                                | $1.6~V \leq AV_{\text{REFP}} \leq 5.5~V^{\text{Note 4}}$ |                           | 1.2  | ±7.0   | LSB  |
| Conversion time                            | <b>t</b> CONV | 10-bit resolution                                                                                                                                                              | $3.6~V \leq V \text{DD} \leq 5.5~V$                      | 2.125                     |      | 39     | μS   |
|                                            |               | Target pin: ANI2 to                                                                                                                                                            | $2.7~V \leq V \text{DD} \leq 5.5~V$                      | 3.1875                    |      | 39     | μS   |
|                                            |               | ANI14                                                                                                                                                                          | $1.8~V \leq V \text{DD} \leq 5.5~V$                      | 17                        |      | 39     | μS   |
|                                            |               |                                                                                                                                                                                | $1.6~V \leq V \text{DD} \leq 5.5~V$                      | 57                        |      | 95     | μS   |
|                                            |               | 10-bit resolution                                                                                                                                                              | $3.6~V \leq V \text{DD} \leq 5.5~V$                      | 2.375                     |      | 39     | μS   |
|                                            |               | Target pin: Internal                                                                                                                                                           | $2.7~V \leq V \text{DD} \leq 5.5~V$                      | 3.5625                    |      | 39     | μS   |
|                                            |               | reference voltage, and<br>temperature sensor<br>output voltage<br>(HS (high-speed main)<br>mode)                                                                               | $2.4~V \leq V_{DD} \leq 5.5~V$                           | 17                        |      | 39     | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs           | 10-bit resolution                                                                                                                                                              | $1.8~V \leq AV_{\text{REFP}} \leq 5.5~V$                 |                           |      | ±0.25  | %FSR |
|                                            |               | $AV_{REFP} = V_{DD}^{Note 3}$                                                                                                                                                  | $1.6~V \leq AV_{\text{REFP}} \leq 5.5~V^{\text{Note 4}}$ |                           |      | ±0.50  | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>     | Ers           | 10-bit resolution                                                                                                                                                              | $1.8~V \leq AV_{\text{REFP}} \leq 5.5~V$                 |                           |      | ±0.25  | %FSR |
|                                            |               | $AV_{REFP} = V_{DD}^{Note 3}$                                                                                                                                                  | $1.6~V \leq AV_{\text{REFP}} \leq 5.5~V^{\text{Note 4}}$ |                           |      | ±0.50  | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE           | 10-bit resolution                                                                                                                                                              | $1.8~V \leq AV_{\text{REFP}} \leq 5.5~V$                 |                           |      | ±2.5   | LSB  |
|                                            |               | $AV_{REFP} = V_{DD}{}^{Note 3}$                                                                                                                                                | $1.6~V \leq AV_{\text{REFP}} \leq 5.5~V^{\text{Note 4}}$ |                           |      | ±5.0   | LSB  |
| Differential linearity error Note 1        | DLE           | 10-bit resolution                                                                                                                                                              | $1.8~V \leq AV_{\text{REFP}} \leq 5.5~V$                 |                           |      | ±1.5   | LSB  |
|                                            |               | $AV_{REFP} = V_{DD}{}^{Note 3}$                                                                                                                                                | $1.6~V \leq AV_{\text{REFP}} \leq 5.5~V^{\text{Note 4}}$ |                           |      | ±2.0   | LSB  |
| Analog input voltage                       | VAIN          | ANI2 to ANI14                                                                                                                                                                  |                                                          | 0                         |      | AVREFP | V    |
|                                            |               | $\label{eq:barrier} \begin{array}{ll} \mbox{Internal reference voltage} & V_{BGR} & \\ \mbox{(2.4 V} \leq V_{DD} \leq 5.5 \mbox{ V, HS (high-speed main) mode)} & \end{array}$ |                                                          |                           | V    |        |      |
|                                            |               | Temperature sensor outp (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS                                                                                                                     | 0                                                        | VTMPS25 <sup>Note 5</sup> |      |        | V    |

(Notes are listed on the next page.)



#### 2.6.4 LVD circuit characteristics

# LVD Detection Voltage of Reset Mode and Interrupt Mode

(TA = -40 to +85°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

|                      | Parameter            | Symbol | Conditions             | MIN. | TYP. | MAX. | Unit |
|----------------------|----------------------|--------|------------------------|------|------|------|------|
| Detection            | Supply voltage level | VLVD0  | Power supply rise time | 3.98 | 4.06 | 4.14 | V    |
| voltage              |                      |        | Power supply fall time | 3.90 | 3.98 | 4.06 | V    |
|                      |                      | VLVD1  | Power supply rise time | 3.68 | 3.75 | 3.82 | V    |
|                      |                      |        | Power supply fall time | 3.60 | 3.67 | 3.74 | V    |
|                      |                      | VLVD2  | Power supply rise time | 3.07 | 3.13 | 3.19 | V    |
|                      |                      |        | Power supply fall time | 3.00 | 3.06 | 3.12 | V    |
|                      |                      | VLVD3  | Power supply rise time | 2.96 | 3.02 | 3.08 | V    |
|                      |                      |        | Power supply fall time | 2.90 | 2.96 | 3.02 | V    |
|                      |                      | VLVD4  | Power supply rise time | 2.86 | 2.92 | 2.97 | V    |
|                      |                      |        | Power supply fall time | 2.80 | 2.86 | 2.91 | V    |
|                      |                      | VLVD5  | Power supply rise time | 2.76 | 2.81 | 2.87 | V    |
|                      |                      |        | Power supply fall time | 2.70 | 2.75 | 2.81 | V    |
|                      |                      | VLVD6  | Power supply rise time | 2.66 | 2.71 | 2.76 | V    |
|                      |                      |        | Power supply fall time | 2.60 | 2.65 | 2.70 | V    |
|                      |                      | VLVD7  | Power supply rise time | 2.56 | 2.61 | 2.66 | V    |
|                      |                      |        | Power supply fall time | 2.50 | 2.55 | 2.60 | V    |
|                      |                      | VLVD8  | Power supply rise time | 2.45 | 2.50 | 2.55 | V    |
|                      |                      |        | Power supply fall time | 2.40 | 2.45 | 2.50 | V    |
|                      |                      | VLVD9  | Power supply rise time | 2.05 | 2.09 | 2.13 | V    |
|                      |                      |        | Power supply fall time | 2.00 | 2.04 | 2.08 | V    |
|                      |                      | VLVD10 | Power supply rise time | 1.94 | 1.98 | 2.02 | V    |
|                      |                      |        | Power supply fall time | 1.90 | 1.94 | 1.98 | V    |
|                      |                      | VLVD11 | Power supply rise time | 1.84 | 1.88 | 1.91 | V    |
|                      |                      |        | Power supply fall time | 1.80 | 1.84 | 1.87 | V    |
|                      |                      | VLVD12 | Power supply rise time | 1.74 | 1.77 | 1.81 | V    |
|                      |                      |        | Power supply fall time | 1.70 | 1.73 | 1.77 | V    |
|                      |                      | VLVD13 | Power supply rise time | 1.64 | 1.67 | 1.70 | V    |
|                      |                      |        | Power supply fall time | 1.60 | 1.63 | 1.66 | V    |
| Minimum pu           | ulse width           | t∟w    |                        | 300  |      |      | μs   |
| Detection delay time |                      |        |                        |      |      | 300  | μS   |



- **Notes 1.** Total current flowing into VDD, EVDDD, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDD, and EVDD1, or Vss, EVsso, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode: 2.7 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 32 MHz

2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V@1 MHz to 16 MHz

- **Remarks 1.** fMX: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



# (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2)

| Parameter     | Symbol |              | Conditions                            |                                                                                                              | HS (high-speed main) Mode |                | Unit |
|---------------|--------|--------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------|----------------|------|
|               |        |              |                                       |                                                                                                              | MIN.                      | MAX.           |      |
| Transfer rate |        | Transmission | $4.0~V \leq EV_{\text{DD0}} \leq 5.5$ |                                                                                                              |                           | Note 1         | bps  |
|               |        |              | V, $2.7~V \leq V_b \leq 4.0~V$        | Theoretical value of the maximum transfer rate                                                               |                           | 2.6 Note 2     | Mbps |
|               |        |              |                                       | $\begin{array}{l} C_{b}=50 \; pF, \; R_{b}=1.4 \; k\Omega, \; V_{b}=2.7 \\ V \end{array} \label{eq:cb}$      |                           |                |      |
|               |        |              | $2.7 \ V \leq EV_{\text{DD0}} < 4.0$  |                                                                                                              |                           | Note 3         | bps  |
|               |        |              | V, $2.3~V \leq V_b \leq 2.7~V$        | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega, V_b = 2.3$   |                           | 1.2 Note 4     | Mbps |
|               |        |              | 2.4 V ≤ EV <sub>DD0</sub> < 3.3       | V                                                                                                            |                           | Note 5         | bps  |
|               |        |              | V, $1.6~V \leq V_b \leq 2.0~V$        | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 5.5 \text{ k}\Omega, V_b = 1.6$ V |                           | 0.43<br>Note 6 | Mbps |

**Notes 1.** The smaller maximum transfer rate derived by using fMCK/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  EV \_DD0  $\leq$  5.5 V and 2.7 V  $\leq$  V \_b  $\leq$  4.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{2.2}{V_b})\}}{(\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 [\%]$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

- This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.
- 3. The smaller maximum transfer rate derived by using fMCK/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV\_{DD0} < 4.0 V and 2.4 V  $\leq$  V\_b  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{2.0}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.



### 4.6 36-pin Products

R5F100CAALA, R5F100CCALA, R5F100CDALA, R5F100CEALA, R5F100CFALA, R5F100CGALA R5F101CAALA, R5F101CCALA, R5F101CDALA, R5F101CEALA, R5F101CFALA, R5F101CGALA R5F100CAGLA, R5F100CCGLA, R5F100CDGLA, R5F100CEGLA, R5F100CFGLA, R5F100CGGLA

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-WFLGA36-4x4-0.50 | PWLG0036KA-A | P36FC-50-AA4-2 | 0.023           |



©2012 Renesas Electronics Corporation. All rights reserved.



#### 4.12 80-pin Products

R5F100MFAFA, R5F100MGAFA, R5F100MHAFA, R5F100MJAFA, R5F100MKAFA, R5F100MLAFA R5F101MFAFA, R5F101MGAFA, R5F101MHAFA, R5F101MJAFA, R5F101MKAFA, R5F101MLAFA R5F100MFDFA, R5F100MGDFA, R5F100MHDFA, R5F100MJDFA, R5F100MKDFA, R5F100MLDFA R5F101MFDFA, R5F101MGDFA, R5F101MHDFA, R5F101MJDFA, R5F101MKDFA, R5F101MLDFA R5F100MFGFA, R5F100MGGFA, R5F100MHGFA, R5F100MJGFA

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP80-14x14-0.65 | PLQP0080JB-E | P80GC-65-UBT-2 | 0.69            |



© 2012 Renesas ElectronicsCorporation. All rights reserved.



### 4.13 100-pin Products

R5F100PFAFB, R5F100PGAFB, R5F100PHAFB, R5F100PJAFB, R5F100PKAFB, R5F100PLAFB R5F101PFAFB, R5F101PGAFB, R5F101PHAFB, R5F101PJAFB, R5F101PKAFB, R5F101PLAFB R5F100PFDFB, R5F100PGDFB, R5F100PHDFB, R5F100PJDFB, R5F100PKDFB, R5F100PLDFB R5F101PFDFB, R5F101PGDFB, R5F101PHDFB, R5F101PJDFB, R5F101PKDFB, R5F101PLDFB R5F100PFGFB, R5F100PGGFB, R5F100PHGFB, R5F100PJGFB

| JEITA Package Code    | RENESAS Code | Previous Code   | MASS (TYP.) [g] |
|-----------------------|--------------|-----------------|-----------------|
| P-LFQFP100-14x14-0.50 | PLQP0100KE-A | P100GC-50-GBR-1 | 0.69            |



©2012 Renesas Electronics Corporation. All rights reserved.



| Davi | Description  |        |                                                                                                                                                      |                                                                                                                             |
|------|--------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page   | Summary                                                                                                                                              |                                                                                                                             |
| 3.00 | Aug 02, 2013 | 81     | Modification of figure of AC Timing Test Points                                                                                                      |                                                                                                                             |
|      |              | 81     | Modification of description and note 3 in (1) During communication at same potential (UART mode)                                                     |                                                                                                                             |
|      |              | 83     | Modification of description in (2) During communication at same potential (CSI mode)                                                                 |                                                                                                                             |
|      |              | 84     | Modification of description in (3) During communication at same potential (CSI mode)                                                                 |                                                                                                                             |
|      |              | 85     | Modification of description in (4) During communication at same potential (CSI mode) (1/2)                                                           |                                                                                                                             |
|      |              | 86     | Modification of description in (4) During communication at same potential (CSI mode) (2/2)                                                           |                                                                                                                             |
|      |              | 88     | Modification of table in (5) During communication at same potential (simplified I <sup>2</sup> C mode) (1/2)                                         |                                                                                                                             |
|      |              | 89     | Modification of table and caution in (5) During communication at same potential (simplified I <sup>2</sup> C mode) (2/2)                             |                                                                                                                             |
|      |              | 91     | Modification of table and notes 1 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)                            |                                                                                                                             |
|      |              | 92, 93 | Modification of table and notes 2 to 7 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2)                             |                                                                                                                             |
|      |              | 94     | Modification of remarks 1 to 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2)                                     |                                                                                                                             |
|      |              | 95     | Modification of table in (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (1/2)                                                      |                                                                                                                             |
|      |              |        | 96                                                                                                                                                   | Modification of table and caution in (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (2/2)                 |
|      |              |        | 97                                                                                                                                                   | Modification of table in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3)                      |
|      |              |        | 98                                                                                                                                                   | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3) |
|      |              | 99     | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)                          |                                                                                                                             |
|      |              | 100    | Modification of remarks 3 and 4 in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)                                     |                                                                                                                             |
|      |              | 102    | Modification of table in (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/2)                                               |                                                                                                                             |
|      |              | 103    | Modification of table and caution in (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/2)                                   |                                                                                                                             |
|      |              | 106    | Modification of table in (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (1/2)                                |                                                                                                                             |
|      |              | 107    | Modification of table, note 1, and caution in (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (2/2) |                                                                                                                             |
|      |              | 109    | Addition of (1) I <sup>2</sup> C standard mode                                                                                                       |                                                                                                                             |
|      |              | 111    | Addition of (2) I <sup>2</sup> C fast mode                                                                                                           |                                                                                                                             |
|      |              | 112    | Addition of (3) I <sup>2</sup> C fast mode plus                                                                                                      |                                                                                                                             |
|      |              | 112    | Modification of IICA serial transfer timing                                                                                                          |                                                                                                                             |
|      |              | 113    | Addition of table in 2.6.1 A/D converter characteristics                                                                                             |                                                                                                                             |
|      |              | 113    | Modification of description in 2.6.1 (1)                                                                                                             |                                                                                                                             |
|      |              | 114    | Modification of notes 3 to 5 in 2.6.1 (1)                                                                                                            |                                                                                                                             |
|      | <br>         | 115    | Modification of description and notes 2, 4, and 5 in 2.6.1 (2)                                                                                       |                                                                                                                             |
|      |              | 116    | Modification of description and notes 3 and 4 in 2.6.1 (3)                                                                                           |                                                                                                                             |
|      |              | 117    | Modification of description and notes 3 and 4 in 2.6.1 (4)                                                                                           |                                                                                                                             |

|      | Date         | Description |                                                                                                                                                     |  |  |
|------|--------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Rev. |              | Page        | Summary                                                                                                                                             |  |  |
| 3.00 | Aug 02, 2013 | 163         | Modification of table in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (1/2)                                |  |  |
|      |              | 164, 165    | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (2/2) |  |  |
|      |              | 166         | Modification of table in 3.5.2 Serial interface IICA                                                                                                |  |  |
|      |              | 166         | Modification of IICA serial transfer timing                                                                                                         |  |  |
|      |              | 167         | Addition of table in 3.6.1 A/D converter characteristics                                                                                            |  |  |
|      |              | 167, 168    | Modification of table and notes 3 and 4 in 3.6.1 (1)                                                                                                |  |  |
|      |              | 169         | Modification of description in 3.6.1 (2)                                                                                                            |  |  |
|      |              | 170         | Modification of description and note 3 in 3.6.1 (3)                                                                                                 |  |  |
|      |              | 171         | Modification of description and notes 3 and 4 in 3.6.1 (4)                                                                                          |  |  |
|      |              | 172         | Modification of table and note in 3.6.3 POR circuit characteristics                                                                                 |  |  |
|      |              | 173         | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode                                                                            |  |  |
|      |              | 173         | Modification from Supply Voltage Rise Time to 3.6.5 Power supply voltage rising slope characteristics                                               |  |  |
|      |              | 174         | Modification of 3.9 Dedicated Flash Memory Programmer Communication (UART)                                                                          |  |  |
|      |              | 175         | Modification of table, figure, and remark in 3.10 Timing Specs for Switching Flash Memory Programming Modes                                         |  |  |
| 3.10 | Nov 15, 2013 | 123         | Caution 4 added.                                                                                                                                    |  |  |
|      |              | 125         | Note for operating ambient temperature in 3.1 Absolute Maximum Ratings deleted.                                                                     |  |  |
| 3.30 | Mar 31, 2016 |             | Modification of the position of the index mark in 25-pin plastic WFLGA ( $3 \times 3$ mm, 0.50 mm pitch) of 1.3.3 25-pin products                   |  |  |
|      |              |             | Modification of power supply voltage in 1.6 Outline of Functions [20-pin, 24-<br>pin, 25-pin, 30-pin, 32-pin, 36-pin products]                      |  |  |
|      |              |             | Modification of power supply voltage in 1.6 Outline of Functions [40-pin, 44-<br>pin, 48-pin, 52-pin, 64-pin products]                              |  |  |
|      |              |             | Modification of power supply voltage in 1.6 Outline of Functions [80-pin, 100-<br>pin, 128-pin products]                                            |  |  |
|      |              |             | ACK corrected to ACK                                                                                                                                |  |  |
|      |              |             | ACK corrected to ACK                                                                                                                                |  |  |

All trademarks and registered trademarks are the property of their respective owners.

SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.

Caution: This product uses SuperFlash<sup>®</sup> technology licensed from Silicon Storage Technology, Inc.