Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 31 | | Program Memory Size | 512KB (512K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 8K x 8 | | RAM Size | 32K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 10x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LQFP | | Supplier Device Package | 44-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100flafp-x0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 1-1. List of Ordering Part Numbers (5/12) | Pin | Package | Data | Fields of | Ordering Part Number | |---------|------------------|---------|------------------|-------------------------------------------------| | count | | flash | Application Note | | | | | | | | | 48 pins | 48-pin plastic | Mounted | Α | R5F100GAAFB#V0, R5F100GCAFB#V0, R5F100GDAFB#V0, | | | LFQFP (7 × 7 mm, | | | R5F100GEAFB#V0, R5F100GFAFB#V0, R5F100GGAFB#V0, | | | 0.5 mm pitch) | | | R5F100GHAFB#V0, R5F100GJAFB#V0, R5F100GKAFB#V0, | | | | | | R5F100GLAFB#V0 | | | | | | R5F100GAAFB#X0, R5F100GCAFB#X0, R5F100GDAFB#X0, | | | | | | R5F100GEAFB#X0, R5F100GFAFB#X0, R5F100GGAFB#X0, | | | | | | R5F100GHAFB#X0, R5F100GJAFB#X0, R5F100GKAFB#X0, | | | | | | R5F100GLAFB#X0 | | | | | D | R5F100GADFB#V0, R5F100GCDFB#V0, R5F100GDDFB#V0, | | | | | | R5F100GEDFB#V0, R5F100GFDFB#V0, R5F100GGDFB#V0, | | | | | | R5F100GHDFB#V0, R5F100GJDFB#V0, R5F100GKDFB#V0, | | | | | | R5F100GLDFB#V0 | | | | | | R5F100GADFB#X0, R5F100GCDFB#X0, R5F100GDDFB#X0, | | | | | | R5F100GEDFB#X0, R5F100GFDFB#X0, R5F100GGDFB#X0, | | | | | | R5F100GHDFB#X0, R5F100GJDFB#X0, R5F100GKDFB#X0, | | | | | | R5F100GLDFB#X0 | | | | | G | R5F100GAGFB#V0, R5F100GCGFB#V0, R5F100GDGFB#V0, | | | | | | R5F100GEGFB#V0, R5F100GFGFB#V0, R5F100GGGFB#V0, | | | | | | R5F100GHGFB#V0, R5F100GJGFB#V0 | | | | | | R5F100GAGFB#X0, R5F100GCGFB#X0, R5F100GDGFB#X0, | | | | | | R5F100GEGFB#X0, R5F100GFGFB#X0, R5F100GGGFB#X0, | | | | | | R5F100GHGFB#X0, R5F100GJGFB#X0 | | | | Not | Α | R5F101GAAFB#V0, R5F101GCAFB#V0, R5F101GDAFB#V0, | | | | mounted | | R5F101GEAFB#V0, R5F101GFAFB#V0, R5F101GGAFB#V0, | | | | | | R5F101GHAFB#V0, R5F101GJAFB#V0, R5F101GKAFB#V0, | | | | | | R5F101GLAFB#V0 | | | | | | R5F101GAAFB#X0, R5F101GCAFB#X0, R5F101GDAFB#X0, | | | | | | R5F101GEAFB#X0, R5F101GFAFB#X0, R5F101GGAFB#X0, | | | | | | R5F101GHAFB#X0, R5F101GJAFB#X0, R5F101GKAFB#X0, | | | | | | R5F101GLAFB#X0 | | | | | D | R5F101GADFB#V0, R5F101GCDFB#V0, R5F101GDDFB#V0, | | | | | | R5F101GEDFB#V0, R5F101GFDFB#V0, R5F101GGDFB#V0, | | | | | | R5F101GHDFB#V0, R5F101GJDFB#V0, R5F101GKDFB#V0, | | | | | | R5F101GLDFB#V0 | | | | | | R5F101GADFB#X0, R5F101GCDFB#X0, R5F101GDDFB#X0, | | | | | | R5F101GEDFB#X0, R5F101GFDFB#X0, R5F101GGDFB#X0, | | | | | | R5F101GHDFB#X0, R5F101GJDFB#X0, R5F101GKDFB#X0, | | | | | | R5F101GLDFB#X0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. # 1.3.3 25-pin products <R> • 25-pin plastic WFLGA (3 × 3 mm, 0.50 mm pitch) | | Α | В | С | D | E | | |---|-------------------|-----------------|-------------------------------------|-------------------------------|-----------------------------------------|---| | 5 | P40/TOOL0 | RESET | P01/ANI16/<br>TO00/RxD1 | P22/ANI2 | P147/ANI18 | 5 | | 4 | P122/X2/<br>EXCLK | P137/INTP0 | P00/ANI17/<br>TI00/TxD1 | P21/ANI1/<br>AVREFM | P10/SCK00/<br>SCL00 | 4 | | 3 | P121/X1 | V <sub>DD</sub> | P20/ANI0/<br>AVREFP | P12/SO00/<br>TxD0/<br>TOOLTxD | P11/SI00/<br>RxD0/<br>TOOLRxD/<br>SDA00 | 3 | | 2 | REGC | Vss | P30/INTP3/<br>SCK11/SCL11 | P17/TI02/<br>TO02/SO11 | P50/INTP1/<br>SI11/SDA11 | 2 | | 1 | P60/SCLA0 | P61/SDAA0 | P31/TI03/<br>TO03/INTP4/<br>PCLBUZ0 | P16/TI01/<br>TO01/INTP5 | P130 | 1 | | | Α | В | С | D | E | | Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). **Remark** For pin identification, see **1.4 Pin Identification**. ## 1.5.4 30-pin products Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. ## 1.5.7 40-pin products Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. #### 2.2 Oscillator Characteristics ### 2.2.1 X1, XT1 oscillator characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Resonator | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------------------------|-----------------------------------------|--------------------------------|------|--------|------|------| | X1 clock oscillation | Ceramic resonator/<br>crystal resonator | $2.7~V \leq V_{DD} \leq 5.5~V$ | 1.0 | | 20.0 | MHz | | frequency (fx) <sup>Note</sup> | | $2.4~V \leq V_{DD} < 2.7~V$ | 1.0 | | 16.0 | MHz | | | | $1.8~V \leq V_{DD} < 2.4~V$ | 1.0 | | 8.0 | MHz | | | | $1.6~V \leq V_{DD} < 1.8~V$ | 1.0 | | 4.0 | MHz | | XT1 clock oscillation frequency (fx) <sup>Note</sup> | Crystal resonator | | 32 | 32.768 | 35 | kHz | **Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics. Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. Remark When using the X1 oscillator and XT1 oscillator, refer to 5.4 System Clock Oscillator. ### 2.2.2 On-chip oscillator characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | (12 10 10 100 0, 110 1 | 1 | 10 1, 100 0 1, | Conditions | | | 1 | 1 | |----------------------------------------------------------|------------|----------------|--------------------------------|------|------|------|-----| | Oscillators | Parameters | | MIN. | TYP. | MAX. | Unit | | | High-speed on-chip oscillator clock frequency Notes 1, 2 | fıн | | | 1 | | 32 | MHz | | High-speed on-chip oscillator | | –20 to +85 °C | $1.8~V \leq V_{DD} \leq 5.5~V$ | -1.0 | | +1.0 | % | | clock frequency accuracy | | | $1.6~V \leq V_{DD} < 1.8~V$ | -5.0 | | +5.0 | % | | | | –40 to –20 °C | $1.8~V \leq V_{DD} \leq 5.5~V$ | -1.5 | | +1.5 | % | | | | | $1.6~V \le V_{DD} < 1.8~V$ | -5.5 | | +5.5 | % | | Low-speed on-chip oscillator clock frequency | fiL | | | | 15 | | kHz | | Low-speed on-chip oscillator clock frequency accuracy | | | | -15 | | +15 | % | **Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register. 2. This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time. # (3) 128-pin products, and flash ROM: 384 to 512 KB of 44- to 100-pin products # (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (2/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | | |-----------|------------------|--------------------------------|----------------------------|--------------------------------------------|-------------------------|----------------------|------|-------|------|----| | Supply | I <sub>DD2</sub> | HALT | HS (high- | f <sub>IH</sub> = 32 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V | | 0.62 | 1.89 | mA | | | current | Note 2 | mode | speed main)<br>mode Note 7 | | V <sub>DD</sub> = 3.0 V | | 0.62 | 1.89 | mA | | | | | | mode | fih = 24 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.50 | 1.48 | mA | | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.50 | 1.48 | mA | | | | | | | fih = 16 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.44 | 1.12 | mA | | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.44 | 1.12 | mA | | | | | | LS (low- | fih = 8 MHz Note 4 | V <sub>DD</sub> = 3.0 V | | 290 | 620 | μΑ | | | | | | speed main)<br>mode Note 7 | | V <sub>DD</sub> = 2.0 V | | 290 | 620 | μΑ | | | | | | LV (low- | f <sub>IH</sub> = 4 MHz Note 4 | V <sub>DD</sub> = 3.0 V | | 460 | 700 | μΑ | | | | | | voltage<br>main) mode | | V <sub>DD</sub> = 2.0 V | | 460 | 700 | μΑ | | | | | | HS (high- | fmx = 20 MHz <sup>Note 3</sup> , | Square wave input | | 0.31 | 1.14 | mA | | | | | s | | speed main)<br>mode Note 7 | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.48 | 1.34 | mA | | | | | | $f_{MX} = 20 \text{ MHz}^{Note 3},$ | Square wave input | | 0.31 | 1.14 | mA | | | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.48 | 1.34 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.21 | 0.68 | mA | | | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.28 | 0.76 | mA | | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.21 | 0.68 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.28 | 0.76 | mA | | | | | | LS (low- | $f_{MX} = 8 MHz^{Note 3}$ | Square wave input | | 110 | 390 | μΑ | | | | | | speed main)<br>mode Note 7 | V <sub>DD</sub> = 3.0 V | Resonator connection | | 160 | 450 | μΑ | | | | | | | $f_{MX} = 8 MHz^{Note 3},$ | Square wave input | | 110 | 390 | μΑ | | | | | | | V <sub>DD</sub> = 2.0 V | Resonator connection | | 160 | 450 | μΑ | | | | | | Subsystem | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.31 | 0.66 | μΑ | | | | | | clock<br>operation | T <sub>A</sub> = -40°C | Resonator connection | | 0.50 | 0.85 | μΑ | | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.38 | 0.66 | μΑ | | | | | | | T <sub>A</sub> = +25°C | Resonator connection | | 0.57 | 0.85 | μΑ | | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.47 | 3.49 | μΑ | | | | | | | T <sub>A</sub> = +50°C | Resonator connection | | 0.66 | 3.68 | μΑ | | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.80 | 6.10 | μΑ | | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 0.99 | 6.29 | μΑ | | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 1.52 | 10.46 | μΑ | | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 1.71 | 10.65 | μΑ | | | | IDD3 Note 6 | STOP<br>mode <sup>Note 8</sup> | T <sub>A</sub> = -40°C | | | | 0.19 | 0.54 | μΑ | | | | | mode | T <sub>A</sub> = +25°C | | | | 0.26 | 0.54 | μΑ | | | | | T <sub>A</sub> = +50°0 | | | | | 0.35 | 3.37 | μΑ | | | | | | T <sub>A</sub> = +70°C | | | | 0.68 | 5.98 | μA | | | | | | T <sub>A</sub> = +85°C | | | | 1.40 | 10.34 | μΑ | | (Notes and Remarks are listed on the next page.) - When the high-speed on-chip oscillator clock is selected - During self programming When high-speed system clock is selected ## Tcy vs Vdd (LV (low-voltage main) mode) - When the high-speed on-chip oscillator clock is selected During self programming - --- When high-speed system clock is selected ## 2.5 Peripheral Functions Characteristics ### **AC Timing Test Points** ## 2.5.1 Serial array unit # (1) During communication at same potential (UART mode) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | ` ` | h-speed<br>Mode | , | /-speed<br>Mode | ` | -voltage<br>Mode | Unit | |----------------------|------------|----------------------------------|-----------------------------------------------------------------------------|------|------------------|------|------------------|------|------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate Note 1 | | 2.4 V≤ EV <sub>DD0</sub> ≤ 5.5 V | | | fMCK/6<br>Note 2 | | fмск/6 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 3}$ | | 5.3 | | 1.3 | | 0.6 | Mbps | | | 1.8 V ≤ E | | $_{\text{DD0}} \leq 5.5 \text{ V}$ | | fMCK/6<br>Note 2 | | fмск/6 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.7 V ≤ EV | $000 \le 5.5 \text{ V}$ | | fMCK/6<br>Note 2 | | fMCK/6<br>Note 2 | | fмск/6 | bps | | | 1.6 V ≤ E\ | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.6 V ≤ EV | $000 \le 5.5 \text{ V}$ | _ | _ | | fMCK/6<br>Note 2 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 3 | _ | _ | | 1.3 | | 0.6 | Mbps | Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only. 2. The following conditions are required for low voltage interface when EVDDO < VDD. $2.4 \text{ V} \le \text{EV}_{\text{DDO}} < 2.7 \text{ V} : \text{MAX. } 2.6 \text{ Mbps}$ $1.8 \text{ V} \le \text{EV}_{\text{DDO}} < 2.4 \text{ V} : \text{MAX. } 1.3 \text{ Mbps}$ $1.6 \text{ V} \le \text{EV}_{\text{DDO}} < 1.8 \text{ V} : \text{MAX. } 0.6 \text{ Mbps}$ 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 32 MHz (2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) LS (low-speed main) mode: 8 MHz (1.8 V $\leq$ VDD $\leq$ 5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V $\leq$ VDD $\leq$ 5.5 V) Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). ### CSI mode connection diagram (during communication at same potential) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31) 2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13) # (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | , 0 | h-speed<br>Mode | , | /-speed<br>Mode | , | -voltage<br>Mode | Unit | |--------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SIp setup time<br>(to SCKp↓) Note 1 | tsıĸı | $\begin{array}{l} 4.0~V \leq EV_{DD0} \leq 5.5~V, \\ 2.7~V \leq V_b \leq 4.0~V, \end{array}$ | 44 | | 110 | | 110 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | | | 44 | | 110 | | 110 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $ \begin{array}{c} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array} $ | 110 | | 110 | | 110 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ | | | | | | | | | SIp hold time<br>(from SCKp↓) Note 1 | <b>t</b> KSI1 | $ 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, $ | 19 | | 19 | | 19 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | | | 19 | | 19 | | 19 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $\begin{array}{c} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$ | 19 | | 19 | | 19 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ | | | | | | | | | Delay time from SCKp↑ to | tkso1 | $ \begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array} $ | | 25 | | 25 | | 25 | ns | | SOp output Note 1 | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | | $ \begin{array}{c} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \end{array} $ | | 25 | | 25 | | 25 | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $\begin{array}{c} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$ | | 25 | | 25 | | 25 | ns | | | | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$ | | | | | | | | Notes - 1. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. Use it with $EV_{DD0} \ge V_b$ . Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) (2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI16 to ANI26 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AV}_{\text{REFM}} = 0 \text{ V})$ | Parameter | Symbol | Conditi | ons | MIN. | TYP. | MAX. | Unit | |------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------|--------|------|---------------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution | $1.8~V \leq AV_{REFP} \leq 5.5~V$ | | 1.2 | ±5.0 | LSB | | | | EVDD0 = AVREFP = VDD Notes 3, 4 | $1.6~V \leq AV_{REFP} \leq 5.5~V^{Note}$ | | 1.2 | ±8.5 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μS | | | | Target ANI pin : ANI16 to | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 3.1875 | | 39 | μS | | | | ANI26 | 1.8 V ≤ VDD ≤ 5.5 V | 17 | | 39 | μS | | | | | $1.6~V \leq V_{DD} \leq 5.5~V$ | 57 | | 95 | μS | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution | $1.8~V \leq AV_{REFP} \leq 5.5~V$ | | | ±0.35 | %FSR | | | | $EV_{DD0} = AV_{REFP} = V_{DD}^{Notes 3, 4}$ | $1.6~V \leq AV_{REFP} \leq 5.5~V^{Note}$ | | | ±0.60 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | ror <sup>Notes 1, 2</sup> E <sub>FS</sub> 10-bit resolu | | oit resolution 1.8 V ≤ AV <sub>REFP</sub> ≤ 5.5 V | | | ±0.35 | %FSR | | | | EVDD0 = AVREFP = VDD Notes 3, 4 | $1.6~V \le AV_{REFP} \le 5.5~V^{Note}$ | | | ±0.60 | %FSR | | Integral linearity error <sup>Note</sup> | ILE | 10-bit resolution | 1.8 V ≤ AV <sub>REFP</sub> ≤ 5.5 V | | | ±3.5 | LSB | | 1 | EVDD0 = AVREFP = VDD Notes 3, 4 | $1.6~V \leq AV_{REFP} \leq 5.5~V^{Note}$ | | | ±6.0 | LSB | | | Differential linearity | DLE | 10-bit resolution | 1.8 V ≤ AV <sub>REFP</sub> ≤ 5.5 V | | | ±2.0 | LSB | | error Note 1 | | EVDD0 = AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | $1.6~V \le AV_{REFP} \le 5.5~V^{Note}$ | | | ±2.5 | LSB | | Analog input voltage | VAIN | ANI16 to ANI26 | , | 0 | | AVREFP<br>and EVDD0 | V | - **Notes 1.** Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** When $AV_{REFP} < V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 1.0$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add $\pm 0.05\%$ FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±0.5 LSB to the MAX. value when AVREFP = VDD. - **4.** When $AV_{REFP} < EV_{DD0} \le V_{DD}$ , the MAX. values are as follows. - Overall error: Add $\pm 4.0$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add $\pm 0.20\%$ FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AVREFP = VDD. 5. When the conversion time is set to 57 $\mu s$ (min.) and 95 $\mu s$ (max.). ### 2.8 Flash Memory Programming Characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------|--------|---------------------------------|---------|-----------|------|-------| | CPU/peripheral hardware clock frequency | fclk | 1.8 V ≤ VDD ≤ 5.5 V | 1 | | 32 | MHz | | Number of code flash rewrites | Cerwr | Retained for 20 years TA = 85°C | 1,000 | | | Times | | Number of data flash rewrites | | Retained for 1 years TA = 25°C | | 1,000,000 | | | | | | Retained for 5 years TA = 85°C | 100,000 | | | | | | | Retained for 20 years TA = 85°C | 10,000 | | | | **Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite. - 2. When using flash memory programmer and Renesas Electronics self programming library - **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation. ### 2.9 Dedicated Flash Memory Programmer Communication (UART) ### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|---------------------------|---------|------|-----------|------| | Transfer rate | | During serial programming | 115,200 | _ | 1,000,000 | bps | ### UART mode bit width (during communication at different potential) (reference) - $\begin{array}{lll} \textbf{Remarks 1.} & R_b[\Omega]: Communication line (TxDq) \ pull-up \ resistance, \\ & C_b[F]: \ Communication \ line \ (TxDq) \ load \ capacitance, \ V_b[V]: \ Communication \ line \ voltage \\ \end{array}$ - **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) - **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1. # Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential) ### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential) Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VH and VIL, see the DC characteristics with TTL input buffer selected. - **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr, SCLr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance, V<sub>b</sub>[V]: Communication line voltage - 2. r: IIC number (r = 00, 01, 10, 20, 30, 31), g: PIM, POM number (g = 0, 1, 4, 5, 8, 14) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00, 01, 02, 10, 12, 13) # 3.6 Analog Characteristics ### 3.6.1 A/D converter characteristics Classification of A/D converter characteristics | | | Reference Voltage | | | | | | | | |----------------------------|--------------------------------|-----------------------------------------|--------------------------------|--|--|--|--|--|--| | | Reference voltage (+) = AVREFP | Reference voltage (+) = V <sub>DD</sub> | Reference voltage (+) = VBGR | | | | | | | | Input channel | Reference voltage (-) = AVREFM | Reference voltage (-) = Vss | Reference voltage (-) = AVREFM | | | | | | | | ANI0 to ANI14 | Refer to <b>3.6.1 (1)</b> . | Refer to <b>3.6.1 (3)</b> . | Refer to <b>3.6.1 (4)</b> . | | | | | | | | ANI16 to ANI26 | Refer to <b>3.6.1 (2)</b> . | | | | | | | | | | Internal reference voltage | Refer to <b>3.6.1 (1)</b> . | | _ | | | | | | | | Temperature sensor output | | | | | | | | | | | voltage | | | | | | | | | | (1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage (TA = -40 to +105°C, 2.4 V $\leq$ AVREFP $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V) | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------|------|--------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$ | | 1.2 | ±3.5 | LSB | | Conversion time too | tconv | 10-bit resolution Target pin: ANI2 to ANI14 | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μs | | | | | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 3.1875 | | 39 | μS | | | 10-bit resolution Target pin: Internal reference voltage, and temperature sensor output voltage (HS (high-speed main) mode) | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μs | | | | Target pin: Internal reference | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.375 | | 39 | μs | | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.5625 | | 39 | μs | | | | $2.4~V \leq V \text{DD} \leq 5.5~V$ | 17 | | 39 | μs | | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ | | | ±0.25 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | Ers | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ | | | ±0.25 | %FSR | | Integral linearity error | ILE | 10-bit resolution AVREFP = VDD Note 3 | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ | | | ±2.5 | LSB | | Differential linearity error | DLE | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ | | | ±1.5 | LSB | | Analog input voltage | VAIN | ANI2 to ANI14 | | 0 | | AVREFP | V | | | _ | Internal reference voltage out (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high | | V <sub>BGR</sub> Note 4 | | | V | | | Temperature sensor output voltage (2.4 V ≤ VDD ≤ 5.5 V, HS (high-speed main) mode) | | V <sub>TMPS25</sub> Note 4 | | V | | | (Notes are listed on the next page.) - **Notes 1.** Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** When $AV_{REFP} < V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 1.0$ LSB to the MAX. value when AV<sub>REFP</sub> = $V_{DD}$ . Zero-scale error/Full-scale error: Add $\pm 0.05\% FSR$ to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add $\pm 0.5$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. 4. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics. (2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI16 to ANI26 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AV}_{\text{REFP}}, \text{Reference voltage (-)} = \text{AV}_{\text{REFM}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|-------------------------------|--------------------------------------------------------------------|---------------------------------|------|------|------------------------------------------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution $EVDD0 \le AV_{REFP} = V_{DD}^{Notes 3, 4}$ | 2.4 V ≤ AVREFP ≤ 5.5 V | | 1.2 | ±5.0 | LSB | | Conversion time | Target pip : ANII16 to ANII96 | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μs | | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.1875 | | 39 | μS | | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μs | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution $EV_{DD0} \le AV_{REFP} = V_{DD}^{Notes 3, 4}$ | $2.4~V \le AV_{REFP} \le 5.5$ V | | | ±0.35 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | Ers | 10-bit resolution $EVDD0 \le AV_{REFP} = V_{DD}^{Notes 3, 4}$ | $2.4~V \le AV_{REFP} \le 5.5$ V | | | ±0.35 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | 10-bit resolution $EVDD0 \le AV_{REFP} = V_{DD}^{Notes 3, 4}$ | $2.4~V \le AV_{REFP} \le 5.5$ V | | | ±3.5 | LSB | | Differential linearity error | DLE | 10-bit resolution $EVDD0 \le AV_{REFP} = V_{DD}^{Notes 3, 4}$ | $2.4~V \le AV_{REFP} \le 5.5$ V | | | ±2.0 | LSB | | Analog input voltage | Vain | ANI16 to ANI26 | | 0 | | AV <sub>REFP</sub><br>and<br>EV <sub>DD0</sub> | V | ### **Notes 1.** Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** When $AV_{REFP} < V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 1.0$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add $\pm 0.05\% FSR$ to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±0.5 LSB to the MAX. value when AVREFP = VDD. **4.** When $AV_{REFP} < EV_{DD0} \le V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 4.0$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add $\pm 0.20\%$ FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AVREFP = VDD. ### 4.2 24-pin Products R5F1007AANA, R5F1007CANA, R5F1007DANA, R5F1007EANA R5F1017AANA, R5F1017CANA, R5F1017DANA, R5F1017EANA R5F1007ADNA, R5F1007CDNA, R5F1007DDNA, R5F1007EDNA R5F1007AGNA, R5F1007CGNA, R5F1007DGNA, R5F1007EGNA | JEITA Package code | RENESAS code | Previous code | MASS(TYP.)[g] | |--------------------|--------------|----------------|---------------| | P-HWQFN24-4x4-0.50 | PWQN0024KE-A | P24K8-50-CAB-3 | 0.04 | | Referance | Dimension in Millimeters | | | | |----------------|--------------------------|------|------|--| | Symbol | Min | Nom | Max | | | D | 3.95 | 4.00 | 4.05 | | | E | 3.95 | 4.00 | 4.05 | | | Α | | _ | 0.80 | | | A <sub>1</sub> | 0.00 | | | | | b | 0.18 | 0.25 | 0.30 | | | е | | 0.50 | | | | Lp | 0.30 | 0.40 | 0.50 | | | х | _ | | 0.05 | | | у | _ | | 0.05 | | | Z <sub>D</sub> | | 0.75 | | | | Z <sub>E</sub> | | 0.75 | | | | C <sub>2</sub> | 0.15 | 0.20 | 0.25 | | | D <sub>2</sub> | | 2.50 | | | | E <sub>2</sub> | | 2.50 | | | ### 4.6 36-pin Products R5F100CAALA, R5F100CCALA, R5F100CDALA, R5F100CEALA, R5F100CFALA, R5F100CGALA R5F101CAALA, R5F101CCALA, R5F101CDALA, R5F101CEALA, R5F101CFALA, R5F101CGALA R5F100CAGLA, R5F100CCGLA, R5F100CDGLA, R5F100CEGLA, R5F100CFGLA, R5F100CGGLA | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |--------------------|--------------|----------------|-----------------| | P-WFLGA36-4x4-0.50 | PWLG0036KA-A | P36FC-50-AA4-2 | 0.023 | ©2012 Renesas Electronics Corporation. All rights reserved. #### NOTES FOR CMOS DEVICES - (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN). - (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device. - (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices. - (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions. - (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device. - (6) INPUT OF SIGNAL DURING POWER OFF STATE: Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.