

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 16KB (16K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 2K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-LQFP                                                                         |
| Supplier Device Package    | 48-LFQFP (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100gaafb-v0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 1-1. List of Ordering Part Numbers

(4/12)

| Pin<br>count | Package                                    | Data flash | Fields of<br>Application | Ordering Part Number                                                                            |
|--------------|--------------------------------------------|------------|--------------------------|-------------------------------------------------------------------------------------------------|
| 44 pins      | 44-pin plastic LQFP<br>(10 × 10 mm, 0.8 mm | Mounted    | А                        | R5F100FAAFP#V0, R5F100FCAFP#V0, R5F100FDAFP#V0, R5F100FEAFP#V0, R5F100FFAFP#V0, R5F100FGAFP#V0, |
|              | pitch)                                     |            |                          | R5F100FHAFP#V0, R5F100FJAFP#V0, R5F100FKAFP#V0,                                                 |
|              | ,                                          |            |                          | R5F100FLAFP#V0                                                                                  |
|              |                                            |            |                          | R5F100FAAFP#X0, R5F100FCAFP#X0, R5F100FDAFP#X0,                                                 |
|              |                                            |            |                          | R5F100FEAFP#X0, R5F100FFAFP#X0, R5F100FGAFP#X0,                                                 |
|              |                                            |            |                          | R5F100FHAFP#X0, R5F100FJAFP#X0, R5F100FKAFP#X0,                                                 |
|              |                                            |            |                          | R5F100FLAFP#X0                                                                                  |
|              |                                            |            | D                        | R5F100FADFP#V0, R5F100FCDFP#V0, R5F100FDDFP#V0,                                                 |
|              |                                            |            |                          | R5F100FEDFP#V0, R5F100FFDFP#V0, R5F100FGDFP#V0,                                                 |
|              |                                            |            |                          | R5F100FHDFP#V0, R5F100FJDFP#V0, R5F100FKDFP#V0,                                                 |
|              |                                            |            |                          | R5F100FLDFP#V0                                                                                  |
|              |                                            |            |                          | R5F100FADFP#X0, R5F100FCDFP#X0, R5F100FDDFP#X0,                                                 |
|              |                                            |            |                          | R5F100FEDFP#X0, R5F100FFDFP#X0, R5F100FGDFP#X0,                                                 |
|              |                                            |            |                          | R5F100FHDFP#X0, R5F100FJDFP#X0, R5F100FKDFP#X0,                                                 |
|              |                                            |            |                          | R5F100FLDFP#X0                                                                                  |
|              |                                            |            | G                        | R5F100FAGFP#V0, R5F100FCGFP#V0, R5F100FDGFP#V0,                                                 |
|              |                                            |            |                          | R5F100FEGFP#V0, R5F100FFGFP#V0, R5F100FGGFP#V0,                                                 |
|              |                                            |            |                          | R5F100FHGFP#V0, R5F100FJGFP#V0                                                                  |
|              |                                            |            |                          | R5F100FAGFP#X0, R5F100FCGFP#X0, R5F100FDGFP#X0,                                                 |
|              |                                            |            |                          | R5F100FEGFP#X0, R5F100FFGFP#X0, R5F100FGGFP#X0,                                                 |
|              |                                            |            |                          | R5F100FHGFP#X0, R5F100FJGFP#X0                                                                  |
|              |                                            | Not        | Α                        | R5F101FAAFP#V0, R5F101FCAFP#V0, R5F101FDAFP#V0,                                                 |
|              |                                            | mounted    |                          | R5F101FEAFP#V0, R5F101FFAFP#V0, R5F101FGAFP#V0,                                                 |
|              |                                            |            |                          | R5F101FHAFP#V0, R5F101FJAFP#V0, R5F101FKAFP#V0,                                                 |
|              |                                            |            |                          | R5F101FLAFP#V0                                                                                  |
|              |                                            |            |                          | R5F101FAAFP#X0, R5F101FCAFP#X0, R5F101FDAFP#X0,                                                 |
|              |                                            |            |                          | R5F101FEAFP#X0, R5F101FFAFP#X0, R5F101FGAFP#X0,                                                 |
|              |                                            |            |                          | R5F101FHAFP#X0, R5F101FJAFP#X0, R5F101FKAFP#X0,                                                 |
|              |                                            |            |                          | R5F101FLAFP#X0                                                                                  |
|              |                                            |            | D                        | R5F101FADFP#V0, R5F101FCDFP#V0, R5F101FDDFP#V0,                                                 |
|              |                                            |            |                          | R5F101FEDFP#V0, R5F101FFDFP#V0, R5F101FGDFP#V0,                                                 |
|              |                                            |            |                          | R5F101FHDFP#V0, R5F101FJDFP#V0, R5F101FKDFP#V0,                                                 |
|              |                                            |            |                          | R5F101FLDFP#V0                                                                                  |
|              |                                            |            |                          | R5F101FADFP#X0, R5F101FCDFP#X0, R5F101FDDFP#X0,                                                 |
|              |                                            |            |                          | R5F101FEDFP#X0, R5F101FFDFP#X0, R5F101FGDFP#X0,                                                 |
|              |                                            |            |                          | R5F101FHDFP#X0, R5F101FJDFP#X0, R5F101FKDFP#X0,                                                 |
|              |                                            |            |                          | R5F101FLDFP#X0                                                                                  |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



## 1.3.3 25-pin products

<R>

• 25-pin plastic WFLGA (3 × 3 mm, 0.50 mm pitch)



|   | Α                 | В               | С                                   | D                               | E                                       |   |
|---|-------------------|-----------------|-------------------------------------|---------------------------------|-----------------------------------------|---|
| 5 | P40/TOOL0         | RESET           | P01/ANI16/<br>TO00/RxD1             | P22/ANI2                        | P147/ANI18                              | 5 |
| 4 | P122/X2/<br>EXCLK | P137/INTP0      | P00/ANI17/<br>TI00/TxD1             | P21/ANI1/<br>AV <sub>REFM</sub> | P10/SCK00/<br>SCL00                     | 4 |
| 3 | P121/X1           | V <sub>DD</sub> | P20/ANI0/<br>AV <sub>REFP</sub>     | P12/SO00/<br>TxD0/<br>TOOLTxD   | P11/SI00/<br>RxD0/<br>TOOLRxD/<br>SDA00 | 3 |
| 2 | REGC              | Vss             | P30/INTP3/<br>SCK11/SCL11           | P17/TI02/<br>TO02/SO11          | P50/INTP1/<br>SI11/SDA11                | 2 |
| 1 | P60/SCLA0         | P61/SDAA0       | P31/TI03/<br>TO03/INTP4/<br>PCLBUZ0 | P16/TI01/<br>TO01/INTP5         | P130                                    | 1 |
|   | A                 | В               | С                                   | D                               | Е                                       |   |

Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

**Remark** For pin identification, see **1.4 Pin Identification**.

### 1.3.7 40-pin products

• 40-pin plastic HWQFN (6 × 6 mm, 0.5 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

- Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.
- 3. It is recommended to connect an exposed die pad to Vss.

## 1.5.3 25-pin products



 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (4/5)$ 

| Items                     | Symbol                                                               | Conditions                                                                                                                                         |                                                                                                                                          | MIN.                    | TYP. | MAX. | Unit |
|---------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------|------|
| Output voltage,<br>high   | V <sub>OH1</sub>                                                     | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64                                                                                    | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = -10.0 mA                                                            | EV <sub>DD0</sub> –     |      |      | V    |
|                           |                                                                      | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to                                                                               | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = $-3.0 \text{ mA}$                                                   | EV <sub>DD0</sub> – 0.7 |      |      | V    |
|                           |                                                                      | P117, P120, P125 to P127, P130,<br>P140 to P147                                                                                                    | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = -2.0 mA                                                             | EV <sub>DD0</sub> – 0.6 |      |      | V    |
|                           |                                                                      |                                                                                                                                                    | $\label{eq:loss_loss} \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OH1}} = -1.5 \ mA \end{array}$          | EV <sub>DD0</sub> – 0.5 |      |      | ٧    |
|                           |                                                                      |                                                                                                                                                    | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $I_{\text{OH1}} = -1.0 \text{ mA}$                                           | EV <sub>DD0</sub> – 0.5 |      |      | V    |
|                           | V <sub>OH2</sub>                                                     | P20 to P27, P150 to P156                                                                                                                           | 1.6 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>I <sub>OH2</sub> = $-100~\mu$ A                                                            | V <sub>DD</sub> - 0.5   |      |      | V    |
| Output voltage,<br>low    | V <sub>OL1</sub>                                                     | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64                                                                                    | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 20~mA$                                                                                      |                         |      | 1.3  | ٧    |
| P90 to P97, P100 to P106, | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to | $\label{eq:loss_state} \begin{cases} 4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ \\ \text{Iol1} = 8.5 \text{ mA} \end{cases}$ |                                                                                                                                          |                         | 0.7  | >    |      |
|                           |                                                                      | P117, P120, P125 to P127, P130, P140 to P147                                                                                                       | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$ $I_{\text{OL1}} = 3.0~\text{mA}$                                                                |                         |      | 0.6  | >    |
|                           |                                                                      |                                                                                                                                                    | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 1.5~mA$                                                                                     |                         |      | 0.4  | V    |
|                           |                                                                      |                                                                                                                                                    | $\label{eq:local_decomposition} \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OL1}} = 0.6 \ mA \end{array}$ |                         |      | 0.4  | V    |
|                           |                                                                      |                                                                                                                                                    | $1.6~V \leq EV_{DD0} < 5.5~V,$ $I_{OL1} = 0.3~mA$                                                                                        |                         |      | 0.4  | V    |
|                           | V <sub>OL2</sub>                                                     | P20 to P27, P150 to P156                                                                                                                           | 1.6 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, I <sub>DL2</sub> = 400 $\mu$ A                                                                |                         |      | 0.4  | V    |
|                           | Vol3                                                                 | P60 to P63                                                                                                                                         | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $I_{\text{OL3}} = 15.0 \text{ mA}$                                         |                         |      | 2.0  | ٧    |
|                           |                                                                      |                                                                                                                                                    | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 5.0~mA$                                                                                     |                         |      | 0.4  | V    |
|                           |                                                                      |                                                                                                                                                    | $2.7~\textrm{V} \leq \textrm{EV}_\textrm{DD0} \leq 5.5~\textrm{V},$ $\textrm{Iol3} = 3.0~\textrm{mA}$                                    |                         |      | 0.4  | V    |
|                           |                                                                      |                                                                                                                                                    | $1.8~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 2.0~mA$                                                                                     |                         |      | 0.4  | V    |
|                           |                                                                      |                                                                                                                                                    | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $\text{Iol3} = 1.0 \text{ mA}$                                              |                         |      | 0.4  | V    |

Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

## (3) 128-pin products, and flash ROM: 384 to 512 KB of 44- to 100-pin products

## (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (2/2)

| Parameter | Symbol           |                                |                            | Conditions                                 |                         | MIN. | TYP. | MAX.  | Unit |
|-----------|------------------|--------------------------------|----------------------------|--------------------------------------------|-------------------------|------|------|-------|------|
| Supply    | I <sub>DD2</sub> | HALT                           | HS (high-                  | f <sub>IH</sub> = 32 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 5.0 V |      | 0.62 | 1.89  | mA   |
| current   | Note 2           | mode                           | speed main)<br>mode Note 7 |                                            | V <sub>DD</sub> = 3.0 V |      | 0.62 | 1.89  | mA   |
|           |                  |                                | mode                       | fih = 24 MHz Note 4                        | V <sub>DD</sub> = 5.0 V |      | 0.50 | 1.48  | mA   |
|           |                  |                                |                            |                                            | V <sub>DD</sub> = 3.0 V |      | 0.50 | 1.48  | mA   |
|           |                  |                                |                            | fih = 16 MHz Note 4                        | V <sub>DD</sub> = 5.0 V |      | 0.44 | 1.12  | mA   |
|           |                  |                                |                            |                                            | V <sub>DD</sub> = 3.0 V |      | 0.44 | 1.12  | mA   |
|           |                  |                                | LS (low-                   | fih = 8 MHz Note 4                         | V <sub>DD</sub> = 3.0 V |      | 290  | 620   | μΑ   |
|           |                  |                                | speed main)<br>mode Note 7 |                                            | V <sub>DD</sub> = 2.0 V |      | 290  | 620   | μΑ   |
|           |                  |                                | LV (low-                   | f <sub>IH</sub> = 4 MHz Note 4             | V <sub>DD</sub> = 3.0 V |      | 460  | 700   | μΑ   |
|           |                  |                                | voltage<br>main) mode      |                                            | V <sub>DD</sub> = 2.0 V |      | 460  | 700   | μΑ   |
|           |                  |                                | HS (high-                  | fmx = 20 MHz <sup>Note 3</sup> ,           | Square wave input       |      | 0.31 | 1.14  | mA   |
|           |                  |                                | speed main)<br>mode Note 7 | V <sub>DD</sub> = 5.0 V                    | Resonator connection    |      | 0.48 | 1.34  | mA   |
|           |                  |                                |                            | $f_{MX} = 20 \text{ MHz}^{Note 3},$        | Square wave input       |      | 0.31 | 1.14  | mA   |
|           |                  |                                |                            | V <sub>DD</sub> = 3.0 V                    | Resonator connection    |      | 0.48 | 1.34  | mA   |
|           |                  |                                |                            | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input       |      | 0.21 | 0.68  | mA   |
|           |                  |                                |                            | V <sub>DD</sub> = 5.0 V                    | Resonator connection    |      | 0.28 | 0.76  | mA   |
|           |                  |                                |                            | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input       |      | 0.21 | 0.68  | mA   |
|           |                  |                                |                            | V <sub>DD</sub> = 3.0 V                    | Resonator connection    |      | 0.28 | 0.76  | mA   |
|           |                  |                                | LS (low-                   | $f_{MX} = 8 MHz^{Note 3}$                  | Square wave input       |      | 110  | 390   | μΑ   |
|           |                  |                                | speed main)<br>mode Note 7 | V <sub>DD</sub> = 3.0 V                    | Resonator connection    |      | 160  | 450   | μΑ   |
|           |                  |                                |                            | $f_{MX} = 8 MHz^{Note 3}$                  | Square wave input       |      | 110  | 390   | μΑ   |
|           |                  |                                |                            | V <sub>DD</sub> = 2.0 V                    | Resonator connection    |      | 160  | 450   | μΑ   |
|           |                  |                                | Subsystem                  | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 0.31 | 0.66  | μΑ   |
|           |                  |                                | clock<br>operation         | T <sub>A</sub> = -40°C                     | Resonator connection    |      | 0.50 | 0.85  | μΑ   |
|           |                  |                                |                            | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 0.38 | 0.66  | μΑ   |
|           |                  |                                |                            | T <sub>A</sub> = +25°C                     | Resonator connection    |      | 0.57 | 0.85  | μΑ   |
|           |                  |                                |                            | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 0.47 | 3.49  | μΑ   |
|           |                  |                                |                            | T <sub>A</sub> = +50°C                     | Resonator connection    |      | 0.66 | 3.68  | μΑ   |
|           |                  |                                |                            | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 0.80 | 6.10  | μΑ   |
|           |                  |                                |                            | T <sub>A</sub> = +70°C                     | Resonator connection    |      | 0.99 | 6.29  | μΑ   |
|           |                  |                                |                            | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 1.52 | 10.46 | μΑ   |
|           |                  |                                |                            | T <sub>A</sub> = +85°C                     | Resonator connection    |      | 1.71 | 10.65 | μΑ   |
|           | IDD3 Note 6      | STOP<br>mode <sup>Note 8</sup> | T <sub>A</sub> = -40°C     |                                            |                         |      | 0.19 | 0.54  | μΑ   |
|           |                  | mode                           | T <sub>A</sub> = +25°C     |                                            |                         |      | 0.26 | 0.54  | μΑ   |
|           |                  |                                | T <sub>A</sub> = +50°C     |                                            |                         |      | 0.35 | 3.37  | μΑ   |
|           |                  |                                | T <sub>A</sub> = +70°C     |                                            |                         |      | 0.68 | 5.98  | μA   |
|           |                  |                                | T <sub>A</sub> = +85°C     |                                            |                         |      | 1.40 | 10.34 | μΑ   |

(Notes and Remarks are listed on the next page.)



### (4) Peripheral Functions (Common to all products)

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

| Parameter                                                | Symbol                 |                             | Conditions                                                                                                        | MIN. | TYP. | MAX.  | Unit |
|----------------------------------------------------------|------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------|------|------|-------|------|
| Low-speed on-<br>chip oscillator<br>operating<br>current | IFIL <sup>Note 1</sup> |                             |                                                                                                                   |      | 0.20 |       | μΑ   |
| RTC operating current                                    | RTC<br>Notes 1, 2, 3   |                             |                                                                                                                   |      | 0.02 |       | μА   |
| 12-bit interval timer operating current                  | IIT Notes 1, 2, 4      |                             |                                                                                                                   |      | 0.02 |       | μΑ   |
| Watchdog timer operating current                         | IWDT<br>Notes 1, 2, 5  | fıL = 15 kHz                |                                                                                                                   |      | 0.22 |       | μА   |
| A/D converter                                            | IADC Notes 1, 6        | When                        | Normal mode, AV <sub>REFP</sub> = V <sub>DD</sub> = 5.0 V                                                         |      | 1.3  | 1.7   | mA   |
| operating<br>current                                     |                        | conversion at maximum speed | Low voltage mode, AVREFP = VDD = 3.0 V                                                                            |      | 0.5  | 0.7   | mA   |
| A/D converter<br>reference<br>voltage current            | IADREF Note 1          |                             |                                                                                                                   |      | 75.0 |       | μА   |
| Temperature sensor operating current                     | ITMPS Note 1           |                             |                                                                                                                   |      | 75.0 |       | μΑ   |
| LVD operating current                                    | LVI Notes 1, 7         |                             |                                                                                                                   |      | 0.08 |       | μА   |
| Self-<br>programming<br>operating<br>current             | FSP Notes 1, 9         |                             |                                                                                                                   |      | 2.50 | 12.20 | mA   |
| BGO operating current                                    | BGO Notes 1, 8         |                             |                                                                                                                   |      | 2.50 | 12.20 | mA   |
| SNOOZE                                                   | ISNOZ Note 1           | ADC operation               | The mode is performed Note 10                                                                                     |      | 0.50 | 0.60  | mA   |
| operating<br>current                                     |                        |                             | The A/D conversion operations are performed, Low voltage mode, $AV_{\text{REFP}} = V_{\text{DD}} = 3.0 \text{ V}$ |      | 1.20 | 1.44  | mA   |
|                                                          |                        | CSI/UART opera              | tion                                                                                                              |      | 0.70 | 0.84  | mA   |

### **Notes 1.** Current flowing to VDD.

- 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed onchip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.
- 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.
- **5.** Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation.



# (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter                                      | Symbol        | (                                | Conditions                        | ` `            | h-speed<br>Mode | ,               | r-speed<br>Mode | LV (low-<br>main) | -    | Unit |
|------------------------------------------------|---------------|----------------------------------|-----------------------------------|----------------|-----------------|-----------------|-----------------|-------------------|------|------|
|                                                |               |                                  |                                   | MIN.           | MAX.            | MIN.            | MAX.            | MIN.              | MAX. |      |
| SCKp cycle time                                | <b>t</b> KCY1 | tkcy1 ≥ 2/fclk                   | $4.0~V \leq EV_{DD0} \leq 5.5~V$  | 62.5           |                 | 250             |                 | 500               |      | ns   |
|                                                |               |                                  | $2.7~V \leq EV_{DD0} \leq 5.5~V$  | 83.3           |                 | 250             |                 | 500               |      | ns   |
| SCKp high-/low-level width                     | tкн1,<br>tкL1 | 4.0 V ≤ EV <sub>DI</sub>         | 00 ≤ 5.5 V                        | tксү1/2 —<br>7 |                 | tксү1/2 –<br>50 |                 | tксү1/2 —<br>50   |      | ns   |
|                                                |               | 2.7 V ≤ EV <sub>DI</sub>         | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                |                 | tксү1/2 —<br>50 |                 | tксү1/2 —<br>50   |      | ns   |
| SIp setup time (to SCKp↑)                      | tsıĸı         | 4.0 V ≤ EV <sub>DI</sub>         | 00 ≤ 5.5 V                        | 23             |                 | 110             |                 | 110               |      | ns   |
| Note 1                                         |               | 2.7 V ≤ EV <sub>DI</sub>         | 00 ≤ 5.5 V                        | 33             |                 | 110             |                 | 110               |      | ns   |
| SIp hold time (from SCKp <sup>↑</sup> ) Note 2 | tksı1         | $2.7~V \leq EV_{DD0} \leq 5.5~V$ |                                   | 10             |                 | 10              |                 | 10                |      | ns   |
| Delay time from SCKp↓ to SOp output Note 3     | tkso1         | C = 20 pF No                     | te 4                              |                | 10              |                 | 10              |                   | 10   | ns   |

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SCKp and SOp output lines.

Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- Remarks 1. This value is valid only when CSI00's peripheral I/O redirect function is not used.
  - p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0),g: PIM and POM numbers (g = 1)
  - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00))

### CSI mode connection diagram (during communication at same potential)



# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31)

2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)

### (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter     | Symbol |                | Conditions                                                                                                                 |                                                                   | speed | high-<br>I main)<br>ode |      | /-speed<br>Mode      | voltage | low-<br>e main)<br>ode | Unit |
|---------------|--------|----------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|-------------------------|------|----------------------|---------|------------------------|------|
|               |        |                |                                                                                                                            |                                                                   | MIN.  | MAX.                    | MIN. | MAX.                 | MIN.    | MAX.                   |      |
| Transfer rate |        | Recep-<br>tion | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$ |                                                                   |       | fMCK/6<br>Note 1        |      | fMCK/6<br>Note 1     |         | fMCK/6<br>Note 1       | bps  |
|               |        |                |                                                                                                                            | Theoretical value of the maximum transfer rate fmck = fclk Note 4 |       | 5.3                     |      | 1.3                  |         | 0.6                    | Mbps |
|               |        |                | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$   |                                                                   |       | fMCK/6<br>Note 1        |      | fMCK/6<br>Note 1     |         | fMCK/6<br>Note 1       | bps  |
|               |        |                |                                                                                                                            | Theoretical value of the maximum transfer rate folk Note 4        |       | 5.3                     |      | 1.3                  |         | 0.6                    | Mbps |
|               |        |                | $1.8 \ V \le EV_{DD0} < 3.3 \ V,$ $1.6 \ V \le V_b \le 2.0 \ V$                                                            |                                                                   |       | fMCK/6<br>Notes 1 to 3  |      | fMCK/6<br>Notes 1, 2 |         | fMCK/6<br>Notes 1, 2   | bps  |
|               |        |                |                                                                                                                            | Theoretical value of the maximum transfer rate fmck = fclk Note 4 |       | 5.3                     |      | 1.3                  |         | 0.6                    | Mbps |

**Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only.

- 2. Use it with EVDD0≥Vb.
- 3. The following conditions are required for low voltage interface when  $E_{VDDO} < V_{DD}$ .

 $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V} : \text{MAX. } 2.6 \text{ Mbps}$  $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.4 \text{ V} : \text{MAX. } 1.3 \text{ Mbps}$ 

4. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 32 MHz (2.7 V  $\leq$  VDD  $\leq$  5.5 V)

16 MHz (2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

LS (low-speed main) mode: 8 MHz (1.8 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

**Remarks 1.**  $V_b[V]$ : Communication line voltage

- 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)
- 3. fmcκ: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13)
- **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1.

### UART mode bit width (during communication at different potential) (reference)





- $\begin{tabular}{ll} \begin{tabular}{ll} \bf R_b[\Omega]: Communication line (TxDq) pull-up resistance, \\ C_b[F]: Communication line (TxDq) load capacitance, V_b[V]: Communication line voltage \\ \end{tabular}$ 
  - 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)
  - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))
  - **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1.

(7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) (2/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter                            | Symbol | Conditions                                                                 | HS (high | n-speed<br>Mode | `    | r-speed<br>Mode | · `  | -voltage<br>Mode | Unit |
|--------------------------------------|--------|----------------------------------------------------------------------------|----------|-----------------|------|-----------------|------|------------------|------|
|                                      |        |                                                                            | MIN.     | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SIp setup time<br>(to SCKp↓) Note 2  | tsıĸı  | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $2.7~V \leq V_b \leq 4.0~V,$             | 23       |                 | 110  |                 | 110  |                  | ns   |
|                                      |        | $C_b = 20 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                           |          |                 |      |                 |      |                  |      |
|                                      |        | $ 2.7 \ V \leq EV_{DD0} < 4.0 \ V, $ $ 2.3 \ V \leq V_b \leq 2.7 \ V, $    | 33       |                 | 110  |                 | 110  |                  | ns   |
|                                      |        | $C_b = 20$ pF, $R_b = 2.7$ k $\Omega$                                      |          |                 |      |                 |      |                  |      |
| SIp hold time<br>(from SCKp↓) Note 2 | tksıı  | $ 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, $ $ 2.7 \ V \leq V_b \leq 4.0 \ V, $ | 10       |                 | 10   |                 | 10   |                  | ns   |
|                                      |        | $C_b = 20 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                           |          |                 |      |                 |      |                  |      |
|                                      |        | $ 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, $     | 10       |                 | 10   |                 | 10   |                  | ns   |
|                                      |        | $C_b = 20 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                           |          |                 |      |                 |      |                  |      |
| Delay time from SCKp↑ to             | tkso1  | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $2.7~V \leq V_b \leq 4.0~V,$             |          | 10              |      | 10              |      | 10               | ns   |
| SOp output Note 2                    |        | $C_b = 20$ pF, $R_b = 1.4$ k $\Omega$                                      |          |                 |      |                 |      |                  |      |
|                                      |        | $ 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, $     |          | 10              |      | 10              |      | 10               | ns   |
|                                      |        | $C_b=20~pF,~R_b=2.7~k\Omega$                                               |          |                 |      |                 |      |                  |      |

**Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

- **Remarks 1.**  $R_b[\Omega]$ :Communication line (SCKp, SOp) pull-up resistance,  $C_b[F]$ : Communication line (SCKp, SOp) load capacitance,  $V_b[V]$ : Communication line voltage
  - 2. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0),g: PIM and POM number (g = 1)
  - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00))
  - 4. This value is valid only when CSI00's peripheral I/O redirect function is not used.

## (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$  (2/2)

| Parameter                            | Symbol        | Conditions                                                                                                                                                                                                        | HS (            | high-<br>main)<br>ode | LS (low         |                 | `               | -voltage<br>Mode | Unit |
|--------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|-----------------|-----------------|-----------------|------------------|------|
|                                      |               |                                                                                                                                                                                                                   | MIN.            | MAX.                  | MIN.            | MAX.            | MIN.            | MAX.             |      |
| SCKp high-/low-level width           | tкн2,<br>tкL2 | $ 4.0 \ V \le EV_{DD0} \le 5.5 \ V, $ $ 2.7 \ V \le V_b \le 4.0 \ V $                                                                                                                                             | tксу2/2<br>- 12 |                       | tксүз/2<br>- 50 |                 | tkcy2/2<br>- 50 |                  | ns   |
|                                      |               | $ 2.7 \ V \le EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \le V_b \le 2.7 \ V $                                                                                                                                                | tксу2/2<br>- 18 |                       | tксу2/2<br>- 50 |                 | tксү2/2<br>- 50 |                  | ns   |
|                                      |               | $\begin{aligned} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 2}} \end{aligned}$                                                                                               | tkcy2/2<br>- 50 |                       | tксу2/2<br>- 50 |                 | tксү2/2<br>- 50 |                  | ns   |
| SIp setup time (to SCKp↑) Note 3     | tsık2         | $\begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V \end{aligned}$                                                                                                            | 1/fмcк<br>+ 20  |                       | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                  | ns   |
|                                      |               | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$                                                                                             | 1/fмск<br>+ 20  |                       | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                  | ns   |
|                                      |               | $\begin{aligned} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 2}} \end{aligned}$                                                                                               | 1/fмск<br>+ 30  |                       | 1/fмск<br>+ 30  |                 | 1/fмск<br>+ 30  |                  | ns   |
| SIp hold time<br>(from SCKp↑) Note 4 | tksi2         |                                                                                                                                                                                                                   | 1/fмск +<br>31  |                       | 1/fмск<br>+ 31  |                 | 1/fмск<br>+ 31  |                  | ns   |
| Delay time from SCKp↓ to SOp output  | tkso2         | $4.0~V \leq EV_{DD0} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0$ $V,$ $C_b = 30~pF,~R_b = 1.4~k\Omega$                                                                                                                   |                 | 2/fмск<br>+ 120       |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573  | ns   |
|                                      |               | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \\ \text{V}, \\ \text{C}_{\text{b}} = 30 \text{ pF}, \ \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $ |                 | 2/fмск<br>+ 214       |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573  | ns   |
|                                      |               | $\begin{split} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ C_b &= 30 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$                                                         |                 | 2/fмск<br>+ 573       |                 | 2/fмск<br>+ 573 |                 | 2/fмск<br>+ 573  | ns   |

Notes 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps

- **2.** Use it with  $EV_{DD0} \ge V_b$ .
- 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- **4.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- **5.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

### (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (2/2)

(Ta = -40 to +85°C, 1.8 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                     | Symbol  | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | HS (high                        | •    | `                         | /-speed<br>Mode | LV (low<br>main)          | -voltage<br>Mode | Unit |
|-------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------|---------------------------|-----------------|---------------------------|------------------|------|
|                               |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MIN.                            | MAX. | MIN.                      | MAX.            | MIN.                      | MAX.             |      |
| Data setup time (reception)   | tsu:dat | $\begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1/f <sub>MCK</sub> + 135 Note 3 |      | 1/fmck<br>+ 190<br>Note 3 |                 | 1/fmck<br>+ 190<br>Note 3 |                  | kHz  |
|                               |         | $\label{eq:section_section} \begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1/f <sub>MCK</sub> + 135 Note 3 |      | 1/fmck<br>+ 190<br>Note 3 |                 | 1/fmck<br>+ 190<br>Note 3 |                  | kHz  |
|                               |         | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1/f <sub>MCK</sub> + 190 Note 3 |      | 1/fmck<br>+ 190<br>Note 3 |                 | 1/fmck<br>+ 190<br>Note 3 |                  | kHz  |
|                               |         | $\label{eq:section} \begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1/f <sub>MCK</sub> + 190 Note 3 |      | 1/fMCK<br>+ 190<br>Note 3 |                 | 1/fmck<br>+ 190<br>Note 3 |                  | kHz  |
|                               |         | $ \begin{aligned} &1.8 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V^{\text{Note 2}}, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{aligned} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1/f <sub>MCK</sub> + 190 Note 3 |      | 1/fMCK<br>+ 190<br>Note 3 |                 | 1/fmck<br>+ 190<br>Note 3 |                  | kHz  |
| Data hold time (transmission) | thd:dat | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                               | 305  | 0                         | 305             | 0                         | 305              | ns   |
|                               |         | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                               | 305  | 0                         | 305             | 0                         | 305              | ns   |
|                               |         | $ \begin{cases} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{cases} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                               | 355  | 0                         | 355             | 0                         | 355              | ns   |
|                               |         | eq:second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-seco | 0                               | 355  | 0                         | 355             | 0                         | 355              | ns   |
|                               |         | $ \begin{aligned} &1.8 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V^{\text{Note 2}}, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{aligned} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                               | 405  | 0                         | 405             | 0                         | 405              | ns   |

**Notes 1.** The value must also be equal to or less than  $f_{MCK}/4$ .

- 2. Use it with  $EV_{DD0} \ge V_b$ .
- 3. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 128-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 128-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

## 2.6.5 Power supply voltage rising slope characteristics

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | Svdd   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until  $V_{DD}$  reaches the operating voltage range shown in 2.4 AC Characteristics.

### 2.7 RAM Data Retention Characteristics

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                     | Symbol | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|--------|------------|----------------------|------|------|------|
| Data retention supply voltage | VDDDR  |            | 1.46 <sup>Note</sup> |      | 5.5  | ٧    |

**Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



## 3.6 Analog Characteristics

### 3.6.1 A/D converter characteristics

Classification of A/D converter characteristics

|                            | Reference Voltage              |                             |                                          |  |  |
|----------------------------|--------------------------------|-----------------------------|------------------------------------------|--|--|
|                            | Reference voltage (+) = AVREFP | Reference voltage (+) = VDD | Reference voltage (+) = V <sub>BGR</sub> |  |  |
| Input channel              | Reference voltage (–) = AVREFM | Reference voltage (-) = Vss | Reference voltage (–) = AVREFM           |  |  |
| ANI0 to ANI14              | Refer to <b>3.6.1 (1)</b> .    | Refer to <b>3.6.1 (3)</b> . | Refer to <b>3.6.1 (4)</b> .              |  |  |
| ANI16 to ANI26             | Refer to <b>3.6.1 (2)</b> .    |                             |                                          |  |  |
| Internal reference voltage | Refer to <b>3.6.1 (1)</b> .    |                             | _                                        |  |  |
| Temperature sensor output  |                                |                             |                                          |  |  |
| voltage                    |                                |                             |                                          |  |  |

(1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage

(TA = -40 to +105°C, 2.4 V  $\leq$  AVREFP  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                              | Symbol | Conditions                                                                         |                                                                     | MIN.   | TYP.                    | MAX.   | Unit |
|----------------------------------------|--------|------------------------------------------------------------------------------------|---------------------------------------------------------------------|--------|-------------------------|--------|------|
| Resolution                             | RES    |                                                                                    |                                                                     | 8      |                         | 10     | bit  |
| Overall error <sup>Note 1</sup>        | AINL   | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                   | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$     |        | 1.2                     | ±3.5   | LSB  |
| Conversion time                        | tconv  | 10-bit resolution                                                                  | $3.6~V \leq V_{DD} \leq 5.5~V$                                      | 2.125  |                         | 39     | μs   |
|                                        |        | Target pin: ANI2 to ANI14                                                          | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$                    | 3.1875 |                         | 39     | μS   |
|                                        |        |                                                                                    | $2.4~V \leq V_{DD} \leq 5.5~V$                                      | 17     |                         | 39     | μs   |
|                                        |        | 10-bit resolution Target pin: Internal reference                                   | $3.6~V \leq V_{DD} \leq 5.5~V$                                      | 2.375  |                         | 39     | μs   |
|                                        |        |                                                                                    | $2.7~V \leq V_{DD} \leq 5.5~V$                                      | 3.5625 |                         | 39     | μs   |
|                                        |        | sensor output voltage (HS (high-speed main) mode)                                  | $2.4~V \leq V \text{DD} \leq 5.5~V$                                 | 17     |                         | 39     | μs   |
| Zero-scale error <sup>Notes 1, 2</sup> | Ezs    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                   | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |        |                         | ±0.25  | %FSR |
| Full-scale error <sup>Notes 1, 2</sup> | Ers    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                   | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |        |                         | ±0.25  | %FSR |
| Integral linearity error               | ILE    | 10-bit resolution AVREFP = VDD Note 3                                              | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |        |                         | ±2.5   | LSB  |
| Differential linearity error           | DLE    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                   | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |        |                         | ±1.5   | LSB  |
| Analog input voltage                   | VAIN   | ANI2 to ANI14                                                                      |                                                                     | 0      |                         | AVREFP | V    |
|                                        |        | Internal reference voltage output (2.4 V ≤ VDD ≤ 5.5 V, HS (high-speed main) mode) |                                                                     |        | V <sub>BGR</sub> Note 4 |        | V    |
|                                        |        | Temperature sensor output voltage (2.4 V ≤ VDD ≤ 5.5 V, HS (high-speed main) mode) |                                                                     |        | VTMPS25 Note            | 4      | V    |

(Notes are listed on the next page.)



### 4.5 32-pin Products

R5F100BAANA, R5F100BCANA, R5F100BDANA, R5F100BEANA, R5F100BFANA, R5F100BGANA R5F101BAANA, R5F101BCANA, R5F101BDANA, R5F101BEANA, R5F101BFANA, R5F101BGANA R5F100BADNA, R5F100BCDNA, R5F100BDDNA, R5F100BEDNA, R5F100BFDNA, R5F100BGDNA R5F101BADNA, R5F101BCDNA, R5F101BDDNA, R5F101BEDNA, R5F100BGGNA, R5F100BGNA, R5F100BGN

| JEITA Package code | RENESAS code | Previous code  | MASS (TYP.)[g] |
|--------------------|--------------|----------------|----------------|
| P-HWQFN32-5x5-0.50 | PWQN0032KB-A | P32K8-50-3B4-5 | 0.06           |









| Referance      | Dimension in Millimeters |      |      |  |
|----------------|--------------------------|------|------|--|
| Symbol         | Min                      | Nom  | Max  |  |
| D              | 4.95                     | 5.00 | 5.05 |  |
| E              | 4.95                     | 5.00 | 5.05 |  |
| Α              |                          |      | 0.80 |  |
| A <sub>1</sub> | 0.00                     | _    |      |  |
| b              | 0.18                     | 0.25 | 0.30 |  |
| е              |                          | 0.50 |      |  |
| Lp             | 0.30                     | 0.40 | 0.50 |  |
| х              |                          |      | 0.05 |  |
| у              |                          |      | 0.05 |  |
| Z <sub>D</sub> | _                        | 0.75 | _    |  |
| Z <sub>E</sub> |                          | 0.75 |      |  |
| C <sub>2</sub> | 0.15                     | 0.20 | 0.25 |  |
| D <sub>2</sub> |                          | 3.50 |      |  |
| E <sub>2</sub> |                          | 3.50 |      |  |

©2013 Renesas Electronics Corporation. All rights reserved.

R5F100LCAFB, R5F100LDAFB, R5F100LEAFB, R5F100LFAFB, R5F100LGAFB, R5F100LHAFB, R5F100LJAFB, R5F100LKAFB, R5F100LLAFB

R5F101LCAFB, R5F101LDAFB, R5F101LEAFB, R5F101LFAFB, R5F101LGAFB, R5F101LHAFB,

R5F101LJAFB, R5F101LKAFB, R5F101LLAFB

R5F100LCDFB, R5F100LDDFB, R5F100LEDFB, R5F100LFDFB, R5F100LGDFB, R5F100LHDFB, R5F100LDFB, R5F100LKDFB, R5F100LKDFB

R5F101LCDFB, R5F101LDDFB, R5F101LEDFB, R5F101LFDFB, R5F101LGDFB, R5F101LHDFB,

R5F101LJDFB, R5F101LKDFB, R5F101LLDFB

R5F100LCGFB, R5F100LDGFB, R5F100LEGFB, R5F100LFGFB, R5F100LGGFB, R5F100LHGFB, R5F100LJGFB

|          | JEITA Package Code   | RENESAS Code | Previous Code  | MASS (TYP.)       | ) [g]                                                                               |
|----------|----------------------|--------------|----------------|-------------------|-------------------------------------------------------------------------------------|
|          | P-LFQFP64-10x10-0.50 | PLQP0064KF-A | P64GB-50-UEU-2 | 0.35              |                                                                                     |
|          | HD — D — 48 49       | 33           | E HE           | detail of         | lead end                                                                            |
| E -      | 64 1<br>1 -ZD        | 17 16 e      |                | ITEM D E HD HE A  | (UNIT:mm) DIMENSIONS 10.00±0.20 10.00±0.20 12.00±0.20 12.00±0.20 160 MAX. 0.10±0.05 |
| Œ        | - b                  | x (M) S      | A2 ¬           | A2 A3 b c L Lp    | 1.40±0.05<br>0.25<br>0.22±0.05<br>0.145 +0.055<br>0.50<br>0.60±0.15                 |
| <u> </u> | Lays                 |              | A1             | L1<br>θ<br>e<br>x | 1.00±0.20<br>3°+5°<br>0.50<br>0.08                                                  |
|          |                      |              |                |                   |                                                                                     |

©2012 Renesas Electronics Corporation. All rights reserved.

0.08

1.25

ZD

ZΕ

NOTE

Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

## 4.13 100-pin Products

R5F100PFAFB, R5F100PGAFB, R5F100PHAFB, R5F100PJAFB, R5F100PKAFB, R5F100PLAFB R5F101PFAFB, R5F101PGAFB, R5F101PHAFB, R5F101PJAFB, R5F101PKAFB, R5F101PLAFB R5F100PFDFB, R5F100PGDFB, R5F100PHDFB, R5F100PJDFB, R5F100PKDFB, R5F101PGDFB, R5F101PGDFB, R5F101PJDFB, R5F101PJDFB, R5F101PLDFB R5F100PFGFB, R5F100PGGFB, R5F100PHGFB, R5F100PJGFB

| JEITA Package Code    | RENESAS Code | Previous Code   | MASS (TYP.) [g] |
|-----------------------|--------------|-----------------|-----------------|
| P-LFQFP100-14x14-0.50 | PLQP0100KE-A | P100GC-50-GBR-1 | 0.69            |



 $\bigcirc$ 2012 Renesas Electronics Corporation. All rights reserved.

### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below

"Standard": Computers: office equipment: communications equipment: test and measurement equipment: audio and visual equipment: home electronic appliances: machine tools: personal electronic equipment: and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- nt may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### SALES OFFICES

## Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

California Eastern Laboratories, Inc.

4590 Patrick Henry Drive, Santa Clara, California 95054-1817, U.S.A Tel: +1-408-919-2500, Fax: +1-408-988-0279

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd.
No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141