

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 16KB (16K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 2K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-LQFP                                                                         |
| Supplier Device Package    | 48-LFQFP (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100gaafb-x0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 1-1. List of Ordering Part Numbers

(5/12)

| Pin     | Package                           | Data    | Fields of   | Ordering Part Number                            |
|---------|-----------------------------------|---------|-------------|-------------------------------------------------|
| count   |                                   | flash   | Application |                                                 |
|         |                                   |         | Note        |                                                 |
| 48 pins | 48-pin plastic                    | Mounted | Α           | R5F100GAAFB#V0, R5F100GCAFB#V0, R5F100GDAFB#V0, |
|         | LFQFP ( $7 \times 7 \text{ mm}$ , |         |             | R5F100GEAFB#V0, R5F100GFAFB#V0, R5F100GGAFB#V0, |
|         | 0.5 mm pitch)                     |         |             | R5F100GHAFB#V0, R5F100GJAFB#V0, R5F100GKAFB#V0, |
|         |                                   |         |             | R5F100GLAFB#V0                                  |
|         |                                   |         |             | R5F100GAAFB#X0, R5F100GCAFB#X0, R5F100GDAFB#X0, |
|         |                                   |         |             | R5F100GEAFB#X0, R5F100GFAFB#X0, R5F100GGAFB#X0, |
|         |                                   |         |             | R5F100GHAFB#X0, R5F100GJAFB#X0, R5F100GKAFB#X0, |
|         |                                   |         |             | R5F100GLAFB#X0                                  |
|         |                                   |         | D           | R5F100GADFB#V0, R5F100GCDFB#V0, R5F100GDDFB#V0, |
|         |                                   |         |             | R5F100GEDFB#V0, R5F100GFDFB#V0, R5F100GGDFB#V0, |
|         |                                   |         |             | R5F100GHDFB#V0, R5F100GJDFB#V0, R5F100GKDFB#V0, |
|         |                                   |         |             | R5F100GLDFB#V0                                  |
|         |                                   |         |             | R5F100GADFB#X0, R5F100GCDFB#X0, R5F100GDDFB#X0, |
|         |                                   |         |             | R5F100GEDFB#X0, R5F100GFDFB#X0, R5F100GGDFB#X0, |
|         |                                   |         |             | R5F100GHDFB#X0, R5F100GJDFB#X0, R5F100GKDFB#X0, |
|         |                                   |         |             | R5F100GLDFB#X0                                  |
|         |                                   |         | G           | R5F100GAGFB#V0, R5F100GCGFB#V0, R5F100GDGFB#V0, |
|         |                                   |         |             | R5F100GEGFB#V0, R5F100GFGFB#V0, R5F100GGGFB#V0, |
|         |                                   |         |             | R5F100GHGFB#V0, R5F100GJGFB#V0                  |
|         |                                   |         |             | R5F100GAGFB#X0, R5F100GCGFB#X0, R5F100GDGFB#X0, |
|         |                                   |         |             | R5F100GEGFB#X0, R5F100GFGFB#X0, R5F100GGGFB#X0, |
|         |                                   |         |             | R5F100GHGFB#X0, R5F100GJGFB#X0                  |
|         |                                   | Not     | Α           | R5F101GAAFB#V0, R5F101GCAFB#V0, R5F101GDAFB#V0, |
|         |                                   | mounted |             | R5F101GEAFB#V0, R5F101GFAFB#V0, R5F101GGAFB#V0, |
|         |                                   |         |             | R5F101GHAFB#V0, R5F101GJAFB#V0, R5F101GKAFB#V0, |
|         |                                   |         |             | R5F101GLAFB#V0                                  |
|         |                                   |         |             | R5F101GAAFB#X0, R5F101GCAFB#X0, R5F101GDAFB#X0, |
|         |                                   |         |             | R5F101GEAFB#X0, R5F101GFAFB#X0, R5F101GGAFB#X0, |
|         |                                   |         |             | R5F101GHAFB#X0, R5F101GJAFB#X0, R5F101GKAFB#X0, |
|         |                                   |         |             | R5F101GLAFB#X0                                  |
|         |                                   |         | D           | R5F101GADFB#V0, R5F101GCDFB#V0, R5F101GDDFB#V0, |
|         |                                   |         |             | R5F101GEDFB#V0, R5F101GFDFB#V0, R5F101GGDFB#V0, |
|         |                                   |         |             | R5F101GHDFB#V0, R5F101GJDFB#V0, R5F101GKDFB#V0, |
|         |                                   |         |             | R5F101GLDFB#V0                                  |
|         |                                   |         |             | R5F101GADFB#X0, R5F101GCDFB#X0, R5F101GDDFB#X0, |
|         |                                   |         |             | R5F101GEDFB#X0, R5F101GFDFB#X0, R5F101GGDFB#X0, |
| 1       |                                   |         |             | R5F101GHDFB#X0, R5F101GJDFB#X0, R5F101GKDFB#X0, |
|         |                                   |         |             | R5F101GLDFB#X0                                  |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.

### 1.3.11 64-pin products

- 64-pin plastic LQFP (12 x 12 mm, 0.65 mm pitch)
- 64-pin plastic LFQFP (10 × 10 mm, 0.5 mm pitch)



- Cautions 1. Make EVsso pin the same potential as Vss pin.
  - 2. Make VDD pin the potential that is higher than EVDDO pin.
  - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

#### Remarks 1. For pin identification, see 1.4 Pin Identification.

- 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub> and EV<sub>DD0</sub> pins and connect the Vss and EV<sub>SS0</sub> pins to separate ground lines.
- **3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to **Figure 4-8 Format of Peripheral I/O Redirection Register** (**PIOR**) in the RL78/G13 User's Manual.

### 1.3.12 80-pin products

- 80-pin plastic LQFP (14 × 14 mm, 0.65 mm pitch)
- 80-pin plastic LFQFP (12 x 12 mm, 0.5 mm pitch)



- Cautions 1. Make EVsso pin the same potential as Vss pin.
  - 2. Make VDD pin the potential that is higher than EVDDO pin.
  - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).
- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub> and EV<sub>DD0</sub> pins and connect the Vss and EV<sub>SS0</sub> pins to separate ground lines.
  - **3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to **Figure 4-8 Format of Peripheral I/O Redirection Register** (**PIOR**) in the RL78/G13 User's Manual.

### 1.5.5 32-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

### 1.5.11 64-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

#### 1.6 Outline of Functions

[20-pin, 24-pin, 25-pin, 30-pin, 32-pin, 36-pin products]

Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

(1/2)

|                                       |                                           |                                                                                                                                                                                                                                                         |                                 |                                   |                                     |                               |                                            |                                                              |                       |                                               |                     | (1/2                                        | )                  |
|---------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------|-------------------------------------|-------------------------------|--------------------------------------------|--------------------------------------------------------------|-----------------------|-----------------------------------------------|---------------------|---------------------------------------------|--------------------|
|                                       | Item                                      | 20-                                                                                                                                                                                                                                                     | pin                             | 24-                               | pin                                 | 25                            | -pin                                       | 30-                                                          | pin                   | 32-                                           | pin                 | 36-                                         | pin                |
|                                       |                                           | R5F1006x                                                                                                                                                                                                                                                | R5F1016x                        | R5F1007x                          | R5F1017x                            | R5F1008x                      | R5F1018x                                   | R5F100Ax                                                     | R5F101Ax              | R5F100Bx                                      | R5F101Bx            | R5F100Cx                                    | R5F101Cx           |
| Code flash me                         | emory (KB)                                | 16 to                                                                                                                                                                                                                                                   | o 64                            | 16 t                              | o 64                                | 16 t                          | o 64                                       | 16 to                                                        | 128                   | 16 to                                         | 128                 | 16 to                                       | 128                |
| Data flash me                         | mory (KB)                                 | 4                                                                                                                                                                                                                                                       | _                               | 4                                 | -                                   | 4                             | =                                          | 4 to 8                                                       | =                     | 4 to 8                                        | -                   | 4 to 8                                      | =                  |
| RAM (KB)                              |                                           | 2 to                                                                                                                                                                                                                                                    | 4 <sup>Note1</sup>              | 2 to                              | 4 <sup>Note1</sup>                  | 2 to                          | 4 <sup>Note1</sup>                         | 2 to 1                                                       | 2 <sup>Note1</sup>    | 2 to <sup>-</sup>                             | 12 <sup>Note1</sup> | 2 to 1                                      | 2 <sup>Note1</sup> |
| Address space                         | е                                         | 1 MB                                                                                                                                                                                                                                                    |                                 |                                   |                                     |                               |                                            |                                                              |                       |                                               |                     |                                             |                    |
| Main system clock                     | High-speed system clock                   | HS (Hig<br>HS (Hig<br>LS (Lov                                                                                                                                                                                                                           | jh-speed<br>jh-speed<br>v-speed | I main) m<br>I main) m<br>main) m | node: 1 t<br>node: 1 t<br>ode: 1 tc | o 20 MH<br>o 16 MH<br>o 8 MHz | z (V <sub>DD</sub> =  z (V <sub>DD</sub> = | tem cloc<br>2.7 to 5.<br>2.4 to 5.<br>8 to 5.5<br>1.6 to 5.5 | 5 V),<br>5 V),<br>V), | (EXCLK)                                       |                     |                                             |                    |
|                                       | High-speed on-chip oscillator             | HS (Hig<br>LS (Lov                                                                                                                                                                                                                                      | jh-speed<br>v-speed             | l main) m<br>main) m              | node: 1 t<br>ode: 1 t               | :o 16 MH<br>:o 8 MHz          | Iz (Vdd =                                  | 2.7 to 5.<br>2.4 to 5.<br>1.8 to 5.5<br>1.6 to 5.5           | 5 V),<br>V),          |                                               |                     |                                             |                    |
| Subsystem clo                         | ock                                       |                                                                                                                                                                                                                                                         |                                 |                                   |                                     |                               | -                                          | -                                                            |                       |                                               |                     |                                             |                    |
| Low-speed on                          | n-chip oscillator                         | 15 kHz (TYP.)                                                                                                                                                                                                                                           |                                 |                                   |                                     |                               |                                            |                                                              |                       |                                               |                     |                                             |                    |
| General-purpo                         | ose registers                             | (8-bit register × 8) × 4 banks                                                                                                                                                                                                                          |                                 |                                   |                                     |                               |                                            |                                                              |                       |                                               |                     |                                             |                    |
| Minimum instr                         | ruction execution time                    | 0.03125 $\mu$ s (High-speed on-chip oscillator: f <sub>IH</sub> = 32 MHz operation)                                                                                                                                                                     |                                 |                                   |                                     |                               |                                            |                                                              |                       |                                               |                     |                                             |                    |
|                                       |                                           | 0.05 μs (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                                   |                                 |                                   |                                     |                               |                                            |                                                              |                       |                                               |                     |                                             |                    |
| Instruction set                       | t                                         | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                 |                                   |                                     |                               |                                            |                                                              |                       |                                               |                     |                                             |                    |
| I/O port                              | Total                                     | 1                                                                                                                                                                                                                                                       | 6                               | 2                                 | 0                                   | 2                             | 21                                         | 2                                                            | 6                     | 2                                             | 8                   | 3                                           | 2                  |
|                                       | CMOS I/O                                  | 1<br>(N-ch C<br>[Vpp wit<br>voltag                                                                                                                                                                                                                      | D.D. I/O<br>thstand             | (N-ch C                           | 5<br>D.D. I/O<br>thstand<br>ge]: 6) | (N-ch (                       | 5<br>D.D. I/O<br>thstand<br>ge]: 6)        | 2<br>(N-ch C<br>[V <sub>DD</sub> wit<br>voltag               | D.D. I/O<br>thstand   | 2<br>(N-ch (<br>[V <sub>DD</sub> wi<br>voltag | thstand             | (N-ch C<br>[V <sub>DD</sub> with<br>voltage | thstand            |
|                                       | CMOS input                                | 3                                                                                                                                                                                                                                                       | 3                               | ;                                 | 3                                   | ;                             | 3                                          | 3                                                            | 3                     | ;                                             | 3                   | 3                                           | 3                  |
|                                       | CMOS output                               | -                                                                                                                                                                                                                                                       | -                               | -                                 | -                                   |                               | 1                                          | _                                                            | -                     | -                                             | -                   | -                                           | -                  |
|                                       | N-ch O.D. I/O<br>(withstand voltage: 6 V) | =                                                                                                                                                                                                                                                       | _                               | 2                                 | 2                                   | :                             | 2                                          | 2                                                            | 2                     | (                                             | 3                   | 3                                           | 3                  |
| Timer                                 | 16-bit timer                              | 8 channels                                                                                                                                                                                                                                              |                                 |                                   |                                     |                               |                                            |                                                              |                       |                                               |                     |                                             |                    |
|                                       | Watchdog timer                            | 1 channel                                                                                                                                                                                                                                               |                                 |                                   |                                     |                               |                                            |                                                              |                       |                                               |                     |                                             |                    |
|                                       | 1 channel Note 2                          |                                                                                                                                                                                                                                                         |                                 |                                   |                                     |                               |                                            |                                                              |                       |                                               |                     |                                             |                    |
|                                       | 12-bit interval timer (IT)                |                                                                                                                                                                                                                                                         |                                 |                                   |                                     |                               | 1 cha                                      | annel                                                        |                       |                                               |                     |                                             |                    |
|                                       | Timer output                              | 3 chann<br>(PWM c<br>2 Note 3)                                                                                                                                                                                                                          |                                 | 4 chanr<br>(PWM                   | nels<br>outputs:                    | 3 Note 3)                     |                                            |                                                              |                       | M output<br>M output                          |                     |                                             |                    |
|                                       | RTC output                                |                                                                                                                                                                                                                                                         |                                 |                                   |                                     |                               | =                                          | =                                                            |                       |                                               |                     |                                             |                    |
| · · · · · · · · · · · · · · · · · · · |                                           |                                                                                                                                                                                                                                                         |                                 |                                   |                                     |                               |                                            |                                                              |                       |                                               |                     |                                             |                    |

Notes 1. The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xD, R5F101xD (x = 6 to 8, A to C): Start address FF300H R5F100xE, R5F101xE (x = 6 to 8, A to C): Start address FEF00H

For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944).

2. Only the constant-period interrupt function when the low-speed on-chip oscillator clock (fill) is selected

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$  (3/5)

| Items                  | Symbol           | Conditions                                                                                                                                                               |                                                                             | MIN.                 | TYP.            | MAX.                 | Unit |
|------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------|-----------------|----------------------|------|
| Input voltage,<br>high | V <sub>IH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 |                                                                             | 0.8EVDDO             |                 | EV <sub>DD0</sub>    | V    |
|                        | V <sub>IH2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                            | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                          | 2.2                  |                 | EV <sub>DD0</sub>    | V    |
|                        |                  |                                                                                                                                                                          | TTL input buffer $3.3 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}$ | 2.0                  |                 | EV <sub>DD0</sub>    | V    |
|                        |                  |                                                                                                                                                                          | TTL input buffer 1.6 V ≤ EV <sub>DD0</sub> < 3.3 V                          | 1.5                  |                 | EV <sub>DD0</sub>    | V    |
|                        | V <sub>IH3</sub> | P20 to P27, P150 to P156                                                                                                                                                 |                                                                             | 0.7V <sub>DD</sub>   |                 | V <sub>DD</sub>      | ٧    |
|                        | V <sub>IH4</sub> | P60 to P63                                                                                                                                                               |                                                                             | 0.7EV <sub>DD0</sub> |                 | 6.0                  | ٧    |
|                        | V <sub>IH5</sub> | P121 to P124, P137, EXCLK, EXCL                                                                                                                                          | 0.8V <sub>DD</sub>                                                          |                      | V <sub>DD</sub> | ٧                    |      |
| Input voltage,<br>low  | V <sub>IL1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | ,                                                                           | 0                    |                 | 0.2EV <sub>DD0</sub> | V    |
|                        | V <sub>IL2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                            | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                          | 0                    |                 | 0.8                  | V    |
|                        |                  | P80, P81, P142, P143                                                                                                                                                     | TTL input buffer 3.3 V ≤ EV <sub>DD0</sub> < 4.0 V                          | 0                    |                 | 0.5                  | V    |
|                        |                  |                                                                                                                                                                          | TTL input buffer 1.6 V ≤ EV <sub>DD0</sub> < 3.3 V                          | 0                    |                 | 0.32                 | V    |
|                        | VIL3             | P20 to P27, P150 to P156                                                                                                                                                 |                                                                             | 0                    |                 | 0.3V <sub>DD</sub>   | ٧    |
|                        | V <sub>IL4</sub> | P60 to P63                                                                                                                                                               |                                                                             | 0                    |                 | 0.3EV <sub>DD0</sub> | ٧    |
|                        | V <sub>IL5</sub> | P121 to P124, P137, EXCLK, EXCL                                                                                                                                          | KS, RESET                                                                   | 0                    |                 | 0.2V <sub>DD</sub>   | ٧    |

Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 is EV<sub>DD0</sub>, even in the N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode: 2.7 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 32 MHz

 $2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 16 MHz

LS (low-speed main) mode:  $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz}$  to 8 MHz LV (low-voltage main) mode:  $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz}$  to 4 MHz

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - **3.** fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

## (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products

## (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (2/2)

| Parameter         | Symbol                 |                        |                            | Conditions                                    |                         | MIN. | TYP. | MAX. | Unit |    |
|-------------------|------------------------|------------------------|----------------------------|-----------------------------------------------|-------------------------|------|------|------|------|----|
| Supply            | IDD2<br>Note 2         | HALT                   | HS (high-                  | fin = 32 MHz Note 4                           | V <sub>DD</sub> = 5.0 V |      | 0.62 | 1.86 | mA   |    |
| Current<br>Note 1 | Note 2                 | mode                   | speed main)<br>mode Note 7 |                                               | V <sub>DD</sub> = 3.0 V |      | 0.62 | 1.86 | mA   |    |
|                   |                        |                        | mode                       | fih = 24 MHz Note 4                           | V <sub>DD</sub> = 5.0 V |      | 0.50 | 1.45 | mA   |    |
|                   |                        |                        |                            |                                               | V <sub>DD</sub> = 3.0 V |      | 0.50 | 1.45 | mA   |    |
|                   |                        |                        |                            | fih = 16 MHz <sup>Note 4</sup>                | V <sub>DD</sub> = 5.0 V |      | 0.44 | 1.11 | mA   |    |
|                   |                        |                        |                            |                                               | V <sub>DD</sub> = 3.0 V |      | 0.44 | 1.11 | mA   |    |
|                   |                        |                        | LS (low-                   | fin = 8 MHz Note 4                            | V <sub>DD</sub> = 3.0 V |      | 290  | 620  | μA   |    |
|                   |                        |                        | speed main)<br>mode Note 7 |                                               | V <sub>DD</sub> = 2.0 V |      | 290  | 620  | μΑ   |    |
|                   |                        | HS (high-              | ,                          | f <sub>IH</sub> = 4 MHz <sup>Note 4</sup>     | V <sub>DD</sub> = 3.0 V |      | 440  | 680  | μΑ   |    |
|                   |                        |                        | main) mode                 |                                               | VDD = 2.0 V             |      | 440  | 680  | μΑ   |    |
|                   |                        |                        | HS (high-<br>speed main)   | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> ,  | Square wave input       |      | 0.31 | 1.08 | mA   |    |
|                   |                        |                        | mode Note 7                | V <sub>DD</sub> = 5.0 V                       | Resonator connection    |      | 0.48 | 1.28 | mA   |    |
|                   |                        |                        |                            | $f_{MX} = 20 \text{ MHz}^{Note 3},$           | Square wave input       |      | 0.31 | 1.08 | mA   |    |
|                   |                        |                        |                            | V <sub>DD</sub> = 3.0 V                       | Resonator connection    |      | 0.48 | 1.28 | mA   |    |
|                   |                        |                        |                            | $f_{MX} = 10 \text{ MHz}^{Note 3},$           | Square wave input       |      | 0.21 | 0.63 | mA   |    |
|                   |                        |                        |                            | V <sub>DD</sub> = 5.0 V                       | Resonator connection    |      | 0.28 | 0.71 | mA   |    |
|                   |                        |                        |                            | f <sub>M</sub> x = 10 MHz <sup>Note 3</sup> , | Square wave input       |      | 0.21 | 0.63 | mA   |    |
|                   |                        |                        |                            | V <sub>DD</sub> = 3.0 V                       | Resonator connection    |      | 0.28 | 0.71 | mA   |    |
|                   |                        |                        | LS (low-                   | f <sub>M</sub> x = 8 MHz <sup>Note 3</sup> ,  | Square wave input       |      | 110  | 360  | μА   |    |
|                   |                        |                        | speed main) mode Note 7    | V <sub>DD</sub> = 3.0 V                       | Resonator connection    |      | 160  | 420  | μΑ   |    |
|                   |                        |                        |                            | fmx = 8 MHz <sup>Note 3</sup> ,               | Square wave input       |      | 110  | 360  | μΑ   |    |
|                   |                        | S                      |                            | V <sub>DD</sub> = 2.0 V                       | Resonator connection    |      | 160  | 420  | μΑ   |    |
|                   |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>           | Square wave input       |      | 0.28 | 0.61 | μΑ   |    |
|                   |                        |                        | clock<br>operation         | T <sub>A</sub> = -40°C                        | Resonator connection    |      | 0.47 | 0.80 | μΑ   |    |
|                   |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>           | Square wave input       |      | 0.34 | 0.61 | μΑ   |    |
|                   |                        |                        |                            | T <sub>A</sub> = +25°C                        | Resonator connection    |      | 0.53 | 0.80 | μΑ   |    |
|                   |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>           | Square wave input       |      | 0.41 | 2.30 | μΑ   |    |
|                   |                        |                        |                            | T <sub>A</sub> = +50°C                        | Resonator connection    |      | 0.60 | 2.49 | μΑ   |    |
|                   |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>           | Square wave input       |      | 0.64 | 4.03 | μΑ   |    |
|                   |                        |                        |                            | T <sub>A</sub> = +70°C                        | Resonator connection    |      | 0.83 | 4.22 | μА   |    |
|                   |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>           | Square wave input       |      | 1.09 | 8.04 | μΑ   |    |
|                   |                        |                        |                            | T <sub>A</sub> = +85°C                        | Resonator connection    |      | 1.28 | 8.23 | μА   |    |
|                   | IDD3 <sup>Note 6</sup> | STOP                   | T <sub>A</sub> = -40°C     |                                               |                         |      | 0.19 | 0.52 | μΑ   |    |
|                   |                        | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C     |                                               |                         |      | 0.25 | 0.52 | μΑ   |    |
|                   |                        |                        | T <sub>A</sub> = +50°C     |                                               |                         |      | 0.32 | 2.21 | μΑ   |    |
|                   |                        |                        |                            | T <sub>A</sub> = +70°C                        |                         |      |      | 0.55 | 3.94 | μΑ |
|                   |                        |                        | T <sub>A</sub> = +85°C     |                                               |                         |      | 1.00 | 7.95 | μA   |    |

(Notes and Remarks are listed on the next page.)



### (4) Peripheral Functions (Common to all products)

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

| Parameter                                                | Symbol                 |                             | Conditions                                                                                                        | MIN. | TYP. | MAX.  | Unit |
|----------------------------------------------------------|------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------|------|------|-------|------|
| Low-speed on-<br>chip oscillator<br>operating<br>current | IFIL <sup>Note 1</sup> |                             |                                                                                                                   |      | 0.20 |       | μΑ   |
| RTC operating current                                    | RTC<br>Notes 1, 2, 3   |                             |                                                                                                                   |      | 0.02 |       | μΑ   |
| 12-bit interval timer operating current                  | IIT Notes 1, 2, 4      |                             |                                                                                                                   |      | 0.02 |       | μА   |
| Watchdog timer operating current                         | IWDT<br>Notes 1, 2, 5  | fıL = 15 kHz                |                                                                                                                   |      | 0.22 |       | μА   |
| A/D converter                                            | IADC Notes 1, 6        | When                        | Normal mode, AV <sub>REFP</sub> = V <sub>DD</sub> = 5.0 V                                                         |      | 1.3  | 1.7   | mA   |
| operating<br>current                                     |                        | conversion at maximum speed | Low voltage mode, AVREFP = VDD = 3.0 V                                                                            |      | 0.5  | 0.7   | mA   |
| A/D converter<br>reference<br>voltage current            | IADREF Note 1          |                             |                                                                                                                   |      | 75.0 |       | μА   |
| Temperature sensor operating current                     | ITMPS Note 1           |                             |                                                                                                                   |      | 75.0 |       | μΑ   |
| LVD operating current                                    | LVI Notes 1, 7         |                             |                                                                                                                   |      | 0.08 |       | μА   |
| Self-<br>programming<br>operating<br>current             | FSP Notes 1, 9         |                             |                                                                                                                   |      | 2.50 | 12.20 | mA   |
| BGO operating current                                    | BGO Notes 1, 8         |                             |                                                                                                                   |      | 2.50 | 12.20 | mA   |
| SNOOZE                                                   | ISNOZ Note 1           | ADC operation               | The mode is performed Note 10                                                                                     |      | 0.50 | 0.60  | mA   |
| operating<br>current                                     |                        |                             | The A/D conversion operations are performed, Low voltage mode, $AV_{\text{REFP}} = V_{\text{DD}} = 3.0 \text{ V}$ |      | 1.20 | 1.44  | mA   |
|                                                          |                        | CSI/UART opera              | tion                                                                                                              |      | 0.70 | 0.84  | mA   |

#### **Notes 1.** Current flowing to VDD.

- 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed onchip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.
- 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.
- **5.** Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation.



### CSI mode connection diagram (during communication at same potential)



# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



## CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31)

2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)

# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

### 2.10 Timing of Entry to Flash Memory Programming Modes

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter                                                                                                                                                                   | Symbol  | Conditions                                                                | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------|
| Time to complete the communication for the initial setting after the external reset is released                                                                             | tsuіліт | POR and LVD reset must be released before the external reset is released. |      |      | 100  | ms   |
| Time to release the external reset after the TOOL0 pin is set to the low level                                                                                              | tsu     | POR and LVD reset must be released before the external reset is released. | 10   |      |      | μS   |
| Time to hold the TOOL0 pin at<br>the low level after the external<br>reset is released<br>(excluding the processing time of<br>the firmware to control the flash<br>memory) | tно     | POR and LVD reset must be released before the external reset is released. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.

**Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.

tsu: Time to release the external reset after the TOOL0 pin is set to the low level

thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)

#### 3.3 DC Characteristics

#### 3.3.1 Pin characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (1/5)$ 

| Items                                     | Symbol | Conditions                                                                                                                                                                                                |                                                             | MIN. | TYP. | MAX.                   | Unit |
|-------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|------|------------------------|------|
| Output current,<br>high <sup>Note 1</sup> | Іон1   | Per pin for P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47, P50 to P57, P64<br>to P67, P70 to P77, P80 to P87, P90 to<br>P97, P100 to P106,<br>P110 to P117, P120, P125 to P127,<br>P130, P140 to P147 | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                           |      |      | -3.0 Note 2            | mA   |
|                                           |        | P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to P145                                                                                                                                       | $4.0~V \leq EV_{DD0} \leq 5.5~V$                            |      |      | -30.0                  | mA   |
|                                           |        |                                                                                                                                                                                                           | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V}$  |      |      | -10.0                  | mA   |
|                                           |        |                                                                                                                                                                                                           | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ |      |      | -5.0                   | mA   |
|                                           |        | Total of P05, P06, P10 to P17, P30, P31, P50 to P57, P64 to P67, P70 to P77, P80                                                                                                                          |                                                             |      |      | -30.0                  | mA   |
|                                           |        |                                                                                                                                                                                                           | $2.7~V \leq EV_{DD0} < 4.0~V$                               |      |      | -19.0                  | mA   |
|                                           |        | to P87, P90 to P97, P100, P101, P110 to P117, P146, P147 $(\mbox{When duty} \leq 70\%^{\mbox{Note 3}})$                                                                                                   | 2.4 V ≤ EVDD0 < 2.7 V                                       |      |      | -10.0                  | mA   |
|                                           |        | Total of all pins (When duty $\leq 70\%^{\text{Note 3}}$ )                                                                                                                                                | $2.4~V \le EV_{DD0} \le 5.5~V$                              |      |      | -60.0                  | mA   |
|                                           | 1он2   | Per pin for P20 to P27, P150 to P156                                                                                                                                                                      | $2,4~V \leq V_{DD} \leq 5.5~V$                              |      |      | -0.1 <sup>Note 2</sup> | mA   |
|                                           |        | Total of all pins (When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                                                    | $2.4~V \leq V_{DD} \leq 5.5~V$                              |      |      | -1.5                   | mA   |

- **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the EV<sub>DD0</sub>, EV<sub>DD1</sub>, V<sub>DD</sub> pins to an output pin.
  - 2. Do not exceed the total current value.
  - **3.** Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(IOH \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and  $I_{OH} = -10.0$  mA

Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \cong -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (2/5)$ 

| Items             | Symbol           | Conditions                                                                                                                                                                                 |                                                            | MIN. | TYP. | MAX.        | Unit |
|-------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|------|-------------|------|
| Output current, I | lo <sub>L1</sub> | Per pin for P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 |                                                            |      |      | 8.5 Note 2  | mA   |
|                   |                  | Per pin for P60 to P63                                                                                                                                                                     |                                                            |      |      | 15.0 Note 2 | mA   |
|                   |                  | Total of P00 to P04, P07, P32 to                                                                                                                                                           | $4.0~V \leq EV_{DD0} \leq 5.5~V$                           |      |      | 40.0        | mA   |
|                   |                  | P40 to P47, P102 to P106, P120,                                                                                                                                                            | $2.7~V \leq EV_{DD0} < 4.0~V$                              |      |      | 15.0        | mA   |
|                   |                  |                                                                                                                                                                                            | $2.4~\text{V} \leq \text{EV}_{\text{DD0}} < 2.7~\text{V}$  |      |      | 9.0         | mA   |
|                   |                  | Total of P05, P06, P10 to P17, P30,                                                                                                                                                        | $4.0~V \leq EV_{DD0} \leq 5.5~V$                           |      |      | 40.0        | mA   |
|                   |                  | P31, P50 to P57, P60 to P67,                                                                                                                                                               | $2.7~V \leq EV_{DD0} < 4.0~V$                              |      |      | 35.0        | mA   |
|                   |                  | P70 to P77, P80 to P87, P90 to P97, P100, P101, P110 to P117, P146, P147 $ (\text{When duty} \leq 70\%^{\text{Note 3}}) $                                                                  | $2,4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ |      |      | 20.0        | mA   |
|                   |                  | Total of all pins (When duty ≤ 70% Note 3)                                                                                                                                                 |                                                            |      |      | 80.0        | mA   |
|                   | lo <sub>L2</sub> | Per pin for P20 to P27, P150 to P156                                                                                                                                                       |                                                            |      | _    | 0.4 Note 2  | mA   |
|                   |                  | Total of all pins (When duty ≤ 70% Note 3)                                                                                                                                                 | $2.4~V \leq V_{DD} \leq 5.5~V$                             |      |      | 5.0         | mA   |

- **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1 and Vss pin.
  - 2. Do not exceed the total current value.
  - **3.** Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(lol \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and IoL = 10.0 mA

Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7 \text{ mA}$ 

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



## CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

**2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

## Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VH and VIL, see the DC characteristics with TTL input buffer selected.

- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr, SCLr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. r: IIC number (r = 00, 01, 10, 20, 30, 31), g: PIM, POM number (g = 0, 1, 4, 5, 8, 14)
  - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00, 01, 02, 10, 12, 13)

### 4.4 30-pin Products

R5F100AAASP, R5F100ACASP, R5F100ADASP, R5F100AEASP, R5F100AFASP, R5F100AGASP R5F101AAASP, R5F101ACASP, R5F101ADASP, R5F101AEASP, R5F101AFASP, R5F101AGASP R5F100AADSP, R5F100ACDSP, R5F100ADDSP, R5F100AEDSP, R5F100AFDSP, R5F101ACDSP, R5F101ADDSP, R5F101AEDSP, R5F101AFDSP, R5F101AGDSP R5F100AAGSP, R5F100ACGSP, R5F100ADGSP, R5F100AEGSP, R5F100AFGSP, R5F100AGGSP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LSSOP30-0300-0.65 | PLSP0030JB-B | S30MC-65-5A4-3 | 0.18            |







## NOTE

Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition.



| ITEM | MILLIMETERS            |
|------|------------------------|
| Α    | 9.85±0.15              |
| В    | 0.45 MAX.              |
| С    | 0.65 (T.P.)            |
| D    | $0.24^{+0.08}_{-0.07}$ |
| Е    | 0.1±0.05               |
| F    | 1.3±0.1                |
| G    | 1.2                    |
| Н    | 8.1±0.2                |
| I    | 6.1±0.2                |
| J    | 1.0±0.2                |
| K    | 0.17±0.03              |
| L    | 0.5                    |
| М    | 0.13                   |
| N    | 0.10                   |
| Р    | 3°+5°                  |
| Т    | 0.25                   |
| U    | 0.6±0.15               |
|      |                        |

©2012 Renesas Electronics Corporation. All rights reserved.

### 4.7 40-pin Products

R5F100EAANA, R5F100ECANA, R5F100EDANA, R5F100EEANA, R5F100EFANA, R5F100EGANA, R5F100EHANA R5F101EAANA, R5F101ECANA, R5F101EDANA, R5F101EEANA, R5F101EFANA, R5F101EGANA, R5F101EHANA R5F100EADNA, R5F100ECDNA, R5F100EDNA, R5F100EDNA, R5F100EFDNA, R5F100EGDNA,

R5F100EHDNA

R5F101EADNA, R5F101ECDNA, R5F101EDDNA, R5F101EEDNA, R5F101EFDNA, R5F101EGDNA, R5F101EHDNA

R5F100EAGNA, R5F100ECGNA, R5F100EDGNA, R5F100EEGNA, R5F100EFGNA, R5F100EGGNA, R5F100EHGNA

| JEITA Package code | RENESAS code | Previous code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-HWQFN40-6x6-0.50 | PWQN0040KC-A | P40K8-50-4B4-5 | 0.09            |











| Referance<br>Symbol | Dimension in Millimeters |      |      |  |
|---------------------|--------------------------|------|------|--|
|                     | Min                      | Nom  | Max  |  |
| D                   | 5.95                     | 6.00 | 6.05 |  |
| Е                   | 5.95                     | 6.00 | 6.05 |  |
| А                   |                          |      | 0.80 |  |
| A <sub>1</sub>      | 0.00                     | _    |      |  |
| b                   | 0.18                     | 0.25 | 0.30 |  |
| е                   |                          | 0.50 |      |  |
| Lp                  | 0.30                     | 0.40 | 0.50 |  |
| х                   | _                        |      | 0.05 |  |
| у                   |                          |      | 0.05 |  |
| Z <sub>D</sub>      |                          | 0.75 |      |  |
| Z <sub>E</sub>      |                          | 0.75 |      |  |
| C <sub>2</sub>      | 0.15                     | 0.20 | 0.25 |  |
| D <sub>2</sub>      |                          | 4.50 |      |  |
| E <sub>2</sub>      |                          | 4.50 |      |  |

©2013 Renesas Electronics Corporation. All rights reserved.

|      |              |          | Description                                                                                                                                         |  |
|------|--------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev. | Date         | Page     | Summary                                                                                                                                             |  |
| 3.00 | Aug 02, 2013 | 163      | Modification of table in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (1/2)                      |  |
|      |              | 164, 165 | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (2/2) |  |
|      |              | 166      | Modification of table in 3.5.2 Serial interface IICA                                                                                                |  |
|      |              | 166      | Modification of IICA serial transfer timing                                                                                                         |  |
|      |              | 167      | Addition of table in 3.6.1 A/D converter characteristics                                                                                            |  |
|      |              | 167, 168 | Modification of table and notes 3 and 4 in 3.6.1 (1)                                                                                                |  |
|      |              | 169      | Modification of description in 3.6.1 (2)                                                                                                            |  |
|      |              | 170      | Modification of description and note 3 in 3.6.1 (3)                                                                                                 |  |
|      |              | 171      | Modification of description and notes 3 and 4 in 3.6.1 (4)                                                                                          |  |
|      |              | 172      | Modification of table and note in 3.6.3 POR circuit characteristics                                                                                 |  |
|      |              | 173      | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode                                                                            |  |
|      |              | 173      | Modification from Supply Voltage Rise Time to 3.6.5 Power supply voltage rising slope characteristics                                               |  |
|      |              | 174      | Modification of 3.9 Dedicated Flash Memory Programmer Communication (UART)                                                                          |  |
|      |              | 175      | Modification of table, figure, and remark in 3.10 Timing Specs for Switching Flash Memory Programming Modes                                         |  |
| 3.10 | Nov 15, 2013 | 123      | Caution 4 added.                                                                                                                                    |  |
|      |              | 125      | Note for operating ambient temperature in 3.1 Absolute Maximum Ratings deleted.                                                                     |  |
| 3.30 | Mar 31, 2016 |          | Modification of the position of the index mark in 25-pin plastic WFLGA (3 $\times$ 3 mm, 0.50 mm pitch) of 1.3.3 25-pin products                    |  |
|      |              |          | Modification of power supply voltage in 1.6 Outline of Functions [20-pin, 24-pin, 25-pin, 30-pin, 32-pin, 36-pin products]                          |  |
|      |              |          | Modification of power supply voltage in 1.6 Outline of Functions [40-pin, 44-pin, 48-pin, 52-pin, 64-pin products]                                  |  |
|      |              |          | Modification of power supply voltage in 1.6 Outline of Functions [80-pin, 100-pin, 128-pin products]                                                |  |
|      |              |          | ACK corrected to ACK                                                                                                                                |  |
|      |              |          | ACK corrected to ACK                                                                                                                                |  |

All trademarks and registered trademarks are the property of their respective owners.

SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.

Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.