Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 34 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 4K x 8 | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 10x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-WFQFN Exposed Pad | | Supplier Device Package | 48-HWQFN (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100gcana-u0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong RL78/G13 1. OUTLINE ### 1.3.2 24-pin products • 24-pin plastic HWQFN (4 × 4 mm, 0.5 mm pitch) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. 2. It is recommended to connect an exposed die pad to $V_{\mbox{\scriptsize ss}}.$ RL78/G13 1. OUTLINE • 100-pin plastic LQFP (14 × 20 mm, 0.65 mm pitch) - Cautions 1. Make EVsso, EVss1 pins the same potential as Vss pin. - 2. Make VDD pin the potential that is higher than EVDD0, EVDD1 pins (EVDD0 = EVDD1). - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). - Remarks 1. For pin identification, see 1.4 Pin Identification. - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub>, EV<sub>DD0</sub> and EV<sub>DD1</sub> pins and connect the Vss, EV<sub>SS0</sub> and EV<sub>SS1</sub> pins to separate ground lines. - 3. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. RL78/G13 1. OUTLINE ## 1.5.6 36-pin products Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. - Notes 1. Total current flowing into VDD and EVDDO, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO or Vss, EVsso. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 32 MHz $2.4~V \le V_{DD} \le 5.5~V @ 1~MHz$ to 16~MHz LS (low-speed main) mode: 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V@1 MHz to 4 MHz - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fih: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is T<sub>A</sub> = 25°C # (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products # (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = 0 V) (2/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | | | |-----------|------------------|------------------------|----------------------------|--------------------------------------------|-------------------------|------|-------------------------|------|------|------|----| | Supply | I <sub>DD2</sub> | HALT | HS (high- | $f_{IH} = 32 \text{ MHz}^{Note 4}$ | V <sub>DD</sub> = 5.0 V | | 0.54 | 1.63 | mA | | | | current | Note 2 | mode mode | speed main)<br>mode Note 7 | | V <sub>DD</sub> = 3.0 V | | 0.54 | 1.63 | mA | | | | | | | | $f_{IH} = 24 \text{ MHz}^{\text{Note 4}}$ | V <sub>DD</sub> = 5.0 V | | 0.44 | 1.28 | mA | | | | | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.44 | 1.28 | mA | | | | | | fih = 16 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.40 | 1.00 | mA | | | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.40 | 1.00 | mA | | | | | | | LS (low- | fih = 8 MHz Note 4 | V <sub>DD</sub> = 3.0 V | | 260 | 530 | μА | | | | | | | speed main)<br>mode Note 7 | | V <sub>DD</sub> = 2.0 V | | 260 | 530 | μА | | | | | | | LV (low- | f <sub>IH</sub> = 4 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 3.0 V | | 420 | 640 | μA | | | | | | | voltage<br>main) mode | | V <sub>DD</sub> = 2.0 V | | 420 | 640 | μА | | | | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.28 | 1.00 | mA | | | | | | | speed main)<br>mode Note 7 | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.45 | 1.17 | mA | | | | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.28 | 1.00 | mA | | | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.45 | 1.17 | mA | | | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.19 | 0.60 | mA | | | | | | | | $V_{DD} = 5.0 \text{ V}$ | Resonator connection | | 0.26 | 0.67 | mA | | | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.19 | 0.60 | mA | | | | | | | | $V_{DD} = 3.0 \text{ V}$ | Resonator connection | | 0.26 | 0.67 | mA | | | | | | | LS (low- | $f_{MX} = 8 MHz^{Note 3}$ | Square wave input | | 95 | 330 | μΑ | | | | | | | speed main)<br>mode Note 7 | V <sub>DD</sub> = 3.0 V | Resonator connection | | 145 | 380 | μΑ | | | | | | | mode | $f_{MX} = 8 MHz^{Note 3}$ | Square wave input | | 95 | 330 | μΑ | | | | | | | | $V_{DD} = 2.0 \text{ V}$ | Resonator connection | | 145 | 380 | μΑ | | | | | | | Subsystem | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.25 | 0.57 | μΑ | | | | | | | clock | T <sub>A</sub> = -40°C | Resonator connection | | 0.44 | 0.76 | μΑ | | | | | | | operation | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.30 | 0.57 | μΑ | | | | | | | | T <sub>A</sub> = +25°C | Resonator connection | | 0.49 | 0.76 | μΑ | | | | | | | | $f_{SUB} = 32.768 \text{ kHz}^{Note 5}$ | Square wave input | | 0.37 | 1.17 | μΑ | | | | | | | | T <sub>A</sub> = +50°C | Resonator connection | | 0.56 | 1.36 | μΑ | | | | | | | | $f_{SUB} = 32.768 \text{ kHz}^{Note 5}$ | Square wave input | | 0.53 | 1.97 | μΑ | | | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 0.72 | 2.16 | μA | | | | | | | | $f_{SUB} = 32.768 \text{ kHz}^{Note 5}$ | Square wave input | | 0.82 | 3.37 | μΑ | | | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 1.01 | 3.56 | μΑ | | | | | IDD3 Note 6 | STOP | T <sub>A</sub> = -40°C | | | | 0.18 | 0.50 | μΑ | | | | | | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C | | | | 0.23 | 0.50 | μΑ | | | | | | | T <sub>A</sub> = +50°C | | | | 0.30 | 1.10 | μΑ | | | | | | | T <sub>A</sub> = +70°C | | | | 0.46 | 1.90 | μА | | | | | | | T <sub>A</sub> = +85°C | | | | 0.75 | 3.30 | μΑ | | | (Notes and Remarks are listed on the next page.) ### CSI mode connection diagram (during communication at same potential) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31) 2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13) # CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14) **2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. ## 2.6.2 Temperature sensor/internal reference voltage characteristics (TA = -40 to $+85^{\circ}$ C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, HS (high-speed main) mode) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|---------------------|----------------------------------------------------|------|------|------|-------| | Temperature sensor output voltage | V <sub>TMPS25</sub> | Setting ADS register = 80H, Ta = +25°C | | 1.05 | | ٧ | | Internal reference voltage | V <sub>BGR</sub> | Setting ADS register = 81H | 1.38 | 1.45 | 1.5 | V | | Temperature coefficient | Fvтмps | Temperature sensor that depends on the temperature | | -3.6 | | mV/°C | | Operation stabilization wait time | tamp | | 5 | | | μs | #### 2.6.3 POR circuit characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------|------------------|------------------------|------|------|------|------| | Detection voltage | VPOR | Power supply rise time | 1.47 | 1.51 | 1.55 | V | | | V <sub>PDR</sub> | Power supply fall time | 1.46 | 1.50 | 1.54 | V | | Minimum pulse width <sup>Note</sup> | T <sub>PW</sub> | | 300 | | | μS | **Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC). ## 2.6.5 Power supply voltage rising slope characteristics #### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|--------|------------|------|------|------|------| | Power supply voltage rising slope | Svdd | | | | 54 | V/ms | Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until $V_{DD}$ reaches the operating voltage range shown in 2.4 AC Characteristics. #### 2.7 RAM Data Retention Characteristics #### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------|------------|----------------------|------|------|------| | Data retention supply voltage | VDDDR | | 1.46 <sup>Note</sup> | | 5.5 | V | **Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated. ### 2.10 Timing of Entry to Flash Memory Programming Modes $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------| | Time to complete the communication for the initial setting after the external reset is released | tsuіліт | POR and LVD reset must be released before the external reset is released. | | | 100 | ms | | Time to release the external reset after the TOOL0 pin is set to the low level | tsu | POR and LVD reset must be released before the external reset is released. | 10 | | | μS | | Time to hold the TOOL0 pin at<br>the low level after the external<br>reset is released<br>(excluding the processing time of<br>the firmware to control the flash<br>memory) | tно | POR and LVD reset must be released before the external reset is released. | 1 | | | ms | - <1> The low level is input to the TOOL0 pin. - <2> The external reset is released (POR and LVD reset must be released before the external reset is released.). - <3> The TOOL0 pin is set to the high level. - <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting. **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period. tsu: Time to release the external reset after the TOOL0 pin is set to the low level thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) **Remark** The electrical characteristics of the products G: Industrial applications (T<sub>A</sub> = -40 to +105°C) are different from those of the products "A: Consumer applications, and D: Industrial applications". For details, refer to **3.1** to **3.10**. ## 3.1 Absolute Maximum Ratings ### Absolute Maximum Ratings ( $T_A = 25$ °C) (1/2) | Parameter | Symbols | Conditions | Ratings | Unit | |------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------| | Supply voltage | V <sub>DD</sub> | | -0.5 to +6.5 | ٧ | | | EV <sub>DD0</sub> , EV <sub>DD1</sub> | EV <sub>DD0</sub> = EV <sub>DD1</sub> | -0.5 to +6.5 | V | | | EVsso, EVss1 | EVsso = EVss1 | -0.5 to +0.3 | V | | REGC pin input voltage | VIREGC | REGC | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup> | V | | Input voltage | Vıı | P00 to P07, P10 to P17, P30 to P37, P40 to P47, | -0.3 to EV <sub>DD0</sub> +0.3 | V | | | | P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | | | | V <sub>I2</sub> | P60 to P63 (N-ch open-drain) | -0.3 to +6.5 | V | | | Vı3 | P20 to P27, P121 to P124, P137, P150 to P156, EXCLK, EXCLKS, RESET | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | Output voltage | V <sub>O1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, | -0.3 to EV <sub>DD0</sub> +0.3 | ٧ | | | | P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | | | | V <sub>02</sub> | P20 to P27, P150 to P156 | -0.3 to V <sub>DD</sub> +0.3 Note 2 | ٧ | | Analog input voltage | VAI1 | ANI16 to ANI26 | $-0.3$ to EV <sub>DD0</sub> +0.3 and $-0.3$ to AV <sub>REF</sub> (+) +0.3 $^{\text{Notes 2, 3}}$ | V | | | V <sub>Al2</sub> | ANI0 to ANI14 | $-0.3$ to V <sub>DD</sub> +0.3 and -0.3 to AV <sub>REF</sub> (+) +0.3 $^{\text{Notes 2, 3}}$ | V | - **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it. - 2. Must be 6.5 V or lower. - 3. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. - **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - **2.** $AV_{REF}(+)$ : + side reference voltage of the A/D converter. - 3. Vss : Reference voltage $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (3/5)$ | Items | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | | |------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------|----------------------|---| | Input voltage,<br>high | V <sub>IH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer | 0.8EV <sub>DD0</sub> | | EV <sub>DD0</sub> | V | | | V <sub>IH2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55, | TTL input buffer 4.0 V ≤ EVDD0 ≤ 5.5 V | 2.2 | | EV <sub>DD0</sub> | V | | | | P80, P81, P142, P143 | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V | 2.0 | | EV <sub>DD0</sub> | V | | | | | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 1.5 | | EV <sub>DD0</sub> | V | | | V <sub>IH3</sub> | P20 to P27, P150 to P156 | | 0.7V <sub>DD</sub> | | $V_{DD}$ | ٧ | | | V <sub>IH4</sub> | P60 to P63 | | 0.7EV <sub>DD0</sub> | | 6.0 | ٧ | | | V <sub>IH5</sub> | P121 to P124, P137, EXCLK, EXCL | KS, RESET | 0.8V <sub>DD</sub> | | $V_{DD}$ | ٧ | | Input voltage,<br>low | VIL1 | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer | 0 | | 0.2EV <sub>DD0</sub> | V | | | V <sub>IL2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55, | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0 | | 0.8 | V | | | | P80, P81, P142, P143 | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V | 0 | | 0.5 | V | | | | | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 0 | | 0.32 | V | | | VIL3 | P20 to P27, P150 to P156 | | 0 | | 0.3V <sub>DD</sub> | V | | | V <sub>IL4</sub> | P60 to P63 | | 0 | | 0.3EV <sub>DD0</sub> | ٧ | | | V <sub>IL5</sub> | P121 to P124, P137, EXCLK, EXCLK | KS, RESET | 0 | | 0.2V <sub>DD</sub> | V | Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 is EV<sub>DD0</sub>, even in the N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer. - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C ## **TI/TO Timing** ## **Interrupt Request Input Timing** ## **Key Interrupt Input Timing** # **RESET** Input Timing # (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | d main) Mode | Unit | |--------------------------------------------|-------------------|--------------------------|-----------------------------------------|--------------|--------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 250 | | ns | | | | | $2.4~V \leq EV_{DD0} \leq 5.5~V$ | 500 | | ns | | SCKp high-/low-level width | <b>t</b> кн1, | 4.0 V ≤ EV <sub>DD</sub> | <sub>0</sub> ≤ 5.5 V | tксү1/2 – 24 | | ns | | | t <sub>KL1</sub> | 2.7 V ≤ EV <sub>DD</sub> | 0 ≤ 5.5 V | tkcy1/2 - 36 | | ns | | | | 2.4 V ≤ EV <sub>DD</sub> | ₀ ≤ 5.5 V | tkcy1/2 - 76 | | ns | | SIp setup time (to SCKp↑) Note 1 | tsıĸı | 4.0 V ≤ EV <sub>DD</sub> | <sub>0</sub> ≤ 5.5 V | 66 | | ns | | | | 2.7 V ≤ EV <sub>DD</sub> | 0 ≤ 5.5 V | 66 | | ns | | | | 2.4 V ≤ EV <sub>DD</sub> | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | | ns | | SIp hold time (from SCKp↑) Note 2 | t <sub>KSI1</sub> | | | 38 | | ns | | Delay time from SCKp↓ to SOp output Note 3 | tkso1 | C = 30 pF Note | C = 30 pF Note 4 | | 50 | ns | - **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 4. C is the load capacitance of the SCKp and SOp output lines. Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3). - g: PIM and POM numbers (g = 0, 1, 4, 5, 8, 14) - 2. fmck: Serial array unit operation clock frequency - (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, - n: Channel number (mn = 00 to 03, 10 to 13)) R5F100GAANA, R5F100GCANA, R5F100GDANA, R5F100GEANA, R5F100GFANA, R5F100GHANA, R5F100GHANA, R5F100GKANA, R5F100GKANA, R5F100GKANA, R5F100GKANA R5F101GAANA, R5F101GCANA, R5F101GDANA, R5F101GEANA, R5F101GFANA, R5F101GHANA, R5F101GHANA, R5F101GHANA, R5F101GKANA, R5F101GKANA, R5F101GLANA R5F100GADNA, R5F100GCDNA, R5F100GDDNA, R5F100GEDNA, R5F100GFDNA, R5F100GDNA, R5F100GHDNA, R5F100GJDNA, R5F100GKDNA, R5F100GLDNA R5F101GADNA, R5F101GCDNA, R5F101GDDNA, R5F101GEDNA, R5F101GFDNA, R5F101GGDNA, R5F101GHDNA, R5F101GJDNA, R5F101GKDNA, R5F101GLDNA R5F100GAGNA, R5F100GCGNA, R5F100GDGNA, R5F100GEGNA, R5F100GFGNA, R5F100GHGNA, R5F100GJGNA | JEITA Package code | A Package code RENESAS code | | MASS(TYP.)[g] | |--------------------|-----------------------------|---------------------------|---------------| | P-HWQFN48-7x7-0.50 | PWQN0048KB-A | 48PJN-A<br>P48K8-50-5B4-6 | 0.13 | | Referance | Dimens | sion in Mil | limeters | |----------------|--------|-------------|----------| | Symbol | Min | Nom | Max | | D | 6.95 | 7.00 | 7.05 | | Е | 6.95 | 7.00 | 7.05 | | А | | | 0.80 | | A <sub>1</sub> | 0.00 | | | | b | 0.18 | 0.25 | 0.30 | | е | | 0.50 | | | Lp | 0.30 | 0.40 | 0.50 | | Х | | | 0.05 | | у | | | 0.05 | | Z <sub>D</sub> | | 0.75 | | | Z <sub>E</sub> | | 0.75 | | | C <sub>2</sub> | 0.15 | 0.20 | 0.25 | | D <sub>2</sub> | | 5.50 | _ | | E <sub>2</sub> | _ | 5.50 | _ | ©2013 Renesas Electronics Corporation. All rights reserved. ### 4.12 80-pin Products R5F100MFAFA, R5F100MGAFA, R5F100MHAFA, R5F100MJAFA, R5F100MKAFA, R5F100MLAFA R5F101MFAFA, R5F101MGAFA, R5F101MHAFA, R5F101MJAFA, R5F101MKAFA, R5F101MLAFA R5F100MFDFA, R5F100MGDFA, R5F100MHDFA, R5F100MJDFA, R5F100MKDFA, R5F101MLDFA R5F101MFDFA, R5F101MGDFA, R5F101MHDFA, R5F101MJDFA, R5F101MKDFA, R5F101MLDFA R5F100MFGFA, R5F100MGGFA, R5F100MHGFA, R5F100MJGFA | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |---------------------|--------------|----------------|-----------------| | P-LQFP80-14x14-0.65 | PLQP0080JB-E | P80GC-65-UBT-2 | 0.69 | S detail of lead end | Referance | Dimension in Millimeters | | | | |-----------|--------------------------|-------|-------|--| | Symbol | Min | Nom | Max | | | D | 13.80 | 14.00 | 14.20 | | | Е | 13.80 | 14.00 | 14.20 | | | HD | 17.00 | 17.20 | 17.40 | | | HE | 17.00 | 17.20 | 17.40 | | | Α | | | 1.70 | | | A1 | 0.05 | 0.125 | 0.20 | | | A2 | 1.35 | 1.40 | 1.45 | | | A3 | | 0.25 | | | | bp | 0.26 | 0.32 | 0.38 | | | С | 0.10 | 0.145 | 0.20 | | | L | | 0.80 | | | | Lp | 0.736 | 0.886 | 1.036 | | | L1 | 1.40 | 1.60 | 1.80 | | | θ | 0° | 3° | 8° | | | е | | 0.65 | | | | х | | | 0.13 | | | У | | | 0.10 | | | ZD | | 0.825 | | | | ZE | | 0.825 | | | © 2012 Renesas ElectronicsCorporation. All rights reserved. R5F100PFAFA, R5F100PGAFA, R5F100PHAFA, R5F100PJAFA, R5F100PKAFA, R5F100PLAFA R5F101PFAFA, R5F101PGAFA, R5F101PHAFA, R5F101PJAFA, R5F101PKAFA, R5F101PLAFA R5F100PFDFA, R5F100PGDFA, R5F100PHDFA, R5F100PJDFA, R5F100PKDFA, R5F101PLDFA R5F101PFDFA, R5F101PGDFA, R5F101PHDFA, R5F101PJDFA, R5F101PKDFA, R5F101PLDFA R5F100PFGFA, R5F100PGGFA, R5F100PHGFA, R5F100PJGFA | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |----------------------|--------------|-----------------|-----------------| | P-LQFP100-14x20-0.65 | PLQP0100JC-A | P100GF-65-GBN-1 | 0.92 | © 2012 Renesas Electronics Corporation. All rights reserved. | | | Description | | |------|--------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | Date | Page | Summary | | 3.00 | Aug 02, 2013 | 81 | Modification of figure of AC Timing Test Points | | | | 81 | Modification of description and note 3 in (1) During communication at same potential (UART mode) | | | | 83 | Modification of description in (2) During communication at same potential (CSI mode) | | | | 84 | Modification of description in (3) During communication at same potential (CSI mode) | | | | 85 | Modification of description in (4) During communication at same potential (CSI mode) (1/2) | | | | 86 | Modification of description in (4) During communication at same potential (CSI mode) (2/2) | | | | 88 | Modification of table in (5) During communication at same potential (simplified I <sup>2</sup> C mode) (1/2) | | | | 89 | Modification of table and caution in (5) During communication at same potential (simplified I <sup>2</sup> C mode) (2/2) | | | | 91 | Modification of table and notes 1 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) | | | | 92, 93 | Modification of table and notes 2 to 7 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) | | | | 94 | Modification of remarks 1 to 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) | | | | 95 | Modification of table in (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (1/2) | | | | 96 | Modification of table and caution in (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (2/2) | | | | 97 | Modification of table in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3) | | | | 98 | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3) | | | | 99 | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3) | | | | 100 | Modification of remarks 3 and 4 in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3) | | | | 102 | Modification of table in (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/2) | | | | 103 | Modification of table and caution in (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/2) | | | | 106 | Modification of table in (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (1/2) | | | | 107 | Modification of table, note 1, and caution in (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (2/2) | | | | 109 | Addition of (1) I <sup>2</sup> C standard mode | | | | 111 | Addition of (2) I <sup>2</sup> C fast mode | | | | 112 | Addition of (3) I <sup>2</sup> C fast mode plus | | | | 112 | Modification of IICA serial transfer timing | | | | 113 | Addition of table in 2.6.1 A/D converter characteristics | | | | 113 | Modification of description in 2.6.1 (1) | | | | 114 | Modification of notes 3 to 5 in 2.6.1 (1) | | | | 115 | Modification of description and notes 2, 4, and 5 in 2.6.1 (2) | | | | 116 | Modification of description and notes 3 and 4 in 2.6.1 (3) | | | | 117 | Modification of description and notes 3 and 4 in 2.6.1 (4) | | | | Description | | |------|--------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | Date | Page | Summary | | 3.00 | Aug 02, 2013 | 163 | Modification of table in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (1/2) | | | | 164, 165 | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (2/2) | | | | 166 | Modification of table in 3.5.2 Serial interface IICA | | | | 166 | Modification of IICA serial transfer timing | | | | 167 | Addition of table in 3.6.1 A/D converter characteristics | | | | 167, 168 | Modification of table and notes 3 and 4 in 3.6.1 (1) | | | | 169 | Modification of description in 3.6.1 (2) | | | | 170 | Modification of description and note 3 in 3.6.1 (3) | | | | 171 | Modification of description and notes 3 and 4 in 3.6.1 (4) | | | | 172 | Modification of table and note in 3.6.3 POR circuit characteristics | | | | 173 | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode | | | | 173 | Modification from Supply Voltage Rise Time to 3.6.5 Power supply voltage rising slope characteristics | | | | 174 | Modification of 3.9 Dedicated Flash Memory Programmer Communication (UART) | | | | 175 | Modification of table, figure, and remark in 3.10 Timing Specs for Switching Flash Memory Programming Modes | | 3.10 | Nov 15, 2013 | 123 | Caution 4 added. | | | | 125 | Note for operating ambient temperature in 3.1 Absolute Maximum Ratings deleted. | | 3.30 | Mar 31, 2016 | | Modification of the position of the index mark in 25-pin plastic WFLGA (3 $\times$ 3 mm, 0.50 mm pitch) of 1.3.3 25-pin products | | | | | Modification of power supply voltage in 1.6 Outline of Functions [20-pin, 24-pin, 25-pin, 30-pin, 32-pin, 36-pin products] | | | | | Modification of power supply voltage in 1.6 Outline of Functions [40-pin, 44-pin, 48-pin, 52-pin, 64-pin products] | | | | | Modification of power supply voltage in 1.6 Outline of Functions [80-pin, 100-pin, 128-pin products] | | | | | ACK corrected to ACK | | | | | ACK corrected to ACK | All trademarks and registered trademarks are the property of their respective owners. SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan. Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.