

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 32KB (32K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 2K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-LQFP                                                                         |
| Supplier Device Package    | 48-LFQFP (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100gcdfb-x0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 1-1. List of Ordering Part Numbers

(11/12)

| Pin count | Package                                                | Data flash     | Fields of<br>Application | Ordering Part Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------|--------------------------------------------------------|----------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 100 pins  | 100-pin plastic<br>LFQFP (14 × 14<br>mm, 0.5 mm pitch) | Mounted        | А                        | R5F100PFAFB#V0, R5F100PGAFB#V0, R5F100PHAFB#V0, R5F100PJAFB#V0, R5F100PKAFB#V0, R5F100PLAFB#V0 R5F100PFAFB#X0, R5F100PGAFB#X0, R5F100PHAFB#X0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           |                                                        |                | D                        | R5F100PJAFB#X0, R5F100PKAFB#X0, R5F100PLAFB#X0<br>R5F100PFDFB#V0, R5F100PGDFB#V0, R5F100PHDFB#V0,<br>R5F100PJDFB#V0, R5F100PKDFB#V0, R5F100PLDFB#V0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|           |                                                        |                |                          | R5F100PFDFB#X0, R5F100PGDFB#X0, R5F100PHDFB#X0, R5F100PJDFB#X0, R5F100PKDFB#X0, R5F100PLDFB#X0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           |                                                        |                | G                        | R5F100PFGFB#V0, R5F100PGGFB#V0, R5F100PHGFB#V0, R5F100PJGFB#V0 R5F100PFGFB#X0, R5F100PGGFB#X0, R5F100PHGFB#X0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           |                                                        | Not<br>mounted | A                        | R5F100PJGFB#X0  R5F101PFAFB#V0, R5F101PGAFB#V0, R5F101PHAFB#V0, R5F101PJAFB#V0, R5F101PKAFB#V0, R5F101PLAFB#V0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           |                                                        |                |                          | R5F101PFAFB#X0, R5F101PGAFB#X0, R5F101PHAFB#X0, R5F101PJAFB#X0, R5F101PKAFB#X0, R5F101PLAFB#X0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           |                                                        |                | D                        | R5F101PFDFB#V0, R5F101PGDFB#V0, R5F101PHDFB#V0, R5F101PJDFB#V0, R5F101PKDFB#V0, R5F101PLDFB#V0 R5F101PFDFB#X0, R5F101PGDFB#X0, R5F101PHDFB#X0, |
|           |                                                        |                |                          | R5F101PJDFB#X0, R5F101PKDFB#X0, R5F101PLDFB#X0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           | 100-pin plastic<br>LQFP (14 × 20 mm,<br>0.65 mm pitch) | Mounted        | A                        | R5F100PFAFA#V0, R5F100PGAFA#V0, R5F100PHAFA#V0, R5F100PJAFA#V0, R5F100PKAFA#V0, R5F100PLAFA#V0 R5F100PFAFA#X0, R5F100PGAFA#X0, R5F100PHAFA#X0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           |                                                        |                | D                        | R5F100PJAFA#X0, R5F100PKAFA#X0, R5F100PLAFA#X0<br>R5F100PFDFA#V0, R5F100PGDFA#V0, R5F100PHDFA#V0,<br>R5F100PJDFA#V0, R5F100PKDFA#V0, R5F100PLDFA#V0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|           |                                                        |                | G                        | R5F100PFDFA#X0, R5F100PGDFA#X0, R5F100PHDFA#X0, R5F100PJDFA#X0, R5F100PKDFA#X0, R5F100PLDFA#X0 R5F100PFGFA#V0, R5F100PGGFA#V0, R5F100PHGFA#V0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           |                                                        |                | G                        | R5F100PFGFA#V0, R5F100PGGFA#V0, R5F100PHGFA#V0, R5F100PFGFA#V0 R5F100PFGFA#X0, R5F100PGGFA#X0, R5F100PHGFA#X0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           |                                                        |                |                          | R5F100PJGFA#X0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           |                                                        | Not            | Α                        | R5F101PFAFA#V0, R5F101PGAFA#V0, R5F101PHAFA#V0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|           |                                                        | mounted        |                          | R5F101PJAFA#V0, R5F101PKAFA#V0, R5F101PLAFA#V0 R5F101PFAFA#X0, R5F101PGAFA#X0, R5F101PHAFA#X0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           |                                                        |                | D                        | R5F101PJAFA#X0, R5F101PKAFA#X0, R5F101PLAFA#X0 R5F101PFDFA#V0, R5F101PGDFA#V0, R5F101PHDFA#V0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           |                                                        |                |                          | R5F101PJDFA#V0, R5F101PKDFA#V0, R5F101PLDFA#V0<br>R5F101PFDFA#X0, R5F101PGDFA#X0, R5F101PHDFA#X0,<br>R5F101PJDFA#X0, R5F101PKDFA#X0, R5F101PLDFA#X0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



#### 1.3.5 32-pin products

• 32-pin plastic HWQFN (5 × 5 mm, 0.5 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

- Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.
- 3. It is recommended to connect an exposed die pad to  $V_{\mbox{\scriptsize ss}}.$

#### 1.3.13 100-pin products

• 100-pin plastic LQFP (14 × 14 mm, 0.5 mm pitch)



- Cautions 1. Make EVsso, EVss1 pins the same potential as Vss pin.
  - 2. Make VDD pin the potential that is higher than EVDD0, EVDD1 pins (EVDD0 = EVDD1).
  - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).
- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub>, EV<sub>DDO</sub> and EV<sub>DD1</sub> pins and connect the Vss, EV<sub>SS0</sub> and EV<sub>SS1</sub> pins to separate ground lines.
  - **3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to **Figure 4-8 Format of Peripheral I/O Redirection Register** (**PIOR**) in the RL78/G13 User's Manual.

### 1.5.2 24-pin products



### 1.5.3 25-pin products



Absolute Maximum Ratings (TA = 25°C) (2/2)

| Parameter            | Symbols          |                              | Conditions                                                                                                                                                                                          | Ratings     | Unit |
|----------------------|------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, high | Іон1             | Per pin                      | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P130, P140 to<br>P147 | -40         | mA   |
|                      |                  | Total of all pins<br>-170 mA | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145                                                                                              | -70         | mA   |
|                      |                  |                              | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147                                                        | -100        | mA   |
|                      | <b>І</b> ОН2     | Per pin                      | P20 to P27, P150 to P156                                                                                                                                                                            | -0.5        | mA   |
|                      |                  | Total of all pins            |                                                                                                                                                                                                     | -2          | mA   |
| Output current, low  | IOL1             | Per pin                      | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147                      | 40          | mA   |
|                      |                  | Total of all pins<br>170 mA  | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145                                                                                              | 70          | mA   |
|                      |                  |                              | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147                                                        | 100         | mA   |
|                      | l <sub>OL2</sub> | Per pin                      | P20 to P27, P150 to P156                                                                                                                                                                            | 1           | mA   |
|                      |                  | Total of all pins            |                                                                                                                                                                                                     | 5           | mA   |
| Operating ambient    | TA               | In normal operation mode     |                                                                                                                                                                                                     | -40 to +85  | °C   |
| temperature          |                  | In flash memory              | programming mode                                                                                                                                                                                    |             |      |
| Storage temperature  | T <sub>stg</sub> |                              |                                                                                                                                                                                                     | -65 to +150 | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- Notes 1. Total current flowing into V<sub>DD</sub> and EV<sub>DDO</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DDO</sub> or V<sub>SS</sub>, EV<sub>SSO</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$   $2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 16 \text{ MHz}$  LS (low-speed main) mode:  $1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 8 \text{ MHz}$ 

LV (low-voltage main) mode: 1.6 V  $\leq$  VDD  $\leq$  5.5 V @ 1 MHz to 4 MHz

- **8.** Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C

- **6.** Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
- 8. Current flowing only during data flash rewrite.
- 9. Current flowing only during self programming.
- 10. For shift time to the SNOOZE mode, see 18.3.3 SNOOZE mode.
- Remarks 1. fil: Low-speed on-chip oscillator clock frequency
  - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 3. fclk: CPU/peripheral hardware clock frequency
  - **4.** Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



#### **UART** mode connection diagram (during communication at same potential)



## UART mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)

2. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13))

# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

### 2.5.2 Serial interface IICA

### (1) I2C standard mode

(Ta = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                        | Symbol       | Conditions                        |                                                                | , , | h-speed<br>Mode | ,    | /-speed<br>Mode | ,    | -voltage<br>Mode | Unit |
|----------------------------------|--------------|-----------------------------------|----------------------------------------------------------------|-----|-----------------|------|-----------------|------|------------------|------|
|                                  |              |                                   |                                                                |     | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SCLA0 clock frequency            | fscL         | Standard                          | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 0   | 100             | 0    | 100             | 0    | 100              | kHz  |
|                                  |              | mode:                             | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              | 0   | 100             | 0    | 100             | 0    | 100              | kHz  |
|                                  |              | fc∟k≥ 1 MHz                       | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              | 0   | 100             | 0    | 100             | 0    | 100              | kHz  |
|                                  |              |                                   | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              | _   | _               | 0    | 100             | 0    | 100              | kHz  |
| Setup time of restart            | tsu:sta      | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7 |                 | 4.7  |                 | 4.7  |                  | μS   |
| condition                        |              | 1.8 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7 |                 | 4.7  |                 | 4.7  |                  | μS   |
|                                  |              | 1.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7 |                 | 4.7  |                 | 4.7  |                  | μS   |
|                                  |              | 1.6 V ≤ EV <sub>DD0</sub> ≤       | ≤ 5.5 V                                                        | _   | _               | 4.7  |                 | 4.7  |                  | μS   |
| Hold time <sup>Note 1</sup>      | thd:STA      | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.0 |                 | 4.0  |                 | 4.0  |                  | μS   |
|                                  |              | 1.8 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.0 |                 | 4.0  |                 | 4.0  |                  | μS   |
|                                  |              | 1.7 V ≤ EV <sub>DD0</sub> :       | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              |     |                 | 4.0  |                 | 4.0  |                  | μS   |
|                                  |              | 1.6 V ≤ EV <sub>DD0</sub> ≤       | ≤ 5.5 V                                                        | _   | _               | 4.0  |                 | 4.0  |                  | μS   |
| Hold time when SCLA0 =           | tLOW         | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7 |                 | 4.7  |                 | 4.7  |                  | μS   |
| "L"                              |              | 1.8 V ≤ EV <sub>DD0</sub> :       | 4.7                                                            |     | 4.7             |      | 4.7             |      | μS               |      |
|                                  |              | $1.7~V \leq EV_{DD0} \leq 5.5~V$  |                                                                | 4.7 |                 | 4.7  |                 | 4.7  |                  | μS   |
|                                  |              | 1.6 V ≤ EV <sub>DD0</sub> ≤       | ≤ 5.5 V                                                        | _   | _               | 4.7  |                 | 4.7  |                  | μS   |
| Hold time when SCLA0 =           | tніgн        | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.0 |                 | 4.0  |                 | 4.0  |                  | μS   |
| "H"                              |              | 1.8 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.0 |                 | 4.0  |                 | 4.0  |                  | μS   |
|                                  |              | 1.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.0 |                 | 4.0  |                 | 4.0  |                  | μS   |
|                                  |              | 1.6 V ≤ EV <sub>DD0</sub> ≤       | ≤ 5.5 V                                                        | -   | _               | 4.0  |                 | 4.0  |                  | μS   |
| Data setup time                  | tsu:dat      | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 250 |                 | 250  |                 | 250  |                  | ns   |
| (reception)                      |              | 1.8 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 250 |                 | 250  |                 | 250  |                  | ns   |
|                                  |              | 1.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 250 |                 | 250  |                 | 250  |                  | ns   |
|                                  |              | 1.6 V ≤ EV <sub>DD0</sub> ≤       | ≤ 5.5 V                                                        | _   | _               | 250  |                 | 250  |                  | ns   |
| Data hold time                   | thd:dat      | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 0   | 3.45            | 0    | 3.45            | 0    | 3.45             | μS   |
| (transmission) <sup>Note 2</sup> |              | 1.8 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 0   | 3.45            | 0    | 3.45            | 0    | 3.45             | μS   |
|                                  |              | 1.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 0   | 3.45            | 0    | 3.45            | 0    | 3.45             | μS   |
|                                  |              | 1.6 V ≤ EV <sub>DD0</sub> ≤       | ≤ 5.5 V                                                        | _   | _               | 0    | 3.45            | 0    | 3.45             | μS   |
| Setup time of stop               | tsu:sto      | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.0 |                 | 4.0  |                 | 4.0  |                  | μS   |
| condition                        |              | 1.8 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.0 |                 | 4.0  |                 | 4.0  |                  | μS   |
|                                  |              | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                                                                | 4.0 |                 | 4.0  |                 | 4.0  |                  | μS   |
|                                  |              | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                                                                |     | _               | 4.0  |                 | 4.0  |                  | μS   |
| Bus-free time                    | <b>t</b> BUF | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7 |                 | 4.7  |                 | 4.7  |                  | μS   |
|                                  |              | 1.8 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7 |                 | 4.7  |                 | 4.7  |                  | μS   |
|                                  |              | 1.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7 |                 | 4.7  |                 | 4.7  |                  | μS   |
|                                  | <u> </u>     | 1.6 V ≤ EV <sub>DD0</sub> ≤       | ≤ 5.5 V                                                        |     |                 | 4.7  |                 | 4.7  |                  | μS   |

(Notes, Caution and Remark are listed on the next page.)



- **Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).
  - 2. This value is indicated as a ratio (%FSR) to the full-scale value.
  - **3.** When  $AV_{REFP} < V_{DD}$ , the MAX. values are as follows.
    - Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AV<sub>REFP</sub> =  $V_{DD}$ .
    - Zero-scale error/Full-scale error: Add  $\pm 0.05\%FSR$  to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
    - Integral linearity error/ Differential linearity error: Add  $\pm 0.5$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
  - **4.** Values when the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).
  - 5. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics.



#### (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter     | Symbol                         |                                  | Condit                                                                                                          | ions                                                                                                   | HS (high-spee  | ed main) Mode | Unit |
|---------------|--------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------|---------------|------|
|               |                                |                                  |                                                                                                                 |                                                                                                        | MIN.           | MAX.          |      |
| Transfer rate |                                | Transmission                     | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$                                                            |                                                                                                        |                | Note 1        | bps  |
|               |                                |                                  | V, $2.7~V \leq V_b \leq 4.0~V$                                                                                  | Theoretical value of the maximum transfer rate $C_b = 50 \ pF, \ R_b = 1.4 \ k\Omega, \ V_b = 2.7 \ V$ |                | 2.6 Note 2    | Mbps |
|               |                                |                                  | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0$                                                               |                                                                                                        |                | Note 3        | bps  |
|               | V,                             | $V,$ $2.3~V \leq V_b \leq 2.7~V$ | Theoretical value of the maximum transfer rate $C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega, \ V_b = 2.3 \ V$          |                                                                                                        | 1.2 Note 4     | Mbps          |      |
|               |                                |                                  | 2.4 V ≤ EV <sub>DD0</sub> < 3.3                                                                                 |                                                                                                        |                | Note 5        | bps  |
|               | $V,$ $1.6~V \le V_b \le 2.0~V$ |                                  | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF},  R_b = 5.5 \text{ k}\Omega,  V_b = 1.6  V$ |                                                                                                        | 0.43<br>Note 6 | Mbps          |      |

**Notes 1.** The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  EV<sub>DD0</sub>  $\leq$  5.5 V and 2.7 V  $\leq$  V<sub>b</sub>  $\leq$  4.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$
 [bps]

$$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.2}{V_b})}\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- 2. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.
- 3. The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV<sub>DDO</sub> < 4.0 V and 2.4 V  $\leq$  V<sub>b</sub>  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times ln (1 - \frac{2.0}{V_b})\} \times 3}$$
 [bps]

$$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.0}{V_b})}\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.



# CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 00, 01, 02, 10, 12, 13), n: Channel number (n = 0, 2), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

**2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

**2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

## (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (2/2) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                     | Symbol  | Conditions                                                                                                                                                 | HS (high-s <sub>i</sub>            | ,    | Unit |
|-------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|------|
|                               |         |                                                                                                                                                            | MIN.                               | MAX. |      |
| Data setup time (reception)   | tsu:dat | $\begin{aligned} 4.0 & \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b = 50 & \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$        | 1/f <sub>MCK</sub> + 340<br>Note 2 |      | ns   |
|                               |         | $ \begin{aligned} 2.7 & V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 & V \leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $              | 1/f <sub>MCK</sub> + 340<br>Note 2 |      | ns   |
|                               |         | $ \begin{aligned} 4.0 & \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b = 100 \ pF, \ R_b = 2.8 \ k\Omega \end{aligned} $       | 1/f <sub>MCK</sub> + 760<br>Note 2 |      | ns   |
|                               |         | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $    | 1/f <sub>MCK</sub> + 760<br>Note 2 |      | ns   |
|                               |         | $ \begin{aligned} &2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{aligned} $    | 1/f <sub>MCK</sub> + 570<br>Note 2 |      | ns   |
| Data hold time (transmission) | thd:dat | $\begin{aligned} 4.0 & \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$        | 0                                  | 770  | ns   |
|                               |         | $ \begin{aligned} 2.7 & V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 & V \leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $              | 0                                  | 770  | ns   |
|                               |         | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $ | 0                                  | 1420 | ns   |
|                               |         | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $    | 0                                  | 1420 | ns   |
|                               |         | $ \begin{aligned} &2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{aligned} $    | 0                                  | 1215 | ns   |

**Notes 1.** The value must also be equal to or less than fmck/4.

2. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

### 3.6 Analog Characteristics

#### 3.6.1 A/D converter characteristics

Classification of A/D converter characteristics

|                            |                                | Reference Voltage           |                                          |
|----------------------------|--------------------------------|-----------------------------|------------------------------------------|
|                            | Reference voltage (+) = AVREFP | Reference voltage (+) = VDD | Reference voltage (+) = V <sub>BGR</sub> |
| Input channel              | Reference voltage (–) = AVREFM | Reference voltage (-) = Vss | Reference voltage (–) = AVREFM           |
| ANI0 to ANI14              | Refer to <b>3.6.1 (1)</b> .    | Refer to <b>3.6.1 (3)</b> . | Refer to <b>3.6.1 (4)</b> .              |
| ANI16 to ANI26             | Refer to <b>3.6.1 (2)</b> .    |                             |                                          |
| Internal reference voltage | Refer to <b>3.6.1 (1)</b> .    |                             | _                                        |
| Temperature sensor output  |                                |                             |                                          |
| voltage                    |                                |                             |                                          |

(1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage

(TA = -40 to +105°C, 2.4 V  $\leq$  AVREFP  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                              | Symbol                         | Conditions                                                                                         |                                                                     |                                    | TYP. | MAX.   | Unit |
|----------------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------|------|--------|------|
| Resolution                             | RES                            |                                                                                                    |                                                                     | 8                                  |      | 10     | bit  |
| Overall error <sup>Note 1</sup>        | AINL                           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                   | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq 5.5 \text{ V}$     |                                    | 1.2  | ±3.5   | LSB  |
| Conversion time                        | tconv                          | 10-bit resolution                                                                                  | $3.6~V \leq V_{DD} \leq 5.5~V$                                      | 2.125                              |      | 39     | μs   |
|                                        |                                | Target pin: ANI2 to ANI14                                                                          | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$                    | 3.1875                             |      | 39     | μS   |
|                                        |                                |                                                                                                    | $2.4~V \leq V_{DD} \leq 5.5~V$                                      | 17                                 |      | 39     | μs   |
|                                        |                                | 10-bit resolution                                                                                  | $3.6~V \leq V_{DD} \leq 5.5~V$                                      | 2.375                              |      | 39     | μs   |
|                                        | Target pin: Internal reference | $2.7~V \leq V_{DD} \leq 5.5~V$                                                                     | 3.5625                                                              |                                    | 39   | μs     |      |
|                                        |                                | voltage, and temperature<br>sensor output voltage (HS<br>(high-speed main) mode)                   | $2.4~V \leq V \text{DD} \leq 5.5~V$                                 | 17                                 |      | 39     | μs   |
| Zero-scale error <sup>Notes 1, 2</sup> | Ezs                            | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                   | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |                                    |      | ±0.25  | %FSR |
| Full-scale error <sup>Notes 1, 2</sup> | Ers                            | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                   | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |                                    |      | ±0.25  | %FSR |
| Integral linearity error               | ILE                            | 10-bit resolution AVREFP = VDD Note 3                                                              | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |                                    |      | ±2.5   | LSB  |
| Differential linearity error           | DLE                            | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                   | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |                                    |      | ±1.5   | LSB  |
| Analog input voltage                   | VAIN                           | ANI2 to ANI14  Internal reference voltage output  (2.4 V ≤ VDD ≤ 5.5 V, HS (high-speed main) mode) |                                                                     | 0                                  |      | AVREFP | V    |
|                                        |                                |                                                                                                    |                                                                     | V <sub>BGR</sub> <sup>Note 4</sup> |      |        | V    |
|                                        |                                | Temperature sensor output vo<br>(2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high                           | V <sub>TMPS25</sub> Note 4                                          |                                    |      | V      |      |

(Notes are listed on the next page.)



#### 3.6.4 LVD circuit characteristics

### LVD Detection Voltage of Reset Mode and Interrupt Mode

(Ta = -40 to +105°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter   |                      | Symbol            | Conditions             | MIN. | TYP. | MAX. | Unit |
|-------------|----------------------|-------------------|------------------------|------|------|------|------|
| Detection   | Supply voltage level | V <sub>LVD0</sub> | Power supply rise time | 3.90 | 4.06 | 4.22 | V    |
| voltage     |                      |                   | Power supply fall time | 3.83 | 3.98 | 4.13 | V    |
|             |                      | V <sub>LVD1</sub> | Power supply rise time | 3.60 | 3.75 | 3.90 | V    |
|             |                      |                   | Power supply fall time | 3.53 | 3.67 | 3.81 | V    |
|             |                      | V <sub>LVD2</sub> | Power supply rise time | 3.01 | 3.13 | 3.25 | V    |
|             |                      |                   | Power supply fall time | 2.94 | 3.06 | 3.18 | V    |
|             |                      | V <sub>LVD3</sub> | Power supply rise time | 2.90 | 3.02 | 3.14 | V    |
|             |                      |                   | Power supply fall time | 2.85 | 2.96 | 3.07 | V    |
|             |                      | V <sub>LVD4</sub> | Power supply rise time | 2.81 | 2.92 | 3.03 | V    |
|             |                      |                   | Power supply fall time | 2.75 | 2.86 | 2.97 | V    |
|             |                      | V <sub>LVD5</sub> | Power supply rise time | 2.70 | 2.81 | 2.92 | V    |
|             |                      |                   | Power supply fall time | 2.64 | 2.75 | 2.86 | V    |
|             |                      | V <sub>LVD6</sub> | Power supply rise time | 2.61 | 2.71 | 2.81 | V    |
|             |                      |                   | Power supply fall time | 2.55 | 2.65 | 2.75 | V    |
|             |                      | V <sub>LVD7</sub> | Power supply rise time | 2.51 | 2.61 | 2.71 | V    |
|             |                      |                   | Power supply fall time | 2.45 | 2.55 | 2.65 | V    |
| Minimum p   | ulse width           | tLW               |                        | 300  |      |      | μS   |
| Detection d | elay time            |                   |                        |      |      | 300  | μS   |

### **LVD Detection Voltage of Interrupt & Reset Mode**

(Ta = -40 to +105°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter           | Symbol             | Cor                         | Conditions                   |      |      |      | Unit |
|---------------------|--------------------|-----------------------------|------------------------------|------|------|------|------|
| Interrupt and reset | V <sub>LVDD0</sub> | VPOC2, VPOC1, VPOC0 = 0, 1, | 1, falling reset voltage     | 2.64 | 2.75 | 2.86 | V    |
| mode                | VLVDD1             | LVIS1, LVIS0 = 1, (         | Rising release reset voltage | 2.81 | 2.92 | 3.03 | V    |
|                     |                    |                             | Falling interrupt voltage    | 2.75 | 2.86 | 2.97 | V    |
|                     | V <sub>LVDD2</sub> | LVIS1, LVIS0 = 0,           | Rising release reset voltage | 2.90 | 3.02 | 3.14 | V    |
|                     |                    |                             | Falling interrupt voltage    | 2.85 | 2.96 | 3.07 | V    |
|                     | VLVDD3             | LVIS1, LVIS0 = 0, (         | Rising release reset voltage | 3.90 | 4.06 | 4.22 | V    |
|                     |                    |                             | Falling interrupt voltage    | 3.83 | 3.98 | 4.13 | V    |

|      |              | Description |                                                                                                                                                     |  |
|------|--------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev. | Date         | Page        | Summary                                                                                                                                             |  |
| 3.00 | Aug 02, 2013 | 163         | Modification of table in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (1/2)                      |  |
|      |              | 164, 165    | Modification of table, note 1, and caution in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode) (2/2) |  |
|      |              | 166         | Modification of table in 3.5.2 Serial interface IICA                                                                                                |  |
|      |              | 166         | Modification of IICA serial transfer timing                                                                                                         |  |
|      |              | 167         | Addition of table in 3.6.1 A/D converter characteristics                                                                                            |  |
|      |              | 167, 168    | Modification of table and notes 3 and 4 in 3.6.1 (1)                                                                                                |  |
|      |              | 169         | Modification of description in 3.6.1 (2)                                                                                                            |  |
|      |              | 170         | Modification of description and note 3 in 3.6.1 (3)                                                                                                 |  |
|      |              | 171         | Modification of description and notes 3 and 4 in 3.6.1 (4)                                                                                          |  |
|      |              | 172         | Modification of table and note in 3.6.3 POR circuit characteristics                                                                                 |  |
|      |              | 173         | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode                                                                            |  |
|      |              | 173         | Modification from Supply Voltage Rise Time to 3.6.5 Power supply voltage rising slope characteristics                                               |  |
|      |              | 174         | Modification of 3.9 Dedicated Flash Memory Programmer Communication (UART)                                                                          |  |
|      |              | 175         | Modification of table, figure, and remark in 3.10 Timing Specs for Switching Flash Memory Programming Modes                                         |  |
| 3.10 | Nov 15, 2013 | 123         | Caution 4 added.                                                                                                                                    |  |
|      |              | 125         | Note for operating ambient temperature in 3.1 Absolute Maximum Ratings deleted.                                                                     |  |
| 3.30 | Mar 31, 2016 |             | Modification of the position of the index mark in 25-pin plastic WFLGA (3 $\times$ 3 mm, 0.50 mm pitch) of 1.3.3 25-pin products                    |  |
|      |              |             | Modification of power supply voltage in 1.6 Outline of Functions [20-pin, 24-pin, 25-pin, 30-pin, 32-pin, 36-pin products]                          |  |
|      |              |             | Modification of power supply voltage in 1.6 Outline of Functions [40-pin, 44-pin, 48-pin, 52-pin, 64-pin products]                                  |  |
|      |              |             | Modification of power supply voltage in 1.6 Outline of Functions [80-pin, 100-pin, 128-pin products]                                                |  |
|      |              |             | ACK corrected to ACK                                                                                                                                |  |
|      |              |             | ACK corrected to ACK                                                                                                                                |  |

All trademarks and registered trademarks are the property of their respective owners.

SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.

Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.

#### NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE: Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.