

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 32KB (32K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 2K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 2.4V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-LQFP                                                                         |
| Supplier Device Package    | 48-LFQFP (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100gcgfb-x0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

RL78/G13 1. OUTLINE

#### 1.3.5 32-pin products

• 32-pin plastic HWQFN (5 × 5 mm, 0.5 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

- Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.
- 3. It is recommended to connect an exposed die pad to  $V_{\mbox{\scriptsize ss}}.$

RL78/G13 1. OUTLINE

#### 1.5.13 100-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

RL78/G13 1. OUTLINE

[80-pin, 100-pin, 128-pin products]

Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

(1/2)

|                   | Itam                                         | 90                                                                                                                                                                                                                                                      | nin                                                 | 100                                                                                                                                             | nin                                                    | 100                          | (1/2)                                         |  |  |
|-------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------|-----------------------------------------------|--|--|
|                   | Item                                         | 80-<br>R5F100Mx                                                                                                                                                                                                                                         | R5F101Mx                                            | R5F100Px                                                                                                                                        | -pin<br>R5F101Px                                       | R5F100Sx                     | -pin<br>R5F101Sx                              |  |  |
| Code flash me     | emory (KB)                                   |                                                                                                                                                                                                                                                         | 512                                                 |                                                                                                                                                 | o 512                                                  |                              | to 512                                        |  |  |
| Data flash me     | - , ,                                        | 8                                                                                                                                                                                                                                                       | =                                                   | 8                                                                                                                                               | =                                                      | 8                            | =                                             |  |  |
| RAM (KB)          |                                              | 8 to 3                                                                                                                                                                                                                                                  | 2 Note 1                                            | 8 to 3                                                                                                                                          | 2 Note 1                                               | 16 to 3                      | 32 Note 1                                     |  |  |
| Address spac      | е                                            | 1 MB                                                                                                                                                                                                                                                    |                                                     | 1                                                                                                                                               |                                                        |                              |                                               |  |  |
| Main system clock | High-speed system clock                      | HS (High-speed<br>HS (High-speed<br>LS (Low-speed                                                                                                                                                                                                       | I main) mode: 1<br>I main) mode: 1<br>main) mode: 1 | external main sys<br>to 20 MHz (V <sub>DD</sub> =<br>to 16 MHz (V <sub>DD</sub> =<br>to 8 MHz (V <sub>DD</sub> =<br>to 4 MHz (V <sub>DD</sub> = | = 2.7 to 5.5 V),<br>= 2.4 to 5.5 V),<br>1.8 to 5.5 V), | (EXCLK)                      |                                               |  |  |
|                   | High-speed on-chip oscillator                | HS (High-speed<br>LS (Low-speed                                                                                                                                                                                                                         | l main) mode: 1<br>main) mode: 1                    | to 32 MHz (V <sub>DD</sub> =<br>to 16 MHz (V <sub>DD</sub> =<br>to 8 MHz (V <sub>DD</sub> =<br>to 4 MHz (V <sub>DD</sub> =                      | = 2.4 to 5.5 V),<br>1.8 to 5.5 V),                     |                              |                                               |  |  |
| Subsystem cl      | ock                                          | XT1 (crystal) os<br>32.768 kHz                                                                                                                                                                                                                          | cillation, externa                                  | l subsystem cloc                                                                                                                                | k input (EXCLKS                                        | 5)                           |                                               |  |  |
| Low-speed or      | n-chip oscillator                            | 15 kHz (TYP.)                                                                                                                                                                                                                                           |                                                     |                                                                                                                                                 |                                                        |                              |                                               |  |  |
| General-purpo     | ose register                                 | $(8-bit register \times 8) \times 4 banks$                                                                                                                                                                                                              |                                                     |                                                                                                                                                 |                                                        |                              |                                               |  |  |
| Minimum insti     | ruction execution time                       | 0.03125 μs (Hig                                                                                                                                                                                                                                         | h-speed on-chip                                     | oscillator: fiн = 3                                                                                                                             | 2 MHz operation                                        | )                            |                                               |  |  |
|                   |                                              | 0.05 μs (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                                   |                                                     |                                                                                                                                                 |                                                        |                              |                                               |  |  |
|                   |                                              | 30.5 <i>μ</i> s (Subsys                                                                                                                                                                                                                                 | stem clock: fsub =                                  | = 32.768 kHz ope                                                                                                                                | ration)                                                |                              |                                               |  |  |
| Instruction se    | t                                            | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                     |                                                                                                                                                 |                                                        |                              |                                               |  |  |
| I/O port          | Total                                        | 7                                                                                                                                                                                                                                                       | '4                                                  | 9                                                                                                                                               | 92                                                     | 1                            | 20                                            |  |  |
|                   | CMOS I/O                                     | (N-ch O.D. I/O                                                                                                                                                                                                                                          | 64<br>[EV <sub>DD</sub> withstand<br>e]: 21)        | (N-ch O.D. I/O                                                                                                                                  | 32<br>[EV <sub>DD</sub> withstand<br>je]: 24)          | (N-ch O.D. I/O               | 10<br>[EV <sub>DD</sub> withstand<br>[e]: 25) |  |  |
|                   | CMOS input                                   | !                                                                                                                                                                                                                                                       | 5                                                   |                                                                                                                                                 | 5                                                      |                              | 5                                             |  |  |
|                   | CMOS output                                  |                                                                                                                                                                                                                                                         | 1                                                   |                                                                                                                                                 | 1                                                      |                              | 1                                             |  |  |
|                   | N-ch O.D. I/O<br>(withstand voltage: 6<br>V) | ,                                                                                                                                                                                                                                                       | 4                                                   |                                                                                                                                                 | 4                                                      |                              | 4                                             |  |  |
| Timer             | 16-bit timer                                 | 12 cha                                                                                                                                                                                                                                                  | nnels                                               | 12 cha                                                                                                                                          | annels                                                 | 16 cha                       | annels                                        |  |  |
|                   | Watchdog timer                               | 1 cha                                                                                                                                                                                                                                                   | nnel                                                | 1 cha                                                                                                                                           | annel                                                  | 1 cha                        | annel                                         |  |  |
|                   | Real-time clock (RTC)                        | 1 cha                                                                                                                                                                                                                                                   | nnel                                                | 1 cha                                                                                                                                           | annel                                                  | 1 cha                        | annel                                         |  |  |
|                   | 12-bit interval timer (IT)                   | 1 cha                                                                                                                                                                                                                                                   | innel                                               | 1 cha                                                                                                                                           | annel                                                  | 1 cha                        | annel                                         |  |  |
|                   | Timer output                                 | 12 channels<br>(PWM outputs:                                                                                                                                                                                                                            | 10 Note 2)                                          | 12 channels<br>(PWM outputs:                                                                                                                    | 10 Note 2)                                             | 16 channels<br>(PWM outputs: | 14 Note 2)                                    |  |  |
|                   | RTC output                                   | 1 channel • 1 Hz (subsyst                                                                                                                                                                                                                               | em clock: fsub =                                    | 32.768 kHz)                                                                                                                                     |                                                        |                              |                                               |  |  |

**Notes 1.** The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xJ, R5F101xJ (x = M, P): Start address FAF00H R5F100xL, R5F101xL (x = M, P, S): Start address F7F00H

For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944).

(Ta = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V) (5/5)

| Items                          | Symbol | Conditio                                                                                                                                                                                   | ns                      |                                       | MIN. | TYP. | MAX. | Unit |
|--------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------------------------|------|------|------|------|
| Input leakage<br>current, high | Ішн1   | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P140 to P147 | Vi = EVDDO              |                                       |      |      | 1    | μΑ   |
|                                | ILIH2  | P20 to P27, P1 <u>37,</u><br>P150 to P156, RESET                                                                                                                                           | $V_I = V_{DD}$          |                                       |      |      | 1    | μΑ   |
|                                | Ішнз   | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS)                                                                                                                                       | VI = VDD                | In input port or external clock input |      |      | 1    | μΑ   |
|                                |        |                                                                                                                                                                                            | In resonator connection |                                       |      |      | 10   | μΑ   |
| Input leakage<br>current, low  | 1ш1    | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P140 to P147 | V <sub>I</sub> = EVsso  |                                       |      |      | -1   | μΑ   |
|                                | ILIL2  | P20 to P27, P137,<br>P150 to P156, RESET                                                                                                                                                   | Vı = Vss                |                                       |      |      | -1   | μΑ   |
|                                | LIL3   | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS)                                                                                                                                       | Vı = Vss                | In input port or external clock input |      |      | -1   | μΑ   |
|                                |        |                                                                                                                                                                                            |                         | In resonator connection               |      |      | -10  | μΑ   |
| On-chip pll-up resistance      | R∪     | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P140 to P147 | Vı = EVsso              | , In input port                       | 10   | 20   | 100  | kΩ   |

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

#### (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products

#### (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (2/2)

| Parameter         | Symbol                 |                        |                            | Conditions                                   |                                            | MIN.                 | TYP. | MAX. | Unit |    |
|-------------------|------------------------|------------------------|----------------------------|----------------------------------------------|--------------------------------------------|----------------------|------|------|------|----|
| Supply            | DD2<br>Note 2          | HALT                   | HS (high-                  | fin = 32 MHz Note 4                          | V <sub>DD</sub> = 5.0 V                    |                      | 0.62 | 1.86 | mA   |    |
| Current<br>Note 1 | Note 2                 | mode                   | speed main)<br>mode Note 7 |                                              | V <sub>DD</sub> = 3.0 V                    |                      | 0.62 | 1.86 | mA   |    |
|                   |                        |                        | mode                       | fih = 24 MHz Note 4                          | V <sub>DD</sub> = 5.0 V                    |                      | 0.50 | 1.45 | mA   |    |
|                   |                        |                        |                            |                                              | V <sub>DD</sub> = 3.0 V                    |                      | 0.50 | 1.45 | mA   |    |
|                   |                        |                        |                            | fih = 16 MHz Note 4                          | V <sub>DD</sub> = 5.0 V                    |                      | 0.44 | 1.11 | mA   |    |
|                   |                        |                        |                            |                                              | V <sub>DD</sub> = 3.0 V                    |                      | 0.44 | 1.11 | mA   |    |
|                   |                        |                        | LS (low-                   | fin = 8 MHz Note 4                           | V <sub>DD</sub> = 3.0 V                    |                      | 290  | 620  | μA   |    |
|                   |                        |                        | speed main)<br>mode Note 7 |                                              | V <sub>DD</sub> = 2.0 V                    |                      | 290  | 620  | μΑ   |    |
|                   |                        |                        | LV (low-                   | f <sub>IH</sub> = 4 MHz <sup>Note 4</sup>    | V <sub>DD</sub> = 3.0 V                    |                      | 440  | 680  | μΑ   |    |
|                   |                        | voltage<br>main) mode  |                            | V <sub>DD</sub> = 2.0 V                      |                                            | 440                  | 680  | μΑ   |      |    |
|                   |                        |                        | HS (high-                  | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input                          |                      | 0.31 | 1.08 | mA   |    |
|                   |                        | LS (low-               | mod                        | mode Note 7                                  | V <sub>DD</sub> = 5.0 V                    | Resonator connection |      | 0.48 | 1.28 | mA |
|                   |                        |                        |                            | $f_{MX} = 20 \text{ MHz}^{Note 3},$          | Square wave input                          |                      | 0.31 | 1.08 | mA   |    |
|                   |                        |                        | V <sub>DD</sub> = 3.0 V    | Resonator connection                         |                                            | 0.48                 | 1.28 | mA   |      |    |
|                   |                        |                        |                            |                                              | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input    |      | 0.21 | 0.63 | mA |
|                   |                        |                        | V <sub>DD</sub> = 5.0 V    | Resonator connection                         |                                            | 0.28                 | 0.71 | mA   |      |    |
|                   |                        |                        |                            | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$   | Square wave input                          |                      | 0.21 | 0.63 | mA   |    |
|                   |                        |                        |                            | V <sub>DD</sub> = 3.0 V                      | Resonator connection                       |                      | 0.28 | 0.71 | mA   |    |
|                   |                        |                        | ,                          | $f_{MX} = 8 MHz^{Note 3},$                   | Square wave input                          |                      | 110  | 360  | μΑ   |    |
|                   |                        |                        | V <sub>DD</sub> = 3.0 V    | Resonator connection                         |                                            | 160                  | 420  | μΑ   |      |    |
|                   |                        |                        |                            | fmx = 8 MHz <sup>Note 3</sup> ,              | Square wave input                          |                      | 110  | 360  | μΑ   |    |
|                   |                        |                        |                            | V <sub>DD</sub> = 2.0 V                      | Resonator connection                       |                      | 160  | 420  | μΑ   |    |
|                   |                        |                        | Subsystem                  | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input                          |                      | 0.28 | 0.61 | μΑ   |    |
|                   |                        |                        | clock<br>operation         | T <sub>A</sub> = -40°C                       | Resonator connection                       |                      | 0.47 | 0.80 | μΑ   |    |
|                   |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input                          |                      | 0.34 | 0.61 | μΑ   |    |
|                   |                        |                        |                            | T <sub>A</sub> = +25°C                       | Resonator connection                       |                      | 0.53 | 0.80 | μΑ   |    |
|                   |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input                          |                      | 0.41 | 2.30 | μΑ   |    |
|                   |                        |                        |                            | T <sub>A</sub> = +50°C                       | Resonator connection                       |                      | 0.60 | 2.49 | μΑ   |    |
|                   |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input                          |                      | 0.64 | 4.03 | μΑ   |    |
|                   |                        |                        |                            | T <sub>A</sub> = +70°C                       | Resonator connection                       |                      | 0.83 | 4.22 | μА   |    |
|                   |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input                          |                      | 1.09 | 8.04 | μΑ   |    |
|                   |                        |                        |                            | T <sub>A</sub> = +85°C                       | Resonator connection                       |                      | 1.28 | 8.23 | μА   |    |
|                   | IDD3 <sup>Note 6</sup> | STOP                   | T <sub>A</sub> = -40°C     | •                                            | •                                          |                      | 0.19 | 0.52 | μΑ   |    |
|                   |                        | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C     |                                              |                                            |                      | 0.25 | 0.52 | μΑ   |    |
|                   |                        |                        | T <sub>A</sub> = +50°C     |                                              |                                            |                      | 0.32 | 2.21 | μΑ   |    |
|                   |                        |                        | T <sub>A</sub> = +70°C     |                                              |                                            |                      | 0.55 | 3.94 | μΑ   |    |
|                   |                        |                        | T <sub>A</sub> = +85°C     |                                              |                                            |                      | 1.00 | 7.95 | μA   |    |

(Notes and Remarks are listed on the next page.)



#### **UART** mode connection diagram (during communication at same potential)



#### UART mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)

2. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13))

#### CSI mode connection diagram (during communication at same potential)



## CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



## CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31)

2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)

#### (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter     | Symbol |                | Conditions                                                                                                                 |                                                                   |      | high-<br>I main)<br>ode |      | /-speed<br>Mode      | voltage | low-<br>e main)<br>ode | Unit |
|---------------|--------|----------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------|-------------------------|------|----------------------|---------|------------------------|------|
|               |        |                |                                                                                                                            |                                                                   | MIN. | MAX.                    | MIN. | MAX.                 | MIN.    | MAX.                   |      |
| Transfer rate |        | Recep-<br>tion | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$ |                                                                   |      | fMCK/6<br>Note 1        |      | fMCK/6<br>Note 1     |         | fMCK/6<br>Note 1       | bps  |
|               |        |                |                                                                                                                            | Theoretical value of the maximum transfer rate fmck = fclk Note 4 |      | 5.3                     |      | 1.3                  |         | 0.6                    | Mbps |
|               |        |                | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$   |                                                                   |      | fMCK/6<br>Note 1        |      | fMCK/6<br>Note 1     |         | fMCK/6<br>Note 1       | bps  |
|               |        |                |                                                                                                                            | Theoretical value of the maximum transfer rate folk Note 4        |      | 5.3                     |      | 1.3                  |         | 0.6                    | Mbps |
|               |        |                | $1.8 \ V \le EV_{DD0} < 3.3 \ V,$ $1.6 \ V \le V_b \le 2.0 \ V$                                                            |                                                                   |      | fMCK/6<br>Notes 1 to 3  |      | fMCK/6<br>Notes 1, 2 |         | fMCK/6<br>Notes 1, 2   | bps  |
|               |        |                |                                                                                                                            | Theoretical value of the maximum transfer rate fmck = fclk Note 4 |      | 5.3                     |      | 1.3                  |         | 0.6                    | Mbps |

**Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only.

- 2. Use it with EVDD0≥Vb.
- 3. The following conditions are required for low voltage interface when  $E_{VDDO} < V_{DD}$ .

 $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ : MAX. 2.6 Mbps  $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.4 \text{ V}$ : MAX. 1.3 Mbps

4. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 32 MHz (2.7 V  $\leq$  VDD  $\leq$  5.5 V)

16 MHz (2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

LS (low-speed main) mode: 8 MHz (1.8 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

**Remarks 1.**  $V_b[V]$ : Communication line voltage

- 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)
- 3. fmcκ: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13)
- **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1.

(7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) (2/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter                            | Symbol | Conditions                                                           |      | h-speed<br>Mode | ,    | v-speed<br>Mode | •    | -voltage<br>Mode | Unit |
|--------------------------------------|--------|----------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------|
|                                      |        |                                                                      | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SIp setup time<br>(to SCKp↓) Note 2  | tsıkı  | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $2.7~V \leq V_b \leq 4.0~V,$       | 23   |                 | 110  |                 | 110  |                  | ns   |
|                                      |        | $C_b = 20 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                     |      |                 |      |                 |      |                  |      |
|                                      |        | $ 2.7 \ V \le EV_{DD0} < 4.0 \ V, $ $ 2.3 \ V \le V_b \le 2.7 \ V, $ | 33   |                 | 110  |                 | 110  |                  | ns   |
|                                      |        | $C_b = 20 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                     |      |                 |      |                 |      |                  |      |
| SIp hold time<br>(from SCKp↓) Note 2 | tksi1  | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $2.7~V \leq V_b \leq 4.0~V,$       | 10   |                 | 10   |                 | 10   |                  | ns   |
|                                      |        | $C_b = 20 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                     |      |                 |      |                 |      |                  |      |
|                                      |        | $2.7 \ V \leq EV_{DD0} < 4.0 \ V,$ $2.3 \ V \leq V_b \leq 2.7 \ V,$  | 10   |                 | 10   |                 | 10   |                  | ns   |
|                                      |        | $C_b = 20 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                     |      |                 |      |                 |      |                  |      |
| Delay time from SCKp↑ to             | tkso1  | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $2.7~V \leq V_b \leq 4.0~V,$       |      | 10              |      | 10              |      | 10               | ns   |
| SOp output Note 2                    |        | $C_b = 20 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                     |      |                 |      |                 |      |                  |      |
|                                      |        | $2.7 \ V \leq EV_{DD0} < 4.0 \ V,$ $2.3 \ V \leq V_b \leq 2.7 \ V,$  |      | 10              |      | 10              |      | 10               | ns   |
|                                      |        | $C_b = 20 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                     |      |                 |      |                 |      |                  |      |

**Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

- **Remarks 1.**  $R_b[\Omega]$ :Communication line (SCKp, SOp) pull-up resistance,  $C_b[F]$ : Communication line (SCKp, SOp) load capacitance,  $V_b[V]$ : Communication line voltage
  - 2. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0),g: PIM and POM number (g = 1)
  - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00))
  - 4. This value is valid only when CSI00's peripheral I/O redirect function is not used.

#### 2.6.2 Temperature sensor/internal reference voltage characteristics

(TA = -40 to  $+85^{\circ}$ C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, HS (high-speed main) mode)

| Parameter                         | Symbol              | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------------------|----------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | V <sub>TMPS25</sub> | Setting ADS register = 80H, Ta = +25°C             |      | 1.05 |      | V     |
| Internal reference voltage        | V <sub>BGR</sub>    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | FVTMPS              | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp                |                                                    | 5    |      |      | μS    |

#### 2.6.3 POR circuit characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ 

| Parameter                           | Symbol           | Conditions                 | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|------------------|----------------------------|------|------|------|------|
| Detection voltage                   | VPOR             | POR Power supply rise time |      | 1.51 | 1.55 | V    |
|                                     | V <sub>PDR</sub> | Power supply fall time     | 1.46 | 1.50 | 1.54 | V    |
| Minimum pulse width <sup>Note</sup> | T <sub>PW</sub>  |                            | 300  |      |      | μS   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).



### LVD Detection Voltage of Interrupt & Reset Mode

(Ta = -40 to +85°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter           | Symbol             |                     | Cond                                               | litions                      | MIN. | TYP. | MAX. | Unit     |
|---------------------|--------------------|---------------------|----------------------------------------------------|------------------------------|------|------|------|----------|
| Interrupt and reset | V <sub>LVDA0</sub> | V <sub>POC2</sub> , | VPOC1, VPOC0 = 0, 0, 0                             | , falling reset voltage      | 1.60 | 1.63 | 1.66 | V        |
| mode                | VLVDA1             |                     | LVIS1, LVIS0 = 1, 0                                | Rising release reset voltage | 1.74 | 1.77 | 1.81 | V        |
|                     |                    |                     |                                                    | Falling interrupt voltage    | 1.70 | 1.73 | 1.77 | V        |
|                     | VLVDA2             |                     | LVIS1, LVIS0 = 0, 1                                | Rising release reset voltage | 1.84 | 1.88 | 1.91 | ٧        |
|                     |                    |                     |                                                    | Falling interrupt voltage    | 1.80 | 1.84 | 1.87 | V        |
|                     | VLVDA3             |                     | LVIS1, LVIS0 = 0, 0                                | Rising release reset voltage | 2.86 | 2.92 | 2.97 | <b>V</b> |
|                     |                    |                     |                                                    | Falling interrupt voltage    | 2.80 | 2.86 | 2.91 | ٧        |
|                     | V <sub>LVDB0</sub> | V <sub>POC2</sub> , | VPOC1, VPOC0 = 0, 0, 1                             | , falling reset voltage      | 1.80 | 1.84 | 1.87 | V        |
|                     | V <sub>LVDB1</sub> |                     | LVIS1, LVIS0 = 1, 0                                | Rising release reset voltage | 1.94 | 1.98 | 2.02 | >        |
|                     |                    |                     | Falling interrupt voltage                          | 1.90                         | 1.94 | 1.98 | ٧    |          |
|                     | VLVDB2             | VLVDB2              | LVIS1, LVIS0 = 0, 1                                | Rising release reset voltage | 2.05 | 2.09 | 2.13 | ٧        |
|                     |                    |                     |                                                    | Falling interrupt voltage    | 2.00 | 2.04 | 2.08 | V        |
|                     | V <sub>LVDB3</sub> |                     | LVIS1, LVIS0 = 0, 0                                | Rising release reset voltage | 3.07 | 3.13 | 3.19 | V        |
|                     |                    |                     |                                                    | Falling interrupt voltage    | 3.00 | 3.06 | 3.12 | V        |
|                     | V <sub>LVDC0</sub> | V <sub>POC2</sub> , | DC2, VPOC1, VPOC0 = 0, 1, 0, falling reset voltage |                              | 2.40 | 2.45 | 2.50 | ٧        |
|                     | VLVDC1             |                     | LVIS1, LVIS0 = 1, 0                                | Rising release reset voltage | 2.56 | 2.61 | 2.66 | <b>V</b> |
|                     |                    |                     |                                                    | Falling interrupt voltage    | 2.50 | 2.55 | 2.60 | V        |
|                     | VLVDC2             |                     | LVIS1, LVIS0 = 0, 1                                | Rising release reset voltage | 2.66 | 2.71 | 2.76 | >        |
|                     |                    |                     |                                                    | Falling interrupt voltage    | 2.60 | 2.65 | 2.70 | V        |
|                     | VLVDC3             |                     | LVIS1, LVIS0 = 0, 0                                | Rising release reset voltage | 3.68 | 3.75 | 3.82 | ٧        |
|                     |                    |                     |                                                    | Falling interrupt voltage    | 3.60 | 3.67 | 3.74 | V        |
|                     | V <sub>LVDD0</sub> | V <sub>POC2</sub> , | VPOC1, VPOC0 = 0, 1, 1                             | , falling reset voltage      | 2.70 | 2.75 | 2.81 | V        |
|                     | VLVDD1             |                     | LVIS1, LVIS0 = 1, 0                                | Rising release reset voltage | 2.86 | 2.92 | 2.97 | <b>V</b> |
|                     |                    |                     |                                                    | Falling interrupt voltage    | 2.80 | 2.86 | 2.91 | V        |
|                     | VLVDD2             |                     | LVIS1, LVIS0 = 0, 1                                | Rising release reset voltage | 2.96 | 3.02 | 3.08 | V        |
|                     |                    |                     |                                                    | Falling interrupt voltage    | 2.90 | 2.96 | 3.02 | V        |
|                     | VLVDD3             |                     | LVIS1, LVIS0 = 0, 0                                | Rising release reset voltage | 3.98 | 4.06 | 4.14 | V        |
|                     |                    |                     |                                                    | Falling interrupt voltage    | 3.90 | 3.98 | 4.06 | V        |

# 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS $T_A = -40$ to +105°C)

This chapter describes the following electrical specifications.

Target products G: Industrial applications  $T_A = -40$  to +105°C R5F100xxGxx

- Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS.
  - 3. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 Functions for each product.
  - 4. Please contact Renesas Electronics sales office for derating of operation under  $T_A = +85^{\circ}C$  to  $+105^{\circ}C$ . Derating is the systematic reduction of load for the sake of improved reliability.

Remark When RL78/G13 is used in the range of  $T_A = -40$  to +85°C, see CHAPTER 2 ELECTRICAL SPECIFICATIONS ( $T_A = -40$  to +85°C).

There are following differences between the products "G: Industrial applications ( $T_A = -40$  to  $+105^{\circ}$ C)" and the products "A: Consumer applications, and D: Industrial applications".

| Parameter                                    | Aŗ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | oplication                                                                                                                                                                                                                   |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                              | A: Consumer applications,     D: Industrial applications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | G: Industrial applications                                                                                                                                                                                                   |
| Operating ambient temperature                | T <sub>A</sub> = -40 to +85°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | T <sub>A</sub> = -40 to +105°C                                                                                                                                                                                               |
| Operating mode Operating voltage range       | HS (high-speed main) mode: $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 16 \text{ MHz}$ $LS \text{ (low-speed main) mode:}$ $1.8 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 8 \text{ MHz}$ $LV \text{ (low-voltage main) mode:}$ $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 4 \text{ MHz}$ | HS (high-speed main) mode only: $2.7~V \le V_{DD} \le 5.5~V @ 1~MHz~to~32~MHz$ $2.4~V \le V_{DD} \le 5.5~V @ 1~MHz~to~16~MHz$                                                                                                |
| High-speed on-chip oscillator clock accuracy | 1.8 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V<br>$\pm$ 1.0%@ T <sub>A</sub> = -20 to +85°C<br>$\pm$ 1.5%@ T <sub>A</sub> = -40 to -20°C<br>1.6 V $\leq$ V <sub>DD</sub> $<$ 1.8 V<br>$\pm$ 5.0%@ T <sub>A</sub> = -20 to +85°C<br>$\pm$ 5.5%@ T <sub>A</sub> = -40 to -20°C                                                                                                                                                                                                                                                                                | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$<br>$\pm 2.0\%$ $\bigcirc$ T <sub>A</sub> = +85 to +105°C<br>$\pm 1.0\%$ $\bigcirc$ T <sub>A</sub> = -20 to +85°C<br>$\pm 1.5\%$ $\bigcirc$ T <sub>A</sub> = -40 to -20°C |
| Serial array unit                            | UART CSI: fclk/2 (supporting 16 Mbps), fclk/4 Simplified I <sup>2</sup> C communication                                                                                                                                                                                                                                                                                                                                                                                                                                                                | UART CSI: fclk/4 Simplified I <sup>2</sup> C communication                                                                                                                                                                   |
| IICA                                         | Normal mode Fast mode Fast mode plus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Normal mode<br>Fast mode                                                                                                                                                                                                     |
| Voltage detector                             | Rise detection voltage: 1.67 V to 4.06 V (14 levels) Fall detection voltage: 1.63 V to 3.98 V (14 levels)                                                                                                                                                                                                                                                                                                                                                                                                                                              | Rise detection voltage: 2.61 V to 4.06 V (8 levels) Fall detection voltage: 2.55 V to 3.98 V (8 levels)                                                                                                                      |

(Remark is listed on the next page.)



 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (3/5)$ 

| Items                 | Symbol               | Conditions                                                                                                                                                               |                                                    | MIN.                 | TYP.              | MAX.                 | Unit |
|-----------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------|-------------------|----------------------|------|
| Input voltage, high   |                      | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer                                | 0.8EV <sub>DD0</sub> |                   | EV <sub>DD0</sub>    | V    |
|                       |                      | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                            | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 2.2                  |                   | EV <sub>DD0</sub>    | ٧    |
|                       | P80, P81, P142, P143 | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V                                                                                                                                   | 2.0                                                |                      | EV <sub>DD0</sub> | V                    |      |
|                       |                      |                                                                                                                                                                          | TTL input buffer 2.4 V ≤ EVDD0 < 3.3 V             | 1.5                  |                   | EV <sub>DD0</sub>    | V    |
|                       | V <sub>IH3</sub>     | P20 to P27, P150 to P156                                                                                                                                                 |                                                    | 0.7V <sub>DD</sub>   |                   | V <sub>DD</sub>      | V    |
|                       | V <sub>IH4</sub>     | P60 to P63                                                                                                                                                               |                                                    | 0.7EV <sub>DD0</sub> |                   | 6.0                  | V    |
|                       | V <sub>IH5</sub>     | P121 to P124, P137, EXCLK, EXCL                                                                                                                                          | KS, RESET                                          | 0.8V <sub>DD</sub>   |                   | V <sub>DD</sub>      | V    |
| Input voltage,<br>low | V <sub>IL1</sub>     | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer                                | 0                    |                   | 0.2EV <sub>DD0</sub> | V    |
|                       | V <sub>IL2</sub>     | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                            | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0                    |                   | 0.8                  | ٧    |
|                       |                      | P80, P81, P142, P143                                                                                                                                                     | TTL input buffer 3.3 V ≤ EV <sub>DD0</sub> < 4.0 V | 0                    |                   | 0.5                  | V    |
|                       |                      |                                                                                                                                                                          | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 0                    |                   | 0.32                 | V    |
|                       | V <sub>IL3</sub>     | P20 to P27, P150 to P156                                                                                                                                                 |                                                    | 0                    |                   | 0.3V <sub>DD</sub>   | V    |
|                       | VIL4                 | P60 to P63                                                                                                                                                               |                                                    | 0                    |                   | 0.3EV <sub>DD0</sub> | V    |
|                       | V <sub>IL5</sub>     | P121 to P124, P137, EXCLK, EXCL                                                                                                                                          | (S, RESET                                          | 0                    |                   | 0.2V <sub>DD</sub>   | V    |

Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 is EV<sub>DD0</sub>, even in the N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- Notes 1. Total current flowing into V<sub>DD</sub> and EV<sub>DDO</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DDO</sub> or Vss, EVsso. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7~V \le V_{DD} \le 5.5~V @ 1~MHz$  to 32~MHz  $2.4~V \le V_{DD} \le 5.5~V @ 1~MHz$  to 16~MHz

- **8.** Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$

#### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



#### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VH and VIL, see the DC characteristics with TTL input buffer selected.

- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr, SCLr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - 2. r: IIC number (r = 00, 01, 10, 20, 30, 31), g: PIM, POM number (g = 0, 1, 4, 5, 8, 14)
  - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00, 01, 02, 10, 12, 13)

#### 4.8 44-pin Products

R5F100FAAFP, R5F100FCAFP, R5F100FDAFP, R5F100FEAFP, R5F100FFAFP, R5F100FGAFP,

R5F100FHAFP, R5F100FJAFP, R5F100FKAFP, R5F100FLAFP

R5F101FAAFP, R5F101FCAFP, R5F101FDAFP, R5F101FEAFP, R5F101FFAFP, R5F101FGAFP,

R5F101FHAFP, R5F101FJAFP, R5F101FKAFP, R5F101FLAFP

R5F100FADFP, R5F100FCDFP, R5F100FDDFP, R5F100FEDFP, R5F100FFDFP, R5F100FGDFP,

R5F100FHDFP, R5F100FJDFP, R5F100FKDFP, R5F100FLDFP

R5F101FADFP, R5F101FCDFP, R5F101FDDFP, R5F101FEDFP, R5F101FFDFP, R5F101FGDFP,

R5F101FHDFP, R5F101FJDFP, R5F101FKDFP, R5F101FLDFP

R5F100FAGFP, R5F100FCGFP, R5F100FDGFP, R5F100FEGFP, R5F100FFGFP, R5F100FGGFP,

R5F100FHGFP, R5F100FJGFP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP44-10x10-0.80 | PLQP0044GC-A | P44GB-80-UES-2 | 0.36            |



© 2012 Renesas Electronics Corporation. All rights reserved.



#### 4.9 48-pin Products

R5F100GAAFB, R5F100GCAFB, R5F100GDAFB, R5F100GEAFB, R5F100GFAFB, R5F100GAFB, R5F100GHAFB, R5F100GJAFB, R5F100GKAFB, R5F100GLAFB

R5F101GAAFB, R5F101GCAFB, R5F101GDAFB, R5F101GEAFB, R5F101GFAFB, R5F101GHAFB, R5F101GJAFB, R5F101GKAFB, R5F101GLAFB

R5F100GADFB, R5F100GCDFB, R5F100GDDFB, R5F100GEDFB, R5F100GFDFB, R5F100GHDFB, R5F100GHDFB, R5F100GHDFB, R5F100GHDFB, R5F100GHDFB

R5F101GADFB, R5F101GCDFB, R5F101GDDFB, R5F101GEDFB, R5F101GFDFB, R5F101GHDFB, R5F101GJDFB, R5F101GKDFB, R5F101GKDFB, R5F101GKDFB, R5F101GKDFB

R5F100GAGFB, R5F100GCGFB, R5F100GDGFB, R5F100GEGFB, R5F100GFGFB, R5F100GHGFB, R5F10

| JEITA Package Code                     | RENESAS Code | Previous Code  | MASS (TYP.)  | [g]                    |
|----------------------------------------|--------------|----------------|--------------|------------------------|
| P-LFQFP48-7x7-0.50                     | PLQP0048KF-A | P48GA-50-8EU-1 | 0.16         |                        |
| HD———————————————————————————————————— | 25 24        | E HE           | detail of le | CL                     |
| 48                                     | 13           |                |              | (UNIT:mn               |
| . 1                                    | 12.          | ↓              | <u>ITEM</u>  | DIMENSIONS             |
|                                        |              | <u> </u>       | E            | 7.00±0.20<br>7.00±0.20 |
|                                        |              | <u> </u>       | <br>HD       | 9.00±0.20              |
|                                        | '            | <u> </u>       | HE           | 9.00±0.20<br>9.00±0.20 |
| -ZD                                    | → e          |                | A            | 1.60 MAX.              |
|                                        |              |                | A1           | 0.10±0.05              |
| <del>-   -</del> b  ⊕  >               | x (M) S      | Δ.             | A1 A2        | 1.40±0.05              |
|                                        | <del></del>  | A              | A2           | 0.25                   |
|                                        |              | A2 ¬           | b            | 0.25<br>0.22±0.05      |
|                                        |              |                |              | J.LL_0.00              |



Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

© 2012 Renesas Electronics Corporation. All rights reserved.

0.145 <sup>+0.055</sup> -0.045 0.50

0.60±0.15

1.00±0.20 3°+5° 0.50 0.08 0.08

0.75

0.75

Lp

ZD

ZE



#### 4.10 52-pin Products

R5F100JCAFA, R5F100JDAFA, R5F100JEAFA, R5F100JFAFA, R5F100JGAFA, R5F100JHAFA, R5F100JJAFA, R5F100JKAFA, R5F100JLAFA

R5F101JCAFA, R5F101JDAFA, R5F101JEAFA, R5F101JFAFA, R5F101JGAFA, R5F101JJAFA, R5F101JJAFA, R5F101JAFA, R5F101JKAFA, R5F101JLAFA

R5F100JCDFA, R5F100JDDFA, R5F100JEDFA, R5F100JFDFA, R5F100JDFA, R5F100JPA, R R5F100JKDFA, R5F100JLDFA

R5F101JCDFA, R5F101JDDFA, R5F101JEDFA, R5F101JFDFA, R5F101JDFA, R5 R5F101JKDFA, R5F101JLDFA

R5F100JCGFA, R5F100JDGFA, R5F100JEGFA, R5F100JFGFA, R5F100JGGFA, R5F100JHGFA, R5F100JJGFA

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP52-10x10-0.65 | PLQP0052JA-A | P52GB-65-GBS-1 | 0.3             |



© 2012 Renesas Electronics Corporation. All rights reserved.

(UNIT:mm)

DIMENSIONS

10.00±0.10

10.00±0.10

12.00±0.20

12.00±0.20 1.70 MAX.

 $0.10 \pm 0.05$ 1.40

0.32±0.05

 $0.50 {\pm} 0.15$ 

 $0^{\circ}$  to  $8^{\circ}$ 0.65

0.13 0.10

0.145±0.055

R5F100MFAFB, R5F100MGAFB, R5F100MHAFB, R5F100MJAFB, R5F100MKAFB, R5F100MLAFB R5F101MFAFB, R5F101MGAFB, R5F101MHAFB, R5F101MJAFB, R5F101MKAFB, R5F101MLAFB R5F100MFDFB, R5F100MGDFB, R5F100MHDFB, R5F100MJDFB, R5F100MKDFB, R5F100MLDFB R5F101MFDFB, R5F101MGDFB, R5F101MHDFB, R5F101MJDFB, R5F101MKDFB, R5F101MLDFB R5F100MFGFB, R5F100MGGFB, R5F100MHGFB, R5F100MJGFB

| JEITA Package Code   | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|----------------------|--------------|----------------|-----------------|
| P-LFQFP80-12x12-0.50 | PLQP0080KE-A | P80GK-50-8EU-2 | 0.53            |



#### NOTE

Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

©2012 Renesas Electronics Corporation. All rights reserved.

|      |              |               | Description                                                                                                                                        |  |
|------|--------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev. | Date         | Page          | Summary                                                                                                                                            |  |
| 3.00 | Aug 02, 2013 | 118           | Modification of table in 2.6.2 Temperature sensor/internal reference voltage characteristics                                                       |  |
|      |              | 118           | Modification of table and note in 2.6.3 POR circuit characteristics                                                                                |  |
|      |              | 119           | Modification of table in 2.6.4 LVD circuit characteristics                                                                                         |  |
|      |              | 120           | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode                                                                           |  |
|      |              | 120           | Renamed to 2.6.5 Power supply voltage rising slope characteristics                                                                                 |  |
|      |              | 122           | Modification of table, figure, and remark in 2.10 Timing Specs for Switching Flash Memory Programming Modes                                        |  |
|      |              | 123           | Modification of caution 1 and description                                                                                                          |  |
|      |              | 124           | Modification of table and remark 3 in Absolute Maximum Ratings (T <sub>A</sub> = 25°C)                                                             |  |
|      |              | 126           | Modification of table, note, caution, and remark in 3.2.1 X1, XT1 oscillator characteristics                                                       |  |
|      |              | 126           | Modification of table in 3.2.2 On-chip oscillator characteristics                                                                                  |  |
|      |              | 127           | Modification of note 3 in 3.3.1 Pin characteristics (1/5)                                                                                          |  |
|      |              | 128           | Modification of note 3 in 3.3.1 Pin characteristics (2/5)                                                                                          |  |
|      |              | 133           | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (1/2)                                                        |  |
|      |              | 135           | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (2/2)                                                    |  |
|      |              | 137           | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (1/2)                                                      |  |
|      |              | 139           | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (2/2)                                                  |  |
|      |              | 140           | Modification of (3) Peripheral Functions (Common to all products)                                                                                  |  |
|      |              | 142           | Modification of table in 3.4 AC Characteristics                                                                                                    |  |
|      |              | 143           | Addition of Minimum Instruction Execution Time during Main System Clock Operation                                                                  |  |
|      |              | 143           | Modification of figure of AC Timing Test Points                                                                                                    |  |
|      |              | 143           | Modification of figure of External System Clock Timing                                                                                             |  |
|      |              | 145           | Modification of figure of AC Timing Test Points                                                                                                    |  |
|      |              | 145           | Modification of description, note 1, and caution in (1) During communication at same potential (UART mode)                                         |  |
|      |              | 146           | Modification of description in (2) During communication at same potential (CSI mode)                                                               |  |
|      |              | 147           | Modification of description in (3) During communication at same potential (CSI mode)                                                               |  |
|      |              | 149           | Modification of table, note 1, and caution in (4) During communication at same potential (simplified I <sup>2</sup> C mode)                        |  |
|      |              | 151           | Modification of table, note 1, and caution in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)                       |  |
|      |              | 152 to<br>154 | Modification of table, notes 2 to 6, caution, and remarks 1 to 4 in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) |  |
|      |              | 155           | Modification of table in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3)                                             |  |
|      |              | 156           | Modification of table and caution in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3)                                 |  |
|      |              | 157, 158      | Modification of table, caution, and remarks 3 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)               |  |
|      |              | 160, 161      | Modification of table and caution in (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode)                                       |  |