

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 64KB (64K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 4K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-WFQFN Exposed Pad                                                            |
| Supplier Device Package    | 48-HWQFN (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100geana-w0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 1.3.9 48-pin products

• 48-pin plastic LFQFP (7 x 7 mm, 0.5 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

#### 1.3.14 128-pin products

• 128-pin plastic LFQFP (14 × 20 mm, 0.5 mm pitch)



Cautions 1. Make EVsso, EVss1 pins the same potential as Vss pin.

- 2. Make VDD pin the potential that is higher than EVDDD, EVDDD pins (EVDDD = EVDDD).
- 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

- 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub>, EV<sub>DD0</sub> and EV<sub>DD1</sub> pins and connect the Vss, EVsso and EVss1 pins to separate ground lines.
- 3. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

### 1.5.2 24-pin products



2. The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves) (see 6.9.3 Operation as multiple PWM output function in the RL78/G13 User's Manual).

3. When setting to PIOR = 1

(2/2)

|                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                   |                      |                             |          |             |             |          | (2)      | (2)      |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------|----------|-------------|-------------|----------|----------|----------|
| Ite                         | m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 40-                                                                                                                                                                                                          | pin                                                                                                                                                                                                                                                                                               | 44                   | pin                         | 48-      | pin         | 52          | -pin     | 64       | -pin     |
|                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R5F100Ex                                                                                                                                                                                                     | R5F101Ex                                                                                                                                                                                                                                                                                          | R5F100Fx             | R5F101Fx                    | R5F100Gx | R5F101Gx    | R5F100Jx    | R5F101Jx | R5F100Lx | R5F101Lx |
| Clock output/buzz           | er output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2                                                                                                                                                                                                            | 2                                                                                                                                                                                                                                                                                                 |                      | 2                           |          | 2           |             | 2        |          | 2        |
| ·                           | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | (Main s                                                                                                                                                                                                      | <ul> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz (Main system clock: f<sub>MAIN</sub> = 20 MHz operation)</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz (Subsystem clock: f<sub>SUB</sub> = 32.768 kHz operation)</li> </ul> |                      |                             |          |             |             |          |          |          |
| 8/10-bit resolution         | A/D converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 9 channels 10 channels 10 channels 12 channels 12 channels                                                                                                                                                   |                                                                                                                                                                                                                                                                                                   |                      |                             |          |             |             | nels     |          |          |
| Serial interface            | <ul> <li>[40-pin, 44-pin products]</li> <li>CSI: 1 channel/simplified I²C: 1 channel/UART: 1 channel</li> <li>CSI: 1 channel/simplified I²C: 1 channel/UART: 1 channel</li> <li>CSI: 2 channels/simplified I²C: 2 channels/UART (UART supporting LIN-bus): 1 channel</li> <li>[48-pin, 52-pin products]</li> <li>CSI: 2 channels/simplified I²C: 2 channels/UART: 1 channel</li> <li>CSI: 1 channel/simplified I²C: 1 channel/UART: 1 channel</li> <li>CSI: 2 channels/simplified I²C: 2 channels/UART (UART supporting LIN-bus): 1 channel</li> <li>[64-pin products]</li> <li>CSI: 2 channels/simplified I²C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified I²C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified I²C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified I²C: 2 channels/UART (UART supporting LIN-bus): 1 channel</li> <li>1 channel</li> <li>1 channel</li> <li>1 channel</li> </ul> |                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                   |                      |                             |          |             |             |          |          |          |
| accumulator  DMA controller | uei/munpiy-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <ul> <li>16 bits × 16 bits = 32 bits (Unsigned or signed)</li> <li>32 bits ÷ 32 bits = 32 bits (Unsigned)</li> <li>16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed)</li> <li>2 channels</li> </ul> |                                                                                                                                                                                                                                                                                                   |                      |                             |          |             |             |          |          |          |
| Vectored                    | Internal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                              | 7                                                                                                                                                                                                                                                                                                 |                      | 27                          |          | 27          |             | 27       |          | 27       |
| interrupt sources           | External                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                              | 7                                                                                                                                                                                                                                                                                                 |                      | 7                           |          | 10          |             | 12       |          | <br>13   |
| Key interrupt               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 4                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                 |                      | 4                           |          | 6           |             | 8        |          | 8        |
| Reset                       | <ul> <li>Reset by RESET pin</li> <li>Internal reset by watchdog timer</li> <li>Internal reset by power-on-reset</li> <li>Internal reset by voltage detector</li> <li>Internal reset by illegal instruction execution Note</li> <li>Internal reset by RAM parity error</li> <li>Internal reset by illegal-memory access</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                   |                      |                             |          |             |             |          |          |          |
| Power-on-reset ci           | rcuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Power-     Power-                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                   | 1.51 V<br>et: 1.50 V | ` ,                         |          |             |             |          |          |          |
| Voltage detector            | <ul> <li>Rising edge: 1.67 V to 4.06 V (14 stages)</li> <li>Falling edge: 1.63 V to 3.98 V (14 stages)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                   |                      |                             |          |             |             |          |          |          |
| On-chip debug fur           | Provided                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                   |                      |                             |          |             |             |          |          |          |
| Power supply volt           | age                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | $V_{DD} = 1.6 \text{ to } 5.5 \text{ V } (T_A = -40 \text{ to } +85^{\circ}\text{C})$<br>$V_{DD} = 2.4 \text{ to } 5.5 \text{ V } (T_A = -40 \text{ to } +105^{\circ}\text{C})$                              |                                                                                                                                                                                                                                                                                                   |                      |                             |          |             |             |          |          |          |
| Operating ambien            | t temperature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                   |                      | ier applica<br>rial applica |          | ndustrial a | pplications | s)       |          |          |

Note The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator.

<R>

[80-pin, 100-pin, 128-pin products]

Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

(1/2)

|                   | Itam                                         | 90                                                                                                                                                                                                                                                      | nin                                                                                                                                                                                                                                                                   | 100                                                                                                                                             | nin                                                    | 100                          | (1/Z)                                        |  |  |  |  |
|-------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------|----------------------------------------------|--|--|--|--|
|                   | Item                                         | 80-<br>R5F100Mx                                                                                                                                                                                                                                         | R5F101Mx                                                                                                                                                                                                                                                              | R5F100Px                                                                                                                                        | -pin<br>R5F101Px                                       | 128<br>R5F100Sx              | R5F101Sx                                     |  |  |  |  |
| Code flash me     | emory (KB)                                   |                                                                                                                                                                                                                                                         | 512                                                                                                                                                                                                                                                                   |                                                                                                                                                 | o 512                                                  |                              | o 512                                        |  |  |  |  |
| Data flash me     | - , ,                                        | 8                                                                                                                                                                                                                                                       | =                                                                                                                                                                                                                                                                     | 8                                                                                                                                               | =                                                      | 8                            | =                                            |  |  |  |  |
| RAM (KB)          |                                              | 8 to 3                                                                                                                                                                                                                                                  | 2 Note 1                                                                                                                                                                                                                                                              | 8 to 3                                                                                                                                          | 2 Note 1                                               | 16 to 3                      | 32 Note 1                                    |  |  |  |  |
| Address spac      | е                                            | 1 MB                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                       | 1                                                                                                                                               |                                                        |                              |                                              |  |  |  |  |
| Main system clock | High-speed system clock                      | HS (High-speed<br>HS (High-speed<br>LS (Low-speed                                                                                                                                                                                                       | I main) mode: 1<br>I main) mode: 1<br>main) mode: 1                                                                                                                                                                                                                   | external main sys<br>to 20 MHz (V <sub>DD</sub> =<br>to 16 MHz (V <sub>DD</sub> =<br>to 8 MHz (V <sub>DD</sub> =<br>to 4 MHz (V <sub>DD</sub> = | = 2.7 to 5.5 V),<br>= 2.4 to 5.5 V),<br>1.8 to 5.5 V), | (EXCLK)                      |                                              |  |  |  |  |
|                   | High-speed on-chip oscillator                | HS (High-speed<br>LS (Low-speed                                                                                                                                                                                                                         | (High-speed main) mode: 1 to 32 MHz ( $V_{DD}$ = 2.7 to 5.5 V),<br>(High-speed main) mode: 1 to 16 MHz ( $V_{DD}$ = 2.4 to 5.5 V),<br>(Low-speed main) mode: 1 to 8 MHz ( $V_{DD}$ = 1.8 to 5.5 V),<br>(Low-voltage main) mode: 1 to 4 MHz ( $V_{DD}$ = 1.6 to 5.5 V) |                                                                                                                                                 |                                                        |                              |                                              |  |  |  |  |
| Subsystem cl      | ock                                          | XT1 (crystal) os<br>32.768 kHz                                                                                                                                                                                                                          | cillation, externa                                                                                                                                                                                                                                                    | l subsystem cloc                                                                                                                                | k input (EXCLKS                                        | 5)                           |                                              |  |  |  |  |
| Low-speed or      | n-chip oscillator                            | 15 kHz (TYP.)                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                       |                                                                                                                                                 |                                                        |                              |                                              |  |  |  |  |
| General-purpo     | ose register                                 | (8-bit register × 8) × 4 banks                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                       |                                                                                                                                                 |                                                        |                              |                                              |  |  |  |  |
| Minimum insti     | ruction execution time                       | 0.03125 μs (Hig                                                                                                                                                                                                                                         | h-speed on-chip                                                                                                                                                                                                                                                       | oscillator: fiн = 3                                                                                                                             | 2 MHz operation                                        | )                            |                                              |  |  |  |  |
|                   |                                              | 0.05 μs (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                                   |                                                                                                                                                                                                                                                                       |                                                                                                                                                 |                                                        |                              |                                              |  |  |  |  |
|                   |                                              | 30.5 <i>μ</i> s (Subsys                                                                                                                                                                                                                                 | stem clock: fsub =                                                                                                                                                                                                                                                    | = 32.768 kHz ope                                                                                                                                | ration)                                                |                              |                                              |  |  |  |  |
| Instruction se    | t                                            | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                                                                                                                                                                                                       |                                                                                                                                                 |                                                        |                              |                                              |  |  |  |  |
| I/O port          | Total                                        | 7                                                                                                                                                                                                                                                       | '4                                                                                                                                                                                                                                                                    | 9                                                                                                                                               | 92                                                     | 1                            | 20                                           |  |  |  |  |
|                   | CMOS I/O                                     | (N-ch O.D. I/O                                                                                                                                                                                                                                          | 64<br>[EV <sub>DD</sub> withstand<br>e]: 21)                                                                                                                                                                                                                          | (N-ch O.D. I/O                                                                                                                                  | 32<br>[EV <sub>DD</sub> withstand<br>je]: 24)          | (N-ch O.D. I/O               | 10<br>[EV <sub>DD</sub> withstand<br>e]: 25) |  |  |  |  |
|                   | CMOS input                                   | !                                                                                                                                                                                                                                                       | 5                                                                                                                                                                                                                                                                     |                                                                                                                                                 | 5                                                      |                              | 5                                            |  |  |  |  |
|                   | CMOS output                                  |                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                     |                                                                                                                                                 | 1                                                      |                              | 1                                            |  |  |  |  |
|                   | N-ch O.D. I/O<br>(withstand voltage: 6<br>V) |                                                                                                                                                                                                                                                         | 4                                                                                                                                                                                                                                                                     |                                                                                                                                                 | 4                                                      |                              | 4                                            |  |  |  |  |
| Timer             | 16-bit timer                                 | 12 cha                                                                                                                                                                                                                                                  | nnels                                                                                                                                                                                                                                                                 | 12 cha                                                                                                                                          | annels                                                 | 16 cha                       | annels                                       |  |  |  |  |
|                   | Watchdog timer                               | 1 cha                                                                                                                                                                                                                                                   | ınnel                                                                                                                                                                                                                                                                 | 1 cha                                                                                                                                           | annel                                                  | 1 cha                        | annel                                        |  |  |  |  |
|                   | Real-time clock (RTC)                        | TC) 1 channel 1 channel 1 chan                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                       |                                                                                                                                                 |                                                        |                              | annel                                        |  |  |  |  |
|                   | 12-bit interval timer (IT)                   | 1 cha                                                                                                                                                                                                                                                   | nnel                                                                                                                                                                                                                                                                  | 1 cha                                                                                                                                           | annel                                                  | 1 cha                        | annel                                        |  |  |  |  |
|                   | Timer output                                 | 12 channels<br>(PWM outputs:                                                                                                                                                                                                                            | 10 Note 2)                                                                                                                                                                                                                                                            | 12 channels<br>(PWM outputs:                                                                                                                    | 10 Note 2)                                             | 16 channels<br>(PWM outputs: | 14 <sup>Note 2</sup> )                       |  |  |  |  |
|                   | RTC output                                   | 1 channel • 1 Hz (subsyst                                                                                                                                                                                                                               | em clock: fsub =                                                                                                                                                                                                                                                      | 32.768 kHz)                                                                                                                                     |                                                        |                              |                                              |  |  |  |  |

**Notes 1.** The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xJ, R5F101xJ (x = M, P): Start address FAF00H R5F100xL, R5F101xL (x = M, P, S): Start address F7F00H

For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944).

### 2. ELECTRICAL SPECIFICATIONS (TA = -40 to +85°C)

This chapter describes the following electrical specifications.

Target products A: Consumer applications  $T_A = -40$  to  $+85^{\circ}C$ 

R5F100xxAxx, R5F101xxAxx

D: Industrial applications T<sub>A</sub> = −40 to +85°C

R5F100xxDxx, R5F101xxDxx

G: Industrial applications when  $T_A = -40$  to  $+105^{\circ}C$  products is used in the range of  $T_A = -40$  to  $+85^{\circ}C$ 

R5F100xxGxx

- Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. With products not provided with an EV<sub>DD0</sub>, EV<sub>DD1</sub>, EV<sub>SS0</sub>, or EV<sub>SS1</sub> pin, replace EV<sub>DD0</sub> and EV<sub>DD1</sub> with V<sub>DD</sub>, or replace EV<sub>SS0</sub> and EV<sub>SS1</sub> with V<sub>SS</sub>.
  - 3. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 Functions for each product.



 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (4/5)$ 

| Items                   | Symbol                                          | Conditions                                                                                     |                                                                                                                                                    | MIN.                    | TYP. | MAX. | Unit |
|-------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------|------|
| Output voltage,<br>high | V <sub>OH1</sub>                                | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64                                | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = -10.0 mA                                                                      | EV <sub>DD0</sub> –     |      |      | V    |
|                         |                                                 | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to                           | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = $-3.0 \text{ mA}$                                                             | EV <sub>DD0</sub> – 0.7 |      |      | V    |
|                         | P117, P120, P125 to P127, P130,<br>P140 to P147 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = -2.0 mA                   | EV <sub>DD0</sub> – 0.6                                                                                                                            |                         |      | V    |      |
|                         |                                                 |                                                                                                | $\label{eq:loss_loss} \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OH1}} = -1.5 \ mA \end{array}$                    | EV <sub>DD0</sub> – 0.5 |      |      | ٧    |
|                         |                                                 | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $I_{\text{OH1}} = -1.0 \text{ mA}$ | EV <sub>DD0</sub> – 0.5                                                                                                                            |                         |      | V    |      |
|                         |                                                 | P20 to P27, P150 to P156                                                                       | 1.6 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>I <sub>OH2</sub> = $-100~\mu$ A                                                                      | V <sub>DD</sub> - 0.5   |      |      | V    |
| Output voltage, Vol1    | V <sub>OL1</sub>                                | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64                                | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 20~mA$                                                                                                |                         |      | 1.3  | ٧    |
|                         |                                                 | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to                           | $\label{eq:loss_state} \begin{cases} 4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ \\ \text{Iol1} = 8.5 \text{ mA} \end{cases}$ |                         |      | 0.7  | >    |
|                         |                                                 | P117, P120, P125 to P127, P130, P140 to P147                                                   | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$ $I_{\text{OL1}} = 3.0~\text{mA}$                                                                          |                         |      | 0.6  | >    |
|                         |                                                 |                                                                                                | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 1.5~mA$                                                                                               |                         |      | 0.4  | V    |
|                         |                                                 |                                                                                                | $\label{eq:local_decomposition} \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OL1}} = 0.6 \ mA \end{array}$           |                         |      | 0.4  | V    |
|                         |                                                 |                                                                                                | $1.6~V \leq EV_{DD0} < 5.5~V,$ $I_{OL1} = 0.3~mA$                                                                                                  |                         |      | 0.4  | V    |
|                         | V <sub>OL2</sub>                                | P20 to P27, P150 to P156                                                                       | 1.6 V $\leq$ VDD $\leq$ 5.5 V, lol2 = 400 $\mu$ A                                                                                                  |                         |      | 0.4  | V    |
|                         | Vol3                                            | P60 to P63                                                                                     | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 15.0~mA$                                                                                              |                         |      | 2.0  | ٧    |
|                         |                                                 |                                                                                                | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 5.0~mA$                                                                                               |                         |      | 0.4  | V    |
|                         |                                                 |                                                                                                | $2.7~\textrm{V} \leq \textrm{EV}_\textrm{DD0} \leq 5.5~\textrm{V},$ $\textrm{Iol3} = 3.0~\textrm{mA}$                                              |                         |      | 0.4  | V    |
|                         |                                                 |                                                                                                | $1.8~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 2.0~mA$                                                                                               |                         |      | 0.4  | V    |
|                         |                                                 |                                                                                                | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $\text{Iol3} = 1.0 \text{ mA}$                                                        |                         |      | 0.4  | V    |

Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- Notes 1. Total current flowing into V<sub>DD</sub> and EV<sub>DDO</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DDO</sub> or V<sub>SS</sub>, EV<sub>SSO</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$   $2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 16 \text{ MHz}$  LS (low-speed main) mode:  $1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 8 \text{ MHz}$ 

LV (low-voltage main) mode: 1.6 V  $\leq$  VDD  $\leq$  5.5 V @ 1 MHz to 4 MHz

- **8.** Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C





- When the high-speed on-chip oscillator clock is selected
- During self programming
   When high-speed system clock is selected

#### Tcy vs Vdd (LV (low-voltage main) mode)



- When the high-speed on-chip oscillator clock is selected During self programming
- --- When high-speed system clock is selected

# (3) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \leq \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter                  | Symbol        | C                                                                     | Conditions                       | HS (high<br>main) | •    | LS (low<br>main) | •    | LV (low-voltage main) Mode |      | Unit |
|----------------------------|---------------|-----------------------------------------------------------------------|----------------------------------|-------------------|------|------------------|------|----------------------------|------|------|
|                            |               |                                                                       |                                  | MIN.              | MAX. | MIN.             | MAX. | MIN.                       | MAX. |      |
| SCKp cycle time            | tkcy1         | tксү1 ≥ 4/fс∟к                                                        | $2.7~V \leq EV_{DD0} \leq 5.5$ V | 125               |      | 500              |      | 1000                       |      | ns   |
|                            |               |                                                                       | $2.4~V \leq EV_{DD0} \leq 5.5$ V | 250               |      | 500              |      | 1000                       |      | ns   |
|                            |               |                                                                       | $1.8~V \le EV_{DD0} \le 5.5$ V   | 500               |      | 500              |      | 1000                       |      | ns   |
|                            |               |                                                                       | $1.7~V \le EV_{DD0} \le 5.5$ V   | 1000              |      | 1000             |      | 1000                       |      | ns   |
|                            |               |                                                                       | $1.6~V \le EV_{DD0} \le 5.5$ V   | _                 |      | 1000             |      | 1000                       |      | ns   |
| SCKp high-/low-level width | tkhi,<br>tkli | 4.0 V ≤ EV <sub>D</sub>                                               | 00 ≤ 5.5 V                       | tксү1/2 –<br>12   |      | tксу1/2 —<br>50  |      | tксү1/2 –<br>50            |      | ns   |
|                            |               | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$          |                                  | tксү1/2 –<br>18   |      | tксу1/2 —<br>50  |      | tксү1/2 –<br>50            |      | ns   |
|                            |               | $2.4~V \leq EV_{DD0} \leq 5.5~V$                                      |                                  | tксү1/2 –<br>38   |      | tксу1/2 —<br>50  |      | tксү1/2 —<br>50            |      | ns   |
|                            |               | $1.8~V \leq EV_{DD0} \leq 5.5~V$                                      |                                  | tксү1/2 —<br>50   |      | tксү1/2 —<br>50  |      | tксү1/2 –<br>50            |      | ns   |
|                            |               | 1.7 V ≤ EV <sub>D</sub>                                               | 00 ≤ 5.5 V                       | tксу1/2 —<br>100  |      | tксу1/2 —<br>100 |      | tксу1/2 —<br>100           |      | ns   |
|                            |               | 1.6 V ≤ EVD                                                           | <sub>00</sub> ≤ 5.5 V            | _                 |      | tксу1/2 —<br>100 |      | tксу1/2 —<br>100           |      | ns   |
| SIp setup time             | tsıĸı         | 4.0 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                       | 44                |      | 110              |      | 110                        |      | ns   |
| (to SCKp↑)                 |               | 2.7 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                       | 44                |      | 110              |      | 110                        |      | ns   |
|                            |               | 2.4 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                       | 75                |      | 110              |      | 110                        |      | ns   |
|                            |               | 1.8 V ≤ EV <sub>DI</sub>                                              | oo ≤ 5.5 V                       | 110               |      | 110              |      | 110                        |      | ns   |
|                            |               | 1.7 V ≤ EV <sub>DI</sub>                                              | oo ≤ 5.5 V                       | 220               |      | 220              |      | 220                        |      | ns   |
|                            |               | 1.6 V ≤ EV <sub>DI</sub>                                              | oo ≤ 5.5 V                       | _                 |      | 220              |      | 220                        |      | ns   |
| SIp hold time              | tksi1         | 1.7 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                       | 19                |      | 19               |      | 19                         |      | ns   |
| (from SCKp↑) Note 2        |               | 1.6 V ≤ EV <sub>DI</sub>                                              | 00 ≤ 5.5 V                       | _                 |      | 19               |      | 19                         |      | ns   |
| Delay time from tkso1      |               | $1.7 \text{ V} \leq \text{EV}_{DI}$ $C = 30 \text{ pF}^{\text{Note}}$ |                                  |                   | 25   |                  | 25   |                            | 25   | ns   |
| output Note 3              |               | $1.6 \text{ V} \leq \text{EV}_{DI}$ $C = 30 \text{ pF}^{\text{Note}}$ |                                  |                   | _    |                  | 25   |                            | 25   | ns   |

**Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

- 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 4. C is the load capacitance of the SCKp and SOp output lines.

Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

### 2.6.2 Temperature sensor/internal reference voltage characteristics

(TA = -40 to  $+85^{\circ}$ C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, HS (high-speed main) mode)

| Parameter                         | Symbol              | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------------------|----------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | V <sub>TMPS25</sub> | Setting ADS register = 80H, Ta = +25°C             |      | 1.05 |      | V     |
| Internal reference voltage        | V <sub>BGR</sub>    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | FVTMPS              | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp                |                                                    | 5    |      |      | μS    |

#### 2.6.3 POR circuit characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ 

| Parameter                           | Symbol           | Conditions                              | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|------------------|-----------------------------------------|------|------|------|------|
| Detection voltage                   | VPOR             | V <sub>POR</sub> Power supply rise time |      | 1.51 | 1.55 | V    |
|                                     | V <sub>PDR</sub> | Power supply fall time                  | 1.46 | 1.50 | 1.54 | V    |
| Minimum pulse width <sup>Note</sup> | T <sub>PW</sub>  |                                         | 300  |      |      | μS   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).



# (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (Ta = -40 to $+105^{\circ}$ C, 2.4 V $\leq$ EV<sub>DD0</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>SS0</sub> = 0 V) (2/2)

| Parameter | Symbol                 |                        |                            | Conditions                                 |                         |      | TYP. | MAX.  | Unit |
|-----------|------------------------|------------------------|----------------------------|--------------------------------------------|-------------------------|------|------|-------|------|
| Supply    | I <sub>DD2</sub>       | HALT                   | HS (high-                  | fih = 32 MHz Note 4                        | V <sub>DD</sub> = 5.0 V |      | 0.54 | 2.90  | mA   |
| current   | Note 2                 | mode                   | speed main)<br>mode Note 7 |                                            | V <sub>DD</sub> = 3.0 V |      | 0.54 | 2.90  | mA   |
|           |                        |                        |                            | fih = 24 MHz Note 4                        | V <sub>DD</sub> = 5.0 V |      | 0.44 | 2.30  | mA   |
|           |                        |                        |                            |                                            | V <sub>DD</sub> = 3.0 V |      | 0.44 | 2.30  | mA   |
|           |                        |                        |                            | fih = 16 MHz Note 4                        | V <sub>DD</sub> = 5.0 V |      | 0.40 | 1.70  | mA   |
|           |                        |                        |                            |                                            | V <sub>DD</sub> = 3.0 V |      | 0.40 | 1.70  | mA   |
|           |                        |                        | HS (high-                  | $f_{MX} = 20 \text{ MHz}^{Note 3},$        | Square wave input       |      | 0.28 | 1.90  | mA   |
|           |                        |                        | speed main)<br>mode Note 7 | V <sub>DD</sub> = 5.0 V                    | Resonator connection    |      | 0.45 | 2.00  | mA   |
|           |                        |                        |                            | fmx = 20 MHz <sup>Note 3</sup> ,           | Square wave input       |      | 0.28 | 1.90  | mA   |
|           |                        |                        |                            | V <sub>DD</sub> = 3.0 V                    | Resonator connection    |      | 0.45 | 2.00  | mA   |
|           |                        |                        |                            | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input       |      | 0.19 | 1.02  | mA   |
|           |                        |                        |                            | V <sub>DD</sub> = 5.0 V                    | Resonator connection    |      | 0.26 | 1.10  | mA   |
|           |                        |                        |                            | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input       |      | 0.19 | 1.02  | mA   |
|           |                        |                        |                            | V <sub>DD</sub> = 3.0 V                    | Resonator connection    |      | 0.26 | 1.10  | mA   |
|           |                        |                        | Subsystem                  | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 0.25 | 0.57  | μΑ   |
|           |                        | clock                  | T <sub>A</sub> = -40°C     | Resonator connection                       |                         | 0.44 | 0.76 | μΑ    |      |
|           |                        |                        | operation                  | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 0.30 | 0.57  | μΑ   |
|           |                        |                        |                            | T <sub>A</sub> = +25°C                     | Resonator connection    |      | 0.49 | 0.76  | μΑ   |
|           |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 0.37 | 1.17  | μΑ   |
|           |                        |                        |                            | T <sub>A</sub> = +50°C                     | Resonator connection    |      | 0.56 | 1.36  | μΑ   |
|           |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 0.53 | 1.97  | μΑ   |
|           |                        |                        |                            | T <sub>A</sub> = +70°C                     | Resonator connection    |      | 0.72 | 2.16  | μΑ   |
|           |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 0.82 | 3.37  | μΑ   |
|           |                        |                        |                            | T <sub>A</sub> = +85°C                     | Resonator connection    |      | 1.01 | 3.56  | μΑ   |
|           |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 3.01 | 15.37 | μΑ   |
|           |                        |                        |                            | T <sub>A</sub> = +105°C                    | Resonator connection    |      | 3.20 | 15.56 | μΑ   |
|           | IDD3 <sup>Note 6</sup> | STOP                   | T <sub>A</sub> = -40°C     |                                            |                         |      | 0.18 | 0.50  | μΑ   |
|           | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C |                            |                                            |                         | 0.23 | 0.50 | μΑ    |      |
|           |                        | T <sub>A</sub> = +50°C |                            |                                            |                         | 0.30 | 1.10 | μΑ    |      |
|           |                        |                        | T <sub>A</sub> = +70°C     |                                            |                         |      | 0.46 | 1.90  | μΑ   |
|           |                        | T <sub>A</sub> = +85°C | T <sub>A</sub> = +85°C     |                                            |                         |      | 3.30 | μΑ    |      |
|           |                        |                        | T <sub>A</sub> = +105°C    |                                            |                         |      | 2.94 | 15.30 | μΑ   |

(Notes and Remarks are listed on the next page.)

### Minimum Instruction Execution Time during Main System Clock Operation



#### **AC Timing Test Points**



#### **External System Clock Timing**



## (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter                            | Symbol        | Cond                                                           | ditions                            | HS (high-speed ma | in) Mode   | Unit |
|--------------------------------------|---------------|----------------------------------------------------------------|------------------------------------|-------------------|------------|------|
|                                      |               |                                                                |                                    | MIN.              | MAX.       |      |
| SCKp cycle time Note 5               | tkcy2         | $4.0~V \leq EV_{DD0} \leq 5.5$                                 | 20 MHz < fмск                      | 16/fмск           |            | ns   |
|                                      |               | V                                                              | fмcк ≤ 20 MHz                      | 12/fмск           |            | ns   |
|                                      |               | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5                                | 16 MHz < fмск                      | 16/fмск           |            | ns   |
|                                      |               | V                                                              | fмck ≤ 16 MHz                      | 12/fмск           |            | ns   |
|                                      |               | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              |                                    | 16/fмск           |            | ns   |
|                                      |               |                                                                |                                    | 12/fмcк and 1000  |            | ns   |
| SCKp high-/low-level                 | <b>t</b> кн2, | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                    | tkcy2/2 – 14      |            | ns   |
| width                                | tĸL2          | $2.7~V \leq EV_{DD0} \leq 5.5$                                 | V                                  | tkcy2/2 – 16      |            | ns   |
|                                      |               | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5                                | V                                  | tkcy2/2 - 36      |            | ns   |
| SIp setup time                       | tsık2         | $2.7~V \leq EV_{DD0} \leq 5.5$                                 | V                                  | 1/fмск+40         |            | ns   |
| (to SCKp↑) Note 1                    |               | $2.4~V \leq EV_{DD0} \leq 5.5$                                 | V                                  | 1/fмск+60         |            | ns   |
| SIp hold time<br>(from SCKp↑) Note 2 | tksi2         | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5                                | $2.4~V \leq EV_{DD0} \leq 5.5~V$   |                   |            | ns   |
| Delay time from SCKp↓ to SOp output  | tkso2         | C = 30 pF Note 4                                               | $2.7~V \leq EV_{DD0} \leq 5.5$ $V$ |                   | 2/fмск+66  | ns   |
| Note 3                               |               |                                                                | $2.4~V \leq EV_{DD0} \leq 5.5$ V   |                   | 2/fмск+113 | ns   |

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SOp output lines.
  - 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 4, 5, 8, 14)
  - 2. fmck: Serial array unit operation clock frequency

    (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

    n: Channel number (mn = 00 to 03, 10 to 13))

#### CSI mode connection diagram (during communication at same potential)



## (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter                | Symbol | Conditions                                                                                            | HS (high-spe | ed main) Mode | Unit |
|--------------------------|--------|-------------------------------------------------------------------------------------------------------|--------------|---------------|------|
|                          |        |                                                                                                       | MIN.         | MAX.          |      |
| SIp setup time           | tsıĸı  | $4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$                                | 162          |               | ns   |
| (to SCKp↑) Note          |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                      |              |               |      |
|                          |        | $2.7 \; V \leq EV_{DD0} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V,$                              | 354          |               | ns   |
|                          |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                      |              |               |      |
|                          |        | $2.4 \ V \le EV_{DD0} < 3.3 \ V, \ 1.6 \ V \le V_b \le 2.0 \ V,$                                      | 958          |               | ns   |
|                          |        | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                      |              |               |      |
| Slp hold time            | tksi1  | $4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$                                | 38           |               | ns   |
| (from SCKp↑) Note        |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                      |              |               |      |
|                          |        | $2.7 \; V \leq EV_{DD0} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V,$                              | 38           |               | ns   |
|                          |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                      |              |               |      |
|                          |        | $2.4 \ V \le EV_{DD0} < 3.3 \ V, \ 1.6 \ V \le V_b \le 2.0 \ V,$                                      | 38           |               | ns   |
|                          |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                      |              |               |      |
| Delay time from SCKp↓ to | tkso1  | $\label{eq:4.0} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V,$ |              | 200           | ns   |
| SOp output Note          |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                      |              |               |      |
|                          |        | $2.7 \ V \leq EV_{DD0} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V,$                                   |              | 390           | ns   |
|                          |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                      |              |               |      |
|                          |        | $2.4~V \le EV_{DD0} < 3.3~V,~1.6~V \le V_b \le 2.0~V,$                                                |              | 966           | ns   |
|                          |        | $C_b=30~pF,~R_b=5.5~k\Omega$                                                                          |              |               |      |

**Note** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the page after the next page.)

# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



## CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

**2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

#### 3.6.3 POR circuit characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ 

| Parameter           | Symbol           | Conditions                              | MIN. | TYP. | MAX. | Unit |
|---------------------|------------------|-----------------------------------------|------|------|------|------|
| Detection voltage   | VPOR             | V <sub>POR</sub> Power supply rise time |      | 1.51 | 1.57 | V    |
|                     | V <sub>PDR</sub> | Power supply fall time                  | 1.44 | 1.50 | 1.56 | V    |
| Minimum pulse width | T <sub>PW</sub>  |                                         | 300  |      |      | μS   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>PDR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).



#### 4.2 24-pin Products

R5F1007AANA, R5F1007CANA, R5F1007DANA, R5F1007EANA R5F1017AANA, R5F1017CANA, R5F1017DANA, R5F1017EANA R5F1007ADNA, R5F1007CDNA, R5F1007DDNA, R5F1007EDNA R5F1007AGNA, R5F1007CGNA, R5F1007DGNA, R5F1007EGNA

| JEITA Package code | RENESAS code | Previous code  | MASS(TYP.)[g] |
|--------------------|--------------|----------------|---------------|
| P-HWQFN24-4x4-0.50 | PWQN0024KE-A | P24K8-50-CAB-3 | 0.04          |











| Referance      | Dimension in Millimeters |      |      |
|----------------|--------------------------|------|------|
| Symbol         | Min                      | Nom  | Max  |
| D              | 3.95                     | 4.00 | 4.05 |
| Е              | 3.95                     | 4.00 | 4.05 |
| Α              |                          | _    | 0.80 |
| A <sub>1</sub> | 0.00                     |      |      |
| b              | 0.18                     | 0.25 | 0.30 |
| е              | _                        | 0.50 | _    |
| Lp             | 0.30                     | 0.40 | 0.50 |
| х              | _                        | _    | 0.05 |
| у              |                          | -    | 0.05 |
| Z <sub>D</sub> |                          | 0.75 |      |
| Z <sub>E</sub> |                          | 0.75 |      |
| C <sub>2</sub> | 0.15                     | 0.20 | 0.25 |
| D <sub>2</sub> |                          | 2.50 |      |
| E <sub>2</sub> | _                        | 2.50 |      |

#### 4.7 40-pin Products

R5F100EAANA, R5F100ECANA, R5F100EDANA, R5F100EEANA, R5F100EFANA, R5F100EGANA, R5F100EHANA R5F101EAANA, R5F101ECANA, R5F101EDANA, R5F101EEANA, R5F101EFANA, R5F101EGANA, R5F101EHANA R5F100EADNA, R5F100ECDNA, R5F100EDNA, R5F100EDNA, R5F100EFDNA, R5F100EGDNA,

R5F100EHDNA

R5F101EADNA, R5F101ECDNA, R5F101EDDNA, R5F101EEDNA, R5F101EFDNA, R5F101EGDNA, R5F101EHDNA

R5F100EAGNA, R5F100ECGNA, R5F100EDGNA, R5F100EEGNA, R5F100EFGNA, R5F100EGGNA, R5F100EHGNA

| JEITA Package code | RENESAS code | Previous code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-HWQFN40-6x6-0.50 | PWQN0040KC-A | P40K8-50-4B4-5 | 0.09            |











| Referance<br>Symbol | Dimension in Millimeters |      |      |
|---------------------|--------------------------|------|------|
|                     | Min                      | Nom  | Max  |
| D                   | 5.95                     | 6.00 | 6.05 |
| Е                   | 5.95                     | 6.00 | 6.05 |
| А                   |                          |      | 0.80 |
| A <sub>1</sub>      | 0.00                     | _    |      |
| b                   | 0.18                     | 0.25 | 0.30 |
| е                   |                          | 0.50 |      |
| Lp                  | 0.30                     | 0.40 | 0.50 |
| х                   | _                        |      | 0.05 |
| у                   |                          |      | 0.05 |
| Z <sub>D</sub>      |                          | 0.75 |      |
| Z <sub>E</sub>      |                          | 0.75 |      |
| C <sub>2</sub>      | 0.15                     | 0.20 | 0.25 |
| D <sub>2</sub>      |                          | 4.50 |      |
| E <sub>2</sub>      |                          | 4.50 |      |

©2013 Renesas Electronics Corporation. All rights reserved.

|      |              | Description   |                                                                                                                                                    |
|------|--------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page          | Summary                                                                                                                                            |
| 3.00 | Aug 02, 2013 | 118           | Modification of table in 2.6.2 Temperature sensor/internal reference voltage characteristics                                                       |
|      |              | 118           | Modification of table and note in 2.6.3 POR circuit characteristics                                                                                |
|      |              | 119           | Modification of table in 2.6.4 LVD circuit characteristics                                                                                         |
|      |              | 120           | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode                                                                           |
|      |              | 120           | Renamed to 2.6.5 Power supply voltage rising slope characteristics                                                                                 |
|      |              | 122           | Modification of table, figure, and remark in 2.10 Timing Specs for Switching Flash Memory Programming Modes                                        |
|      |              | 123           | Modification of caution 1 and description                                                                                                          |
|      |              | 124           | Modification of table and remark 3 in Absolute Maximum Ratings (T <sub>A</sub> = 25°C)                                                             |
|      |              | 126           | Modification of table, note, caution, and remark in 3.2.1 X1, XT1 oscillator characteristics                                                       |
|      |              | 126           | Modification of table in 3.2.2 On-chip oscillator characteristics                                                                                  |
|      |              | 127           | Modification of note 3 in 3.3.1 Pin characteristics (1/5)                                                                                          |
|      |              | 128           | Modification of note 3 in 3.3.1 Pin characteristics (2/5)                                                                                          |
|      |              | 133           | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (1/2)                                                        |
|      |              | 135           | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (2/2)                                                    |
|      |              | 137           | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (1/2)                                                      |
|      |              | 139           | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (2/2)                                                  |
|      |              | 140           | Modification of (3) Peripheral Functions (Common to all products)                                                                                  |
|      |              | 142           | Modification of table in 3.4 AC Characteristics                                                                                                    |
|      |              | 143           | Addition of Minimum Instruction Execution Time during Main System Clock Operation                                                                  |
|      |              | 143           | Modification of figure of AC Timing Test Points                                                                                                    |
|      |              | 143           | Modification of figure of External System Clock Timing                                                                                             |
|      |              | 145           | Modification of figure of AC Timing Test Points                                                                                                    |
|      |              | 145           | Modification of description, note 1, and caution in (1) During communication at same potential (UART mode)                                         |
|      |              | 146           | Modification of description in (2) During communication at same potential (CSI mode)                                                               |
|      |              | 147           | Modification of description in (3) During communication at same potential (CSI mode)                                                               |
|      |              | 149           | Modification of table, note 1, and caution in (4) During communication at same potential (simplified I <sup>2</sup> C mode)                        |
|      |              | 151           | Modification of table, note 1, and caution in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)                       |
|      |              | 152 to<br>154 | Modification of table, notes 2 to 6, caution, and remarks 1 to 4 in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) |
|      |              | 155           | Modification of table in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3)                                             |
|      |              | 156           | Modification of table and caution in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3)                                 |
|      |              | 157, 158      | Modification of table, caution, and remarks 3 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)               |
|      |              | 160, 161      | Modification of table and caution in (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode)                                       |