Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 34 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 8K x 8 | | RAM Size | 12K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 10x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-WFQFN Exposed Pad | | Supplier Device Package | 48-HWQFN (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100ggana-u0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong RL78/G13 1. OUTLINE Table 1-1. List of Ordering Part Numbers (1/12) | Pin | Package | Data | Fields of | Ordering Part Number | |---------|----------------------|---------|------------------|-------------------------------------------------------------------| | count | - | flash | Application Note | | | 20 pins | 20-pin plastic LSSOP | Mounted | Α | R5F1006AASP#V0, R5F1006CASP#V0, R5F1006DASP#V0, | | | (7.62 mm (300), 0.65 | | | R5F1006EASP#V0 | | | mm pitch) | | | R5F1006AASP#X0, R5F1006CASP#X0, R5F1006DASP#X0, | | | | | | R5F1006EASP#X0 | | | | | D | R5F1006ADSP#V0, R5F1006CDSP#V0, R5F1006DDSP#V0, | | | | | | R5F1006EDSP#V0 | | | | | | R5F1006ADSP#X0, R5F1006CDSP#X0, R5F1006DDSP#X0, | | | | | | R5F1006EDSP#X0 | | | | | G | R5F1006AGSP#V0, R5F1006CGSP#V0, R5F1006DGSP#V0, | | | | | | R5F1006EGSP#V0 | | | | | | R5F1006AGSP#X0, R5F1006CGSP#X0, R5F1006DGSP#X0, | | | | | | R5F1006EGSP#X0 | | | | Not | Α | R5F1016AASP#V0, R5F1016CASP#V0, R5F1016DASP#V0, | | | | mounted | | R5F1016EASP#V0 | | | | | | R5F1016AASP#X0, R5F1016CASP#X0, R5F1016DASP#X0, | | | | | | R5F1016EASP#X0 | | | | | D | R5F1016ADSP#V0, R5F1016CDSP#V0, R5F1016DDSP#V0, | | | | | | R5F1016EDSP#V0 | | | | | | R5F1016ADSP#X0, R5F1016CDSP#X0, R5F1016DDSP#X0, | | | | | | R5F1016EDSP#X0 | | 24 pins | 24-pin plastic | Mounted | Α | R5F1007AANA#U0, R5F1007CANA#U0, R5F1007DANA#U0, | | | HWQFN (4 × 4mm, | | | R5F1007EANA#U0 | | | 0.5 mm pitch) | | | R5F1007AANA#W0, R5F1007CANA#W0, R5F1007DANA#W0, | | | | | | R5F1007EANA#W0 | | | | | D | R5F1007ADNA#U0, R5F1007CDNA#U0, R5F1007DDNA#U0, | | | | | | R5F1007EDNA#U0 | | | | | | R5F1007ADNA#W0, R5F1007CDNA#W0, R5F1007DDNA#W0, | | | | | G | R5F1007EDNA#W0<br>R5F1007AGNA#U0, R5F1007CGNA#U0, R5F1007DGNA#U0, | | | | | G | R5F1007AGNA#00, R5F1007CGNA#00, R5F1007DGNA#00, | | | | | | R5F1007AGNA#W0, R5F1007CGNA#W0, R5F1007DGNA#W0, | | | | | | R5F1007EGNA#W0 | | | | Not | Α | R5F1017AANA#U0, R5F1017CANA#U0, R5F1017DANA#U0. | | | | mounted | | R5F1017EANA#U0 | | | | mounted | | R5F1017AANA#W0, R5F1017CANA#W0, R5F1017DANA#W0, | | | | | | R5F1017EANA#W0 | | | | | D | R5F1017ADNA#U0, R5F1017CDNA#U0, R5F1017DDNA#U0, | | | | | | R5F1017EDNA#U0 | | | | | | R5F1017ADNA#W0, R5F1017CDNA#W0, R5F1017DDNA#W0, | | | | | | R5F1017EDNA#W0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. RL78/G13 1. OUTLINE Table 1-1. List of Ordering Part Numbers (6/12) | Pin count | Package | Data flash | Fields of<br>Application | Ordering Part Number | |-----------|-------------------------|------------|--------------------------|-------------------------------------------------| | 48 pins | 48-pin plastic | Mounted | А | R5F100GAANA#U0, R5F100GCANA#U0, R5F100GDANA#U0, | | | HWQFN (7 $\times$ 7 mm, | | | R5F100GEANA#U0, R5F100GFANA#U0, R5F100GGANA#U0, | | | 0.5 mm pitch) | | | R5F100GHANA#U0, R5F100GJANA#U0, R5F100GKANA#U0, | | | | | | R5F100GLANA#U0 | | | | | | R5F100GAANA#W0, R5F100GCANA#W0, | | | | | | R5F100GDANA#W0, R5F100GEANA#W0, | | | | | | R5F100GFANA#W0, R5F100GGANA#W0, | | | | | | R5F100GHANA#W0, R5F100GJANA#W0, | | | | | | R5F100GKANA#W0, R5F100GLANA#W0 | | | | | D | R5F100GADNA#U0, R5F100GCDNA#U0, R5F100GDDNA#U0, | | | | | | R5F100GEDNA#U0, R5F100GFDNA#U0, R5F100GGDNA#U0, | | | | | | R5F100GHDNA#U0, R5F100GJDNA#U0, R5F100GKDNA#U0, | | | | | | R5F100GLDNA#U0 | | | | | | R5F100GADNA#W0, R5F100GCDNA#W0, | | | | | | R5F100GDDNA#W0, R5F100GEDNA#W0, | | | | | | R5F100GFDNA#W0, R5F100GGDNA#W0, | | | | | | R5F100GHDNA#W0, R5F100GJDNA#W0, | | | | | | R5F100GKDNA#W0, R5F100GLDNA#W0 | | | | | G | R5F100GAGNA#U0, R5F100GCGNA#U0, R5F100GDGNA#U0, | | | | | | R5F100GEGNA#U0, R5F100GFGNA#U0, R5F100GGGNA#U0, | | | | | | R5F100GHGNA#U0, R5F100GJGNA#U0 | | | | | | R5F100GAGNA#W0, R5F100GCGNA#W0, | | | | | | R5F100GDGNA#W0, R5F100GEGNA#W0, | | | | | | R5F100GFGNA#W0, R5F100GGGNA#W0, | | | | | | R5F100GHGNA#W0, R5F100GJGNA#W0 | | | | Not | Α | R5F101GAANA#U0, R5F101GCANA#U0, R5F101GDANA#U0, | | | | mounted | | R5F101GEANA#U0, R5F101GFANA#U0, R5F101GGANA#U0, | | | | | | R5F101GHANA#U0, R5F101GJANA#U0, R5F101GKANA#U0, | | | | | | R5F101GLANA#U0 | | | | | | R5F101GAANA#W0, R5F101GCANA#W0, | | | | | | R5F101GDANA#W0, R5F101GEANA#W0, | | | | | | R5F101GFANA#W0, R5F101GGANA#W0, | | | | | | R5F101GHANA#W0, R5F101GJANA#W0, | | | | | | R5F101GKANA#W0, R5F101GLANA#W0 | | | | | D | R5F101GADNA#U0, R5F101GCDNA#U0, R5F101GDDNA#U0, | | | | | | R5F101GEDNA#U0, R5F101GFDNA#U0, R5F101GGDNA#U0, | | | | | | R5F101GHDNA#U0, R5F101GJDNA#U0, R5F101GKDNA#U0, | | | | | | R5F101GLDNA#U0 | | | | | | R5F101GADNA#W0, R5F101GCDNA#W0, | | | | | | R5F101GDDNA#W0, R5F101GEDNA#W0, | | | | | | R5F101GFDNA#W0, R5F101GGDNA#W0, | | | | | | R5F101GHDNA#W0, R5F101GJDNA#W0, | | | | | | R5F101GKDNA#W0, R5F101GLDNA#W0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. RL78/G13 1. OUTLINE # 1.5.7 40-pin products Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. #### 2.2 Oscillator Characteristics # 2.2.1 X1, XT1 oscillator characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Resonator | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------------------------|--------------------|--------------------------------|------|--------|------|------| | X1 clock oscillation | Ceramic resonator/ | $2.7~V \leq V_{DD} \leq 5.5~V$ | 1.0 | | 20.0 | MHz | | frequency (fx) <sup>Note</sup> | crystal resonator | $2.4~V \leq V_{DD} < 2.7~V$ | 1.0 | | 16.0 | MHz | | | | $1.8~V \leq V_{DD} < 2.4~V$ | 1.0 | | 8.0 | MHz | | | | $1.6~V \leq V_{DD} < 1.8~V$ | 1.0 | | 4.0 | MHz | | XT1 clock oscillation frequency (fx) <sup>Note</sup> | Crystal resonator | | 32 | 32.768 | 35 | kHz | **Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics. Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. Remark When using the X1 oscillator and XT1 oscillator, refer to 5.4 System Clock Oscillator. ## 2.2.2 On-chip oscillator characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | (12 10 10 100 0, 110 1 | 1 | 10 1, 100 0 1, | , | | | 1 | 1 | |----------------------------------------------------------|------------|----------------|--------------------------------|------|------|------|------| | Oscillators | Parameters | | Conditions | MIN. | TYP. | MAX. | Unit | | High-speed on-chip oscillator clock frequency Notes 1, 2 | fıн | | | 1 | | 32 | MHz | | High-speed on-chip oscillator | | –20 to +85 °C | $1.8~V \leq V_{DD} \leq 5.5~V$ | -1.0 | | +1.0 | % | | clock frequency accuracy | | | $1.6~V \le V_{DD} < 1.8~V$ | -5.0 | | +5.0 | % | | | | –40 to –20 °C | $1.8~V \leq V_{DD} \leq 5.5~V$ | -1.5 | | +1.5 | % | | | | | $1.6~V \le V_{DD} < 1.8~V$ | -5.5 | | +5.5 | % | | Low-speed on-chip oscillator clock frequency | fiL | | | | 15 | | kHz | | Low-speed on-chip oscillator clock frequency accuracy | | | | -15 | | +15 | % | **Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register. 2. This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time. - Notes 1. Total current flowing into VDD and EVDDO, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO or Vss, EVsso. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 32 MHz $2.4~V \le V_{DD} \le 5.5~V @ 1~MHz$ to 16~MHz LS (low-speed main) mode: 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V@1 MHz to 4 MHz - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fih: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is T<sub>A</sub> = 25°C # (4) Peripheral Functions (Common to all products) # $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------------------------|---------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------|------|------|-------|------| | Low-speed on-<br>chip oscillator<br>operating<br>current | IFIL Note 1 | | | | 0.20 | | μA | | RTC operating current | RTC<br>Notes 1, 2, 3 | | | | 0.02 | | μΑ | | 12-bit interval timer operating current | IIT Notes 1, 2, 4 | | | | 0.02 | | μΑ | | Watchdog timer operating current | WDT<br>Notes 1, 2, 5 | fı∟ = 15 kHz | | | 0.22 | | μΑ | | A/D converter | IADC Notes 1, 6 | When | Normal mode, AV <sub>REFP</sub> = V <sub>DD</sub> = 5.0 V | | 1.3 | 1.7 | mA | | operating<br>current | ing conversion at maximum speed | Low voltage mode, AVREFP = VDD = 3.0 V | | 0.5 | 0.7 | mA | | | A/D converter<br>reference<br>voltage current | IADREF Note 1 | | | | 75.0 | | μА | | Temperature sensor operating current | ITMPS Note 1 | | | | 75.0 | | μΑ | | LVD operating current | LVI Notes 1, 7 | | | | 0.08 | | μΑ | | Self-<br>programming<br>operating<br>current | IFSP Notes 1, 9 | | | | 2.50 | 12.20 | mA | | BGO operating current | BGO Notes 1, 8 | | | | 2.50 | 12.20 | mA | | SNOOZE | ISNOZ Note 1 | ADC operation | The mode is performed Note 10 | | 0.50 | 0.60 | mA | | operating<br>current | | | The A/D conversion operations are performed, Low voltage mode, AVREFP = $V_{DD} = 3.0 \text{ V}$ | | 1.20 | 1.44 | mA | | | | CSI/UART opera | tion | | 0.70 | 0.84 | mA | #### **Notes 1.** Current flowing to VDD. - 2. When high speed on-chip oscillator and high-speed system clock are stopped. - 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed onchip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock. - 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. - **5.** Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation. - When the high-speed on-chip oscillator clock is selected - During self programming When high-speed system clock is selected # Tcy vs Vdd (LV (low-voltage main) mode) - When the high-speed on-chip oscillator clock is selected During self programming - --- When high-speed system clock is selected 3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.7 V $\leq$ EV<sub>DD0</sub> < 4.0 V and 2.3 V $\leq$ V<sub>b</sub> $\leq$ 2.7 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$ [bps] $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer. - 5. Use it with $EV_{DD0} \ge V_b$ . - **6.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 1.8 V $\leq$ EV<sub>DD0</sub> < 3.3 V and 1.6 V $\leq$ V<sub>b</sub> $\leq$ 2.0 V $$\text{Maximum transfer rate} = \frac{1}{\{-C_b \times R_b \times \text{ln } (1 - \frac{1.5}{V_b})\} \times 3} \text{ [bps]}$$ Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer. Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. **UART** mode connection diagram (during communication at different potential) # (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | , 0 | h-speed<br>Mode | , | /-speed<br>Mode | , | -voltage<br>Mode | Unit | |--------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SIp setup time (to SCKp↑) Note 1 | tsıĸı | $ 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, $ | 81 | | 479 | | 479 | | ns | | | | $C_b = 30$ pF, $R_b = 1.4$ k $\Omega$ | | | | | | | | | | | | 177 | | 479 | | 479 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $\label{eq:local_local_local_local_local} \begin{split} 1.8 \ V & \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V & \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{split}$ | 479 | | 479 | | 479 | | ns | | | | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$ | | | | | | | | | SIp hold time<br>(from SCKp↑) Note 1 | <b>t</b> KSI1 | $ 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, $ | 19 | | 19 | | 19 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | | | 19 | | 19 | | 19 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $\begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$ | 19 | | 19 | | 19 | | ns | | | | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$ | | | | | | | | | Delay time from SCKp↓ to | tkso1 | $ \begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array} $ | | 100 | | 100 | | 100 | ns | | SOp output Note 1 | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | | $ 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, $ | | 195 | | 195 | | 195 | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $\begin{array}{c} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$ | | 483 | | 483 | | 483 | ns | | | | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$ | | | | | | | | Notes - 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. - 2. Use it with $EV_{DD0} \ge V_b$ . Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the page after the next page.) # (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | , , | h-speed<br>Mode | , | /-speed<br>Mode | , | -voltage<br>Mode | Unit | |--------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SIp setup time<br>(to SCKp↓) Note 1 | tsıĸı | $\begin{array}{l} 4.0~V \leq EV_{DD0} \leq 5.5~V, \\ 2.7~V \leq V_b \leq 4.0~V, \end{array} \label{eq:pdd_pdd}$ | 44 | | 110 | | 110 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | | | 44 | | 110 | | 110 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $ \begin{array}{c} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array} $ | 110 | | 110 | | 110 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ | | | | | | | | | SIp hold time<br>(from SCKp↓) Note 1 | <b>t</b> KSI1 | $ 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, $ | 19 | | 19 | | 19 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | | | 19 | | 19 | | 19 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $\begin{array}{c} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$ | 19 | | 19 | | 19 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ | | | | | | | | | Delay time from SCKp↑ to | tkso1 | $ \begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \end{array} $ | | 25 | | 25 | | 25 | ns | | SOp output Note 1 | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | | $ \begin{array}{c} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \end{array} $ | | 25 | | 25 | | 25 | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $\begin{array}{c} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$ | | 25 | | 25 | | 25 | ns | | | | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$ | | | | | | | | Notes - 1. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. Use it with $EV_{DD0} \ge V_b$ . Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) # CSI mode connection diagram (during communication at different potential) - **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage - **2.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number , n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00)) - **4.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. # 2.5.2 Serial interface IICA # (1) I2C standard mode (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | С | Conditions | , , | h-speed<br>Mode | , | /-speed<br>Mode | , | -voltage<br>Mode | Unit | |----------------------------------|---------------|-----------------------------|----------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock frequency | fscL | Standard | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 0 | 100 | 0 | 100 | 0 | 100 | kHz | | | | mode: | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0 | 100 | 0 | 100 | 0 | 100 | kHz | | | | fc∟k≥ 1 MHz | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0 | 100 | 0 | 100 | 0 | 100 | kHz | | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | _ | _ | 0 | 100 | 0 | 100 | kHz | | Setup time of restart | tsu:sta | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | condition | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 4.7 | | 4.7 | | μS | | Hold time <sup>Note 1</sup> | thd:STA | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | 4.0 | | 4.0 | | 4.0 | | μS | | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 4.0 | | 4.0 | | μS | | Hold time when SCLA0 = | tLOW | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | " <u>L</u> " | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 4.7 | | 4.7 | | μS | | Hold time when SCLA0 = thigh | <b>t</b> HIGH | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | "H" | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 4.0 | | 4.0 | | μS | | Data setup time | tsu:dat | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 250 | | 250 | | 250 | | ns | | (reception) | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 250 | | 250 | | 250 | | ns | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 250 | | 250 | | 250 | | ns | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 250 | | 250 | | ns | | Data hold time | thd:dat | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 0 | 3.45 | 0 | 3.45 | 0 | 3.45 | μS | | (transmission) <sup>Note 2</sup> | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 0 | 3.45 | 0 | 3.45 | 0 | 3.45 | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 0 | 3.45 | 0 | 3.45 | 0 | 3.45 | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | _ | 0 | 3.45 | 0 | 3.45 | μS | | Setup time of stop | tsu:sto | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | condition | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.0 | | 4.0 | | 4.0 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | | | 4.0 | | 4.0 | | μS | | Bus-free time | <b>t</b> BUF | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.8 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 4.7 | | 4.7 | | 4.7 | | μS | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ | ≤ 5.5 V | _ | | 4.7 | | 4.7 | | μS | (Notes, Caution and Remark are listed on the next page.) (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI0, ANI2 to ANI14, ANI16 to ANI26 (Ta = -40 to +85°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VBGR Note 3, Reference voltage (-) = AVREFM = 0 V Note 4, HS (high-speed main) mode) | Parameter | Symbol | Co | MIN. | TYP. | MAX. | Unit | | |--------------------------------------------|--------|------------------|--------------------------------|------|------|-------------------------|------| | Resolution | RES | | | | 8 | | bit | | Conversion time | tconv | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μS | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±0.60 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±2.0 | LSB | | Differential linearity error Note 1 | DLE | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±1.0 | LSB | | Analog input voltage | VAIN | | | 0 | | V <sub>BGR</sub> Note 3 | ٧ | - **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics. - 4. When reference voltage (-) = Vss, the MAX. values are as follows. Zero-scale error: Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM. Integral linearity error: Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM. Differential linearity error: Add ±0.2 LSB to the MAX. value when reference voltage (-) = AVREFM. #### 3.2 Oscillator Characteristics ### 3.2.1 X1, XT1 oscillator characteristics $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Resonator | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------------------------|--------------------|---------------------------------------|------|--------|------|------| | X1 clock oscillation frequency (fx) <sup>Note</sup> | Ceramic resonator/ | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 1.0 | | 20.0 | MHz | | | crystal resonator | $2.4~V \leq V_{DD} < 2.7~V$ | 1.0 | | 16.0 | MHz | | XT1 clock oscillation frequency (fx) <sup>Note</sup> | Crystal resonator | | 32 | 32.768 | 35 | kHz | **Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics. Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. Remark When using the X1 oscillator and XT1 oscillator, refer to 5.4 System Clock Oscillator. #### 3.2.2 On-chip oscillator characteristics $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Oscillators | Parameters | | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------------------------|------------|----------------|--------------------------------|------|------|------|------| | High-speed on-chip oscillator clock frequency Notes 1, 2 | fін | | | 1 | | 32 | MHz | | High-speed on-chip oscillator clock frequency accuracy | | –20 to +85 °C | $2.4~V \leq V_{DD} \leq 5.5~V$ | -1.0 | | +1.0 | % | | | | –40 to −20 °C | $2.4~V \leq V_{DD} \leq 5.5~V$ | -1.5 | | +1.5 | % | | | | +85 to +105 °C | $2.4~V \leq V_{DD} \leq 5.5~V$ | -2.0 | | +2.0 | % | | Low-speed on-chip oscillator clock frequency | fı∟ | | | | 15 | | kHz | | Low-speed on-chip oscillator clock frequency accuracy | | | | -15 | | +15 | % | **Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register. 2. This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time. ### (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | ol Conditions | | HS (high-speed main) Mode | | . , | Unit | |---------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------|----------------|------| | | | | | | MIN. | MAX. | | | Transfer rate | $ \begin{array}{c} V, \\ 2.7 \ V \leq V_t \\ \\ \hline 2.7 \ V \leq E \\ V, \\ \hline 2.3 \ V \leq V_t \\ \\ \end{array} $ | Reception | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ | | | fmck/12 Note 1 | bps | | | | $V,$ $2.7~V \leq V_b \leq 4.0~V$ | Theoretical value of the maximum transfer rate fclk = 32 MHz, fmck = fclk | | 2.6 | Mbps | | | | | 2.7 V ≤ EV <sub>DD0</sub> < 4.0 | | | fmck/12 Note 1 | bps | | | | | $V,$ $2.3~V \leq V_b \leq 2.7~V$ | Theoretical value of the maximum transfer rate fclk = 32 MHz, fmck = fclk | | 2.6 | Mbps | | | | | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V},$ | | | fMCK/12<br>Notes 1,2 | bps | | | | | | $1.6~V \leq V_b \leq 2.0~V$ | Theoretical value of the maximum transfer rate fclk = 32 MHz, fmck = fclk | | 2.6 | Mbps | - Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only. - 2. The following conditions are required for low voltage interface when EVDDO < VDD. $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ : MAX. 1.3 Mbps Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. - Remarks 1. V<sub>b</sub>[V]: Communication line voltage - **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13) - **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1. ### CSI mode connection diagram (during communication at different potential) - Remarks 1. $R_b[\Omega]$ :Communication line (SCKp, SOp) pull-up resistance, $C_b[F]$ : Communication line (SCKp, SOp) load capacitance, $V_b[V]$ : Communication line voltage - 2. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00)) - **4.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. (2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI16 to ANI26 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AV}_{\text{REFP}}, \text{Reference voltage (-)} = \text{AV}_{\text{REFM}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|--------|--------------------------------------------------------------------|-----------------------------------|--------|------|------------------------------------------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution $EVDD0 \le AV_{REFP} = V_{DD}^{Notes 3, 4}$ | 2.4 V ≤ AVREFP ≤ 5.5 V | | 1.2 | ±5.0 | LSB | | Conversion time | tconv | 10-bit resolution<br>Target pin : ANI16 to ANI26 | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μs | | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.1875 | | 39 | μS | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μs | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution $EV_{DD0} \le AV_{REFP} = V_{DD}^{Notes 3, 4}$ | $2.4~V \le AV_{REFP} \le 5.5$ V | | | ±0.35 | %FSR | | Full-scale error <sup>Notes 1, 2</sup> | Ers | 10-bit resolution $EVDD0 \le AV_{REFP} = V_{DD}^{Notes 3, 4}$ | $2.4~V \le AV_{REFP} \le 5.5$ V | | | ±0.35 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | 10-bit resolution $EVDD0 \le AV_{REFP} = V_{DD}^{Notes 3, 4}$ | $2.4~V \leq AV_{REFP} \leq 5.5$ V | | | ±3.5 | LSB | | Differential linearity error | DLE | 10-bit resolution $EVDD0 \le AV_{REFP} = V_{DD}^{Notes 3, 4}$ | $2.4~V \le AV_{REFP} \le 5.5$ V | | | ±2.0 | LSB | | Analog input voltage | Vain | ANI16 to ANI26 | | 0 | | AV <sub>REFP</sub><br>and<br>EV <sub>DD0</sub> | V | ### **Notes 1.** Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** When $AV_{REFP} < V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 1.0$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add $\pm 0.05\% FSR$ to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±0.5 LSB to the MAX. value when AVREFP = VDD. **4.** When $AV_{REFP} < EV_{DD0} \le V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 4.0$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add $\pm 0.20\%$ FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AVREFP = VDD. (3) When reference voltage (+) = VDD (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = Vss (ADREFM = 0), target pin : ANI0 to ANI14, ANI16 to ANI26, internal reference voltage, and temperature sensor output voltage (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VDD, Reference voltage (-) = Vss) | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|--------|----------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------|------|-------------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | 1.2 | ±7.0 | LSB | | Conversion time | tconv | 10-bit resolution<br>Target pin: ANI0 to ANI14,<br>ANI16 to ANI26 | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μS | | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.1875 | | 39 | μS | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μS | | | | Target pin: Internal reference voltage, and temperature | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.375 | | 39 | μS | | | | | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.5625 | | 39 | μS | | | | | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μs | | | | (high-speed main) mode) | | | | | | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±0.60 | %FSR | | Full-scale errorNotes 1, 2 | Ers | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±0.60 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±4.0 | LSB | | Differential linearity error | DLE | 10-bit resolution | $2.4~\textrm{V} \leq \textrm{Vdd} \leq 5.5~\textrm{V}$ | | | ±2.0 | LSB | | Analog input voltage | Vain | ANI0 to ANI14 | | 0 | | V <sub>DD</sub> | ٧ | | | | ANI16 to ANI26 | | 0 | | EV <sub>DD0</sub> | ٧ | | | | Internal reference voltage output (2.4 V ≤ VDD ≤ 5.5 V, HS (high-speed main) mode) | | V <sub>BGR</sub> Note 3 | | V | | | | | Temperature sensor output voltage (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-speed main) mode) | | V <sub>TMPS25</sub> Note 3 | | V | | Notes 1. Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics. # 4.10 52-pin Products R5F100JCAFA, R5F100JDAFA, R5F100JEAFA, R5F100JFAFA, R5F100JGAFA, R5F100JHAFA, R5F100JJAFA, R5F100JKAFA, R5F100JLAFA R5F101JCAFA, R5F101JDAFA, R5F101JEAFA, R5F101JFAFA, R5F101JJAFA, R5F101JJAFA, R5F101JJAFA, R5F101JAFA, R5F101JKAFA, R5F101JLAFA R5F100JCDFA, R5F100JDDFA, R5F100JEDFA, R5F100JFDFA, R5F100JDFA, R5F100JPA, R R5F100JKDFA, R5F100JLDFA R5F101JCDFA, R5F101JDDFA, R5F101JEDFA, R5F101JFDFA, R5F101JDFA, R5 R5F101JKDFA, R5F101JLDFA R5F100JCGFA, R5F100JDGFA, R5F100JEGFA, R5F100JFGFA, R5F100JGGFA, R5F100JHGFA, R5F100JJGFA | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | | |---------------------|--------------|----------------|-----------------|--| | P-LQFP52-10x10-0.65 | PLQP0052JA-A | P52GB-65-GBS-1 | 0.3 | | © 2012 Renesas Electronics Corporation. All rights reserved. (UNIT:mm) R5F100LCAFB, R5F100LDAFB, R5F100LEAFB, R5F100LFAFB, R5F100LGAFB, R5F100LHAFB, R5F100LJAFB, R5F100LKAFB, R5F100LLAFB R5F101LCAFB, R5F101LDAFB, R5F101LEAFB, R5F101LFAFB, R5F101LGAFB, R5F101LHAFB, R5F101LJAFB, R5F101LKAFB, R5F101LLAFB R5F100LCDFB, R5F100LDDFB, R5F100LEDFB, R5F100LFDFB, R5F100LGDFB, R5F100LHDFB, R5F100LDFB, R5F100LKDFB, R5F100LKDFB Previous Code MASS (TYP.) [g] R5F101LCDFB, R5F101LDDFB, R5F101LEDFB, R5F101LFDFB, R5F101LGDFB, R5F101LHDFB, R5F101LJDFB, R5F101LKDFB, R5F101LLDFB JEITA Package Code R5F100LCGFB, R5F100LDGFB, R5F100LEGFB, R5F100LFGFB, R5F100LGGFB, R5F100LHGFB, R5F100LJGFB RENESAS Code | | JETTA Fackage Code | HEINESAS Code | Frevious Code | IVIA33 ( | 117.) [9] | | |-----|----------------------------------------|---------------|----------------|----------|--------------------------------------------------------------------------------------------|------------------------------------| | | P-LFQFP64-10x10-0.50 | PLQP0064KF-A | P64GB-50-UEU-2 | 0.5 | 35 | | | ı | | | | | | | | | HD———————————————————————————————————— | 33 32 | + | θ - | c c | A3 | | E . | 64 1 - ZD - b - | 17 16 E | A-A2 | | TEM DIME D 10.0 E 10.0 HD 12.0 HE 12.0 A 1.60 A1 0.10 A2 1.40 B 0.22 C 0.14 L 0.50 Lp 0.66 | 2±0.05<br>45 +0.055<br>0<br>0±0.15 | | | | | | l \ — | $\theta$ 3° $^+$ | 0±0.20<br>5° | | | Lays | | A1 | ' | e 0.50 | | | | | | Al | | x 0.08 | | | | | | | | | | ©2012 Renesas Electronics Corporation. All rights reserved. 0.08 1.25 1.25 ZD ZΕ NOTE Each lead centerline is located within 0.08 mm of its true position at maximum material condition.