



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 34                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 12K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-WFQFN Exposed Pad                                                            |
| Supplier Device Package    | 48-HWQFN (7x7)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100ggdna-u0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.3.9 48-pin products

• 48-pin plastic LFQFP (7 x 7 mm, 0.5 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

## 1.3.10 52-pin products

• 52-pin plastic LQFP (10 × 10 mm, 0.65 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

• 64-pin plastic VFBGA (4 × 4 mm, 0.4 mm pitch)



| Pin No. | Name                              | Pin No. | Name                            | Pin No. | Name                                                | Pin No. | Name                |
|---------|-----------------------------------|---------|---------------------------------|---------|-----------------------------------------------------|---------|---------------------|
| A1      | P05/TI05/TO05                     | C1      | P51/INTP2/SO11                  | E1      | P13/TxD2/SO20/<br>(SDAA0)/(TI04)/(TO04)             | G1      | P146                |
| A2      | P30/INTP3/RTC1HZ<br>/SCK11/SCL11  | C2      | P71/KR1/SI21/SDA21              | E2      | P14/RxD2/SI20/SDA20<br>/(SCLA0)/(TI03)/(TO03)       | -       | P25/ANI5            |
| A3      | P70/KR0/SCK21<br>/SCL21           | СЗ      | P74/KR4/INTP8/SI01<br>/SDA01    | E3      | P15/SCK20/SCL20/<br>(TI02)/(TO02)                   | G3      | P24/ANI4            |
| A4      | P75/KR5/INTP9<br>/SCK01/SCL01     | C4      | P52/(INTP10)                    | E4      | P16/TI01/TO01/INTP5<br>/(SI00)/(RxD0)               | G4      | P22/ANI2            |
| A5      | P77/KR7/INTP11/<br>(TxD2)         | C5      | P53/(INTP11)                    | E5      | P03/ANI16/SI10/RxD1<br>/SDA10                       | G5      | P130                |
| A6      | P61/SDAA0                         | C6      | P63                             | E6      | P41/TI07/TO07                                       | G6      | P02/ANI17/SO10/TxD1 |
| A7      | P60/SCLA0                         | C7      | Vss                             | E7      | RESET                                               | G7      | P00/TI00            |
| A8      | EV <sub>DD0</sub>                 | C8      | P121/X1                         | E8      | P137/INTP0                                          | G8      | P124/XT2/EXCLKS     |
| B1      | P50/INTP1/SI11<br>/SDA11          | D1      | P55/(PCLBUZ1)/<br>(SCK00)       | F1      | P10/SCK00/SCL00/<br>(TI07)/(TO07)                   | H1      | P147/ANI18          |
| B2      | P72/KR2/SO21                      | D2      | P06/TI06/TO06                   | F2      | P11/SI00/RxD0<br>/TOOLRxD/SDA00/<br>(TI06)/(TO06)   | H2      | P27/ANI7            |
| B3      | P73/KR3/SO01                      | D3      | P17/TI02/TO02/<br>(SO00)/(TxD0) | F3      | P12/SO00/TxD0<br>/TOOLTxD/(INTP5)/<br>(TI05)/(TO05) | H3      | P26/ANI6            |
| B4      | P76/KR6/INTP10/<br>(RxD2)         | D4      | P54                             | F4      | P21/ANI1/AVREFM                                     | H4      | P23/ANI3            |
| B5      | P31/TI03/TO03<br>/INTP4/(PCLBUZ0) | D5      | P42/TI04/TO04                   | F5      | P04/SCK10/SCL10                                     | H5      | P20/ANI0/AVREFP     |
| B6      | P62                               | D6      | P40/TOOL0                       | F6      | P43                                                 | H6      | P141/PCLBUZ1/INTP7  |
| B7      | V <sub>DD</sub>                   | D7      | REGC                            | F7      | P01/TO00                                            | H7      | P140/PCLBUZ0/INTP6  |
| B8      | EVsso                             | D8      | P122/X2/EXCLK                   | F8      | P123/XT1                                            | H8      | P120/ANI19          |

Cautions 1. Make EVsso pin the same potential as Vss pin.

- 2. Make  $V_{\text{DD}}$  pin the potential that is higher than  $\text{EV}_{\text{DD0}}$  pin.
- 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

- 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub> and EV<sub>DD0</sub> pins and connect the Vss and EV<sub>SS0</sub> pins to separate ground lines.
- **3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to **Figure 4-8 Format of Peripheral I/O Redirection Register** (**PIOR**) in the RL78/G13 User's Manual.

 The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves) (see 6.9.3 Operation as multiple PWM output function in the RL78/G13 User's Manual).

(2/2)

|                      |                            |                                                                                                                                     |                                     |                               |          |                     | (2/2)    |  |  |  |
|----------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------|----------|---------------------|----------|--|--|--|
| Ite                  | m                          | 80-                                                                                                                                 | pin                                 | 100                           | -pin     | 128                 | 3-pin    |  |  |  |
|                      |                            | R5F100Mx                                                                                                                            | R5F101Mx                            | R5F100Px                      | R5F101Px | R5F100Sx            | R5F101Sx |  |  |  |
| Clock output/buzz    | output/buzzer output 2 2 2 |                                                                                                                                     |                                     |                               |          |                     |          |  |  |  |
|                      |                            | • 2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz                                                                    |                                     |                               |          |                     |          |  |  |  |
|                      |                            | (Main system clock: fmain = 20 MHz operation)                                                                                       |                                     |                               |          |                     |          |  |  |  |
|                      |                            | • 256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz (Subsystem clock: fsub = 32.768 kHz operation) |                                     |                               |          |                     |          |  |  |  |
| 0/40 1 "             | A /D                       |                                                                                                                                     | CIOCK: ISUB = 32.70                 |                               |          | I                   |          |  |  |  |
| 8/10-bit resolution  | A/D converter              | 17 channels                                                                                                                         |                                     | 20 channels                   |          | 26 channels         |          |  |  |  |
| Serial interface     |                            |                                                                                                                                     | , 128-pin product                   |                               |          |                     |          |  |  |  |
|                      |                            |                                                                                                                                     | •                                   | 2 channels/UAR                |          |                     |          |  |  |  |
|                      |                            |                                                                                                                                     | •                                   | 2 channels/UAR 2 channels/UAR |          | tina I IN-hus): 1 ( | channel  |  |  |  |
|                      |                            |                                                                                                                                     | •                                   | 2 channels/UAR                |          | ang Ent baoj. T     | onamo:   |  |  |  |
|                      | I <sup>2</sup> C bus       | 2 channels                                                                                                                          | ·                                   | 2 channels                    |          | 2 channels          |          |  |  |  |
| Multiplier and divid | der/multiply-              | • 16 bits × 16 bi                                                                                                                   | ts = 32 bits (Uns                   | igned or signed)              |          |                     |          |  |  |  |
| accumulator          |                            | • 32 bits ÷ 32 bi                                                                                                                   | ts = 32 bits (Uns                   | igned)                        |          |                     |          |  |  |  |
|                      |                            | • 16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed)                                                                        |                                     |                               |          |                     |          |  |  |  |
| DMA controller       |                            | 4 channels                                                                                                                          |                                     |                               |          |                     |          |  |  |  |
| Vectored             | Internal                   |                                                                                                                                     | 37                                  | 3                             | 37       |                     | 41       |  |  |  |
| interrupt sources    | External                   |                                                                                                                                     | 13                                  | 1                             | 3        |                     | 13       |  |  |  |
| Key interrupt        |                            |                                                                                                                                     | 8                                   | 1                             | 8        |                     | 8        |  |  |  |
| Reset                |                            | Reset by RES                                                                                                                        |                                     |                               |          |                     |          |  |  |  |
|                      |                            |                                                                                                                                     | by watchdog tim                     |                               |          |                     |          |  |  |  |
|                      |                            |                                                                                                                                     | by power-on-res<br>by voltage detec |                               |          |                     |          |  |  |  |
|                      |                            |                                                                                                                                     |                                     | tion execution Note           |          |                     |          |  |  |  |
|                      |                            |                                                                                                                                     | by RAM parity e                     |                               |          |                     |          |  |  |  |
|                      |                            |                                                                                                                                     | by illegal-memor                    |                               |          |                     |          |  |  |  |
| Power-on-reset cir   | rcuit                      | Power-on-res                                                                                                                        | et: 1.51 V (TY                      | P.)                           |          |                     |          |  |  |  |
|                      |                            | Power-down-                                                                                                                         | reset: 1.50 V (TY                   | P.)                           |          |                     |          |  |  |  |
| Voltage detector     |                            | Rising edge: 1.67 V to 4.06 V (14 stages)                                                                                           |                                     |                               |          |                     |          |  |  |  |
|                      |                            | • Falling edge: 1.63 V to 3.98 V (14 stages)                                                                                        |                                     |                               |          |                     |          |  |  |  |
| On-chip debug fur    | nction                     | Provided                                                                                                                            |                                     |                               |          |                     |          |  |  |  |
| Power supply volta   | age                        | $V_{DD} = 1.6 \text{ to } 5.5 \text{ V } (T_A = -40 \text{ to } +85^{\circ}\text{C})$                                               |                                     |                               |          |                     |          |  |  |  |
|                      |                            | $V_{DD} = 2.4 \text{ to } 5.5 \text{ V } (T_A = -40 \text{ to } +105^{\circ}\text{C})$                                              |                                     |                               |          |                     |          |  |  |  |
| Operating ambien     | t temperature              | T <sub>A</sub> = 40 to +85°C (A: Consumer applications, D: Industrial applications )                                                |                                     |                               |          |                     |          |  |  |  |
|                      |                            | $T_A = 40 \text{ to } +105$                                                                                                         | °C (G: Industrial                   | applications)                 |          |                     |          |  |  |  |
|                      |                            | 1                                                                                                                                   |                                     |                               |          |                     |          |  |  |  |



Note The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator.



 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (4/5)$ 

| Items                   | Symbol           | Conditions                                                           |                                                                                                                                                   | MIN.                    | TYP. | MAX. | Unit |
|-------------------------|------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------|------|
| Output voltage,<br>high | V <sub>OH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64      | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = -10.0 mA                                                                     | EV <sub>DD0</sub> –     |      |      | V    |
|                         |                  | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = $-3.0 \text{ mA}$                                                            | EV <sub>DD0</sub> – 0.7 |      |      | V    |
|                         |                  | P117, P120, P125 to P127, P130,<br>P140 to P147                      | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = -2.0 mA                                                                      | EV <sub>DD0</sub> – 0.6 |      |      | V    |
|                         |                  |                                                                      | $\label{eq:loss_loss} \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OH1}} = -1.5 \ mA \end{array}$                   | EV <sub>DD0</sub> – 0.5 |      |      | ٧    |
|                         |                  |                                                                      | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $I_{\text{OH1}} = -1.0 \text{ mA}$                                                    | EV <sub>DD0</sub> – 0.5 |      |      | V    |
|                         | V <sub>OH2</sub> | P20 to P27, P150 to P156                                             | 1.6 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>I <sub>OH2</sub> = $-100~\mu$ A                                                                     | V <sub>DD</sub> - 0.5   |      |      | V    |
| Output voltage,<br>low  | V <sub>OL1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64      | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 20~mA$                                                                                               |                         |      | 1.3  | ٧    |
|                         |                  | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to | $\label{eq:loss_loss} \begin{cases} 4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ \\ \text{Iol1} = 8.5 \text{ mA} \end{cases}$ |                         |      | 0.7  | >    |
|                         |                  | P117, P120, P125 to P127, P130,<br>P140 to P147                      | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$ $I_{\text{OL1}} = 3.0~\text{mA}$                                                                         |                         |      | 0.6  | >    |
|                         |                  |                                                                      | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 1.5~mA$                                                                                              |                         |      |      | V    |
|                         |                  |                                                                      | $\label{eq:loss_state} \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OL1}} = 0.6 \ mA \end{array}$                   |                         |      | 0.4  | V    |
|                         |                  |                                                                      | $1.6~V \leq EV_{DD0} < 5.5~V,$ $I_{OL1} = 0.3~mA$                                                                                                 |                         |      | 0.4  | V    |
|                         | V <sub>OL2</sub> | P20 to P27, P150 to P156                                             | 1.6 V $\leq$ VDD $\leq$ 5.5 V, lol2 = 400 $\mu$ A                                                                                                 |                         |      | 0.4  | V    |
|                         | Vol3             | P60 to P63                                                           | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $I_{\text{OL3}} = 15.0 \text{ mA}$                                                  |                         |      | 2.0  | ٧    |
|                         |                  |                                                                      | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 5.0~mA$                                                                                              |                         |      | 0.4  | V    |
|                         |                  |                                                                      | $2.7~\textrm{V} \leq \textrm{EV}_\textrm{DD0} \leq 5.5~\textrm{V},$ $\textrm{Iol3} = 3.0~\textrm{mA}$                                             |                         |      | 0.4  | V    |
|                         |                  |                                                                      | $1.8~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 2.0~mA$                                                                                              |                         |      | 0.4  | V    |
|                         |                  |                                                                      | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $\text{Iol3} = 1.0 \text{ mA}$                                                       |                         |      | 0.4  | V    |

Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

# (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products

# (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = 0 V) (2/2)

| Parameter | Symbol           |                        |                            | Conditions                                 |                         | MIN. | TYP. | MAX. | Unit |
|-----------|------------------|------------------------|----------------------------|--------------------------------------------|-------------------------|------|------|------|------|
| Supply    | I <sub>DD2</sub> | HALT                   | HS (high-                  | $f_{IH} = 32 \text{ MHz}^{Note 4}$         | V <sub>DD</sub> = 5.0 V |      | 0.54 | 1.63 | mA   |
| current   | Note 2           | mode                   | speed main)<br>mode Note 7 |                                            | V <sub>DD</sub> = 3.0 V |      | 0.54 | 1.63 | mA   |
|           |                  |                        |                            | $f_{IH} = 24 \text{ MHz}^{\text{Note 4}}$  | V <sub>DD</sub> = 5.0 V |      | 0.44 | 1.28 | mA   |
|           |                  |                        |                            |                                            | V <sub>DD</sub> = 3.0 V |      | 0.44 | 1.28 | mA   |
|           |                  |                        |                            | fih = 16 MHz Note 4                        | V <sub>DD</sub> = 5.0 V |      | 0.40 | 1.00 | mA   |
|           |                  |                        |                            |                                            | V <sub>DD</sub> = 3.0 V |      | 0.40 | 1.00 | mA   |
|           |                  |                        | LS (low-                   | fih = 8 MHz Note 4                         | V <sub>DD</sub> = 3.0 V |      | 260  | 530  | μА   |
|           |                  |                        | speed main)<br>mode Note 7 |                                            | V <sub>DD</sub> = 2.0 V |      | 260  | 530  | μА   |
|           |                  |                        | LV (low-                   | f <sub>IH</sub> = 4 MHz <sup>Note 4</sup>  | V <sub>DD</sub> = 3.0 V |      | 420  | 640  | μA   |
|           |                  |                        | voltage<br>main) mode      |                                            | V <sub>DD</sub> = 2.0 V |      | 420  | 640  | μА   |
|           |                  |                        | HS (high-                  | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input       |      | 0.28 | 1.00 | mA   |
|           |                  |                        | speed main)<br>mode Note 7 | V <sub>DD</sub> = 5.0 V                    | Resonator connection    |      | 0.45 | 1.17 | mA   |
|           |                  |                        |                            | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input       |      | 0.28 | 1.00 | mA   |
|           |                  |                        |                            | V <sub>DD</sub> = 3.0 V                    | Resonator connection    |      | 0.45 | 1.17 | mA   |
|           |                  |                        |                            | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input       |      | 0.19 | 0.60 | mA   |
|           |                  |                        |                            | $V_{DD} = 5.0 \text{ V}$                   | Resonator connection    |      | 0.26 | 0.67 | mA   |
|           |                  |                        |                            | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input       |      | 0.19 | 0.60 | mA   |
|           |                  |                        |                            | $V_{DD} = 3.0 \text{ V}$                   | Resonator connection    |      | 0.26 | 0.67 | mA   |
|           |                  |                        | LS (low-                   | $f_{MX} = 8 MHz^{Note 3}$                  | Square wave input       |      | 95   | 330  | μΑ   |
|           |                  |                        | speed main)<br>mode Note 7 | V <sub>DD</sub> = 3.0 V                    | Resonator connection    |      | 145  | 380  | μΑ   |
|           |                  |                        | mode                       | $f_{MX} = 8 MHz^{Note 3},$                 | Square wave input       |      | 95   | 330  | μΑ   |
|           |                  |                        |                            | $V_{DD} = 2.0 \text{ V}$                   | Resonator connection    |      | 145  | 380  | μΑ   |
|           |                  |                        | Subsystem                  | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 0.25 | 0.57 | μΑ   |
|           |                  |                        | clock                      | T <sub>A</sub> = -40°C                     | Resonator connection    |      | 0.44 | 0.76 | μΑ   |
|           |                  |                        | operation                  | fsub = 32.768 kHz <sup>Note 5</sup>        | Square wave input       |      | 0.30 | 0.57 | μΑ   |
|           |                  |                        |                            | T <sub>A</sub> = +25°C                     | Resonator connection    |      | 0.49 | 0.76 | μΑ   |
|           |                  |                        |                            | $f_{SUB} = 32.768 \text{ kHz}^{Note 5}$    | Square wave input       |      | 0.37 | 1.17 | μΑ   |
|           |                  |                        |                            | T <sub>A</sub> = +50°C                     | Resonator connection    |      | 0.56 | 1.36 | μΑ   |
|           |                  |                        |                            | $f_{SUB} = 32.768 \text{ kHz}^{Note 5}$    | Square wave input       |      | 0.53 | 1.97 | μΑ   |
|           |                  |                        |                            | T <sub>A</sub> = +70°C                     | Resonator connection    |      | 0.72 | 2.16 | μA   |
|           |                  |                        |                            | $f_{SUB} = 32.768 \text{ kHz}^{Note 5}$    | Square wave input       |      | 0.82 | 3.37 | μΑ   |
|           |                  |                        |                            | T <sub>A</sub> = +85°C                     | Resonator connection    |      | 1.01 | 3.56 | μΑ   |
|           | IDD3 Note 6      | STOP                   | T <sub>A</sub> = -40°C     |                                            |                         |      | 0.18 | 0.50 | μΑ   |
|           |                  | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C     |                                            |                         |      | 0.23 | 0.50 | μА   |
|           |                  |                        | T <sub>A</sub> = +50°C     |                                            |                         |      | 0.30 | 1.10 | μА   |
|           |                  |                        | T <sub>A</sub> = +70°C     |                                            |                         |      | 0.46 | 1.90 | μА   |
|           |                  |                        | T <sub>A</sub> = +85°C     |                                            |                         |      | 0.75 | 3.30 | μΑ   |

(Notes and Remarks are listed on the next page.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3),

g: PIM and POM numbers (g = 0, 1, 4, 5, 8, 14)

2. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10 to 13))

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (1/2)

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                      | Symbol        | Condit                                                       | ions          | , ,                   | h-speed<br>Mode | ,                     | /-speed<br>Mode | ,                     | -voltage<br>Mode | Unit |
|--------------------------------|---------------|--------------------------------------------------------------|---------------|-----------------------|-----------------|-----------------------|-----------------|-----------------------|------------------|------|
|                                |               |                                                              |               | MIN.                  | MAX.            | MIN.                  | MAX.            | MIN.                  | MAX.             |      |
| SCKp cycle time                | tkcy2         | $4.0~V \le EV_{DD0} \le 5.5$                                 | 20 MHz < fмск | 8/fмск                |                 | _                     |                 | _                     |                  | ns   |
| Note 5                         |               | V                                                            | fмск ≤ 20 MHz | 6/ƒмск                |                 | 6/fмск                |                 | 6/fмск                |                  | ns   |
|                                |               | $2.7~V \leq EV_{DD0} \leq 5.5$                               | 16 MHz < fмск | 8/fмск                |                 | _                     |                 | _                     |                  | ns   |
|                                |               | V                                                            | fмск ≤ 16 MHz | 6/ƒмск                |                 | 6/fмск                |                 | 6/fмск                |                  | ns   |
|                                |               | $2.4~V \le EV_{DD0} \le 5.5~V$                               |               | 6/fмск<br>and 500     |                 | 6/fмск<br>and<br>500  |                 | 6/fмск<br>and<br>500  |                  | ns   |
|                                |               | 1.8 V ≤ EV <sub>DDO</sub> ≤ 5.5 V                            |               | 6/fмск<br>and 750     |                 | 6/fмск<br>and<br>750  |                 | 6/fмск<br>and<br>750  |                  | ns   |
|                                |               | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |               | 6/fмск<br>and<br>1500 |                 | 6/fмск<br>and<br>1500 |                 | 6/fмск<br>and<br>1500 |                  | ns   |
|                                |               | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5                              | V             | _                     |                 | 6/fмск<br>and<br>1500 |                 | 6/fмск<br>and<br>1500 |                  | ns   |
| SCKp high-/low-<br>level width | tkH2,<br>tkL2 | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |               | tксү2/2 –<br>7        |                 | tксү2/2<br>- 7        |                 | tkcy2/2<br>-7         |                  | ns   |
|                                |               | $2.7~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$ |               | tксу2/2 —<br>8        |                 | tксу2/2<br>-8         |                 | tkcy2/2<br>-8         |                  | ns   |
|                                |               | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |               | tксү2/2 –<br>18       |                 | tксу2/2<br>- 18       |                 | tксу2/2<br>- 18       |                  | ns   |
|                                |               | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |               | tксү2/2 —<br>66       |                 | tксү2/2<br>- 66       |                 | tkcy2/2<br>- 66       |                  | ns   |
|                                |               | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5                              | V             | _                     |                 | tксү2/2<br>- 66       |                 | tkcy2/2<br>- 66       |                  | ns   |

(Notes, Caution, and Remarks are listed on the next page.)

3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV<sub>DD0</sub> < 4.0 V and 2.3 V  $\leq$  V<sub>b</sub>  $\leq$  2.7 V

$$\label{eq:maximum transfer rate} \text{Maximum transfer rate} = \frac{1}{\{-C_b \times R_b \times \text{ln } (1 - \frac{2.0}{V_b})\} \times 3} \text{ [bps]}$$

$$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.0}{V_b})}\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.
- 5. Use it with  $EV_{DD0} \ge V_b$ .
- **6.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  EV<sub>DD0</sub> < 3.3 V and 1.6 V  $\leq$  V<sub>b</sub>  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times ln \ (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer.

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

**UART** mode connection diagram (during communication at different potential)





# (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) (1/2)

(Ta = -40 to +85°C, 2.7 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                                  | Symbol |                                                                                                                     | Conditions                                                                                                                                                                                                                                      | HS (hig                      |      | LS (low<br>main)          | -speed | LV (low-<br>main)         | •    | Unit |
|--------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------|---------------------------|--------|---------------------------|------|------|
|                                            |        |                                                                                                                     |                                                                                                                                                                                                                                                 | MIN.                         | MAX. | MIN.                      | MAX.   | MIN.                      | MAX. |      |
| SCKp cycle time                            | tkcy1  | tkcy1 ≥ 2/fclk                                                                                                      | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 20 \; pF, \; R_b = 1.4 \\ &k\Omega \end{aligned} $                                                                                      | 200                          |      | 1150                      |        | 1150                      |      | ns   |
|                                            |        |                                                                                                                     | $\begin{split} & 2.7 \; \text{V} \leq \text{EV}_{\text{DD0}} < 4.0 \; \text{V}, \\ & 2.3 \; \text{V} \leq \text{V}_{\text{b}} \leq 2.7 \; \text{V}, \\ & C_{\text{b}} = 20 \; \text{pF}, \; R_{\text{b}} = 2.7 \\ & \text{k}\Omega \end{split}$ | 300                          |      | 1150                      |        | 1150                      |      | ns   |
| SCKp high-level width                      | tкнı   | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 6$ $C_{b} = 20 \text{ pF, F}$             | 4.0 V,                                                                                                                                                                                                                                          | tксү1/2 —<br>50              |      | tксу1/2 —<br>50           |        | tксү1/2 —<br>50           |      | ns   |
|                                            |        | $2.7 \text{ V} \leq \text{EV}_{DD}$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ pF, F}$                        | 2.7 V,                                                                                                                                                                                                                                          | tксу1/2 —<br>120             |      | tксу1/2 —<br>120          |        | tксу1/2 —<br>120          |      | ns   |
| SCKp low-level width                       | tĸL1   | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 6$ $C_{b} = 20 \text{ pF, F}$             | 4.0 V,                                                                                                                                                                                                                                          | tксү1/2 —<br>7               |      | t <sub>KCY1</sub> /2 – 50 |        | t <sub>KCY1</sub> /2 – 50 |      | ns   |
|                                            |        | $2.7 \text{ V} \leq \text{EV}_{DD}$ $2.3 \text{ V} \leq \text{V}_{b} \leq 3$ $C_{b} = 20 \text{ pF, F}$             | 2.7 V,                                                                                                                                                                                                                                          | tксу <sub>1</sub> /2 –<br>10 |      | tксү1/2 —<br>50           |        | tксү1/2 —<br>50           |      | ns   |
| SIp setup time<br>(to SCKp↑) Note 1        | tsıĸı  | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 4$ $C_{b} = 20 \text{ pF, F}$             | 4.0 V,                                                                                                                                                                                                                                          | 58                           |      | 479                       |        | 479                       |      | ns   |
|                                            |        | $2.7 \text{ V} \le \text{EV}_{DD}$<br>$2.3 \text{ V} \le \text{V}_{b} \le 2$<br>$C_{b} = 20 \text{ pF, F}$          | 2.7 V,                                                                                                                                                                                                                                          | 121                          |      | 479                       |        | 479                       |      | ns   |
| SIp hold time<br>(from SCKp↑) Note 1       | tksi1  | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 4$ $C_{b} = 20 \text{ pF, F}$             | 4.0 V,                                                                                                                                                                                                                                          | 10                           |      | 10                        |        | 10                        |      | ns   |
|                                            |        | $2.7 \text{ V} \le \text{EV}_{DD}$<br>$2.3 \text{ V} \le \text{V}_{b} \le 3$<br>$C_{b} = 20 \text{ pF}, \text{ F}$  | 2.7 V,                                                                                                                                                                                                                                          | 10                           |      | 10                        |        | 10                        |      | ns   |
| Delay time from SCKp↓ to SOp output Note 1 | tkso1  | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ C}$ $C_{b} = 20 \text{ pF, F}$ | o ≤ 5.5 V,<br>4.0 V,                                                                                                                                                                                                                            |                              | 60   |                           | 60     |                           | 60   | ns   |
|                                            |        | $2.7 \text{ V} \le \text{EV}_{DD}$ $2.3 \text{ V} \le \text{V}_{b} \le 2$ $C_{b} = 20 \text{ pF, F}$                | o < 4.0 V,<br>2.7 V,                                                                                                                                                                                                                            |                              | 130  |                           | 130    |                           | 130  | ns   |

(Notes, Caution, and Remarks are listed on the next page.)

## 2.10 Timing of Entry to Flash Memory Programming Modes

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter                                                                                                                                                                   | Symbol  | Conditions                                                                | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------|
| Time to complete the communication for the initial setting after the external reset is released                                                                             | tsuіліт | POR and LVD reset must be released before the external reset is released. |      |      | 100  | ms   |
| Time to release the external reset after the TOOL0 pin is set to the low level                                                                                              | tsu     | POR and LVD reset must be released before the external reset is released. | 10   |      |      | μS   |
| Time to hold the TOOL0 pin at<br>the low level after the external<br>reset is released<br>(excluding the processing time of<br>the firmware to control the flash<br>memory) | tно     | POR and LVD reset must be released before the external reset is released. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.

**Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.

tsu: Time to release the external reset after the TOOL0 pin is set to the low level

thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)

# 3.3.2 Supply current characteristics

# (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (Ta = -40 to +105°C, 2.4 V $\leq$ EVDD0 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = 0 V) (1/2)

| Parameter      | Symbol           |                |                            | Conditions                                 |                |                         | MIN. | TYP. | MAX. | Unit |
|----------------|------------------|----------------|----------------------------|--------------------------------------------|----------------|-------------------------|------|------|------|------|
| Supply current | I <sub>DD1</sub> | Operating mode | HS (high-<br>speed main)   | fih = 32 MHz <sup>Note 3</sup>             | Basic operatio | V <sub>DD</sub> = 5.0 V |      | 2.1  |      | mA   |
| Note 1         |                  | mode           | mode Note 5                |                                            | n              | V <sub>DD</sub> = 3.0 V |      | 2.1  |      | mA   |
|                |                  |                |                            |                                            | Normal         | V <sub>DD</sub> = 5.0 V |      | 4.6  | 7.5  | mA   |
|                |                  |                |                            |                                            | operatio<br>n  | V <sub>DD</sub> = 3.0 V |      | 4.6  | 7.5  | mA   |
|                |                  |                |                            | fin = 24 MHz Note 3                        | Normal         | V <sub>DD</sub> = 5.0 V |      | 3.7  | 5.8  | mA   |
|                |                  |                |                            |                                            | operatio<br>n  | V <sub>DD</sub> = 3.0 V |      | 3.7  | 5.8  | mA   |
|                |                  |                |                            | fih = 16 MHz <sup>Note 3</sup>             | Normal         | V <sub>DD</sub> = 5.0 V |      | 2.7  | 4.2  | mA   |
|                |                  |                |                            |                                            | operatio<br>n  | V <sub>DD</sub> = 3.0 V |      | 2.7  | 4.2  | mA   |
|                |                  |                | HS (high-                  | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal         | Square wave input       |      | 3.0  | 4.9  | mA   |
|                |                  |                | speed main)<br>mode Note 5 | $V_{DD} = 5.0 \text{ V}$                   | operatio<br>n  | Resonator connection    |      | 3.2  | 5.0  | mA   |
|                |                  |                |                            | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal         | Square wave input       |      | 3.0  | 4.9  | mA   |
|                |                  |                |                            | $V_{DD} = 3.0 \text{ V}$                   | operatio<br>n  | Resonator connection    |      | 3.2  | 5.0  | mA   |
|                |                  |                |                            | $f_{MX} = 10 \text{ MHz}^{Note 2},$        | Normal         | Square wave input       |      | 1.9  | 2.9  | mA   |
|                |                  |                |                            | $V_{DD} = 5.0 \text{ V}$                   | operatio<br>n  | Resonator connection    |      | 1.9  | 2.9  | mA   |
|                |                  |                |                            | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal         | Square wave input       |      | 1.9  | 2.9  | mA   |
|                |                  |                |                            | $V_{DD} = 3.0 \text{ V}$                   | operatio<br>n  | Resonator connection    |      | 1.9  | 2.9  | mA   |
|                |                  |                | Subsystem                  | fsuв = 32.768 kHz                          | Normal         | Square wave input       |      | 4.1  | 4.9  | μΑ   |
|                |                  |                | clock<br>operation         | Note 4 $T_A = -40^{\circ}C$                | operatio<br>n  | Resonator connection    |      | 4.2  | 5.0  | μΑ   |
|                |                  |                |                            | fsub = 32.768 kHz                          | Normal         | Square wave input       |      | 4.1  | 4.9  | μΑ   |
|                |                  |                |                            | T <sub>A</sub> = +25°C                     | operatio<br>n  | Resonator connection    |      | 4.2  | 5.0  | μΑ   |
|                |                  |                |                            | fsuв = 32.768 kHz                          | Normal         | Square wave input       |      | 4.2  | 5.5  | μΑ   |
|                |                  |                |                            | Note 4 $T_A = +50^{\circ}C$                | operatio<br>n  | Resonator connection    |      | 4.3  | 5.6  | μΑ   |
|                |                  |                |                            | fsuв = 32.768 kHz                          | Normal         | Square wave input       |      | 4.3  | 6.3  | μΑ   |
|                |                  |                |                            | Note 4 $T_A = +70^{\circ}C$                | operatio<br>n  | Resonator connection    |      | 4.4  | 6.4  | μА   |
|                |                  |                |                            | fsuB = 32.768 kHz                          | Normal         | Square wave input       |      | 4.6  | 7.7  | μΑ   |
|                |                  |                |                            | Note 4 $T_A = +85^{\circ}C$                | operation      | Resonator connection    |      | 4.7  | 7.8  | μА   |
|                |                  |                |                            | fsus = 32.768 kHz                          | Normal         | Square wave input       |      | 6.9  | 19.7 | μΑ   |
|                |                  |                |                            | Note 4 $T_{A} = +105^{\circ}C$             | operation      | Resonator connection    |      | 7.0  | 19.8 | μΑ   |

(Notes and Remarks are listed on the next page.)

- Notes 1. Total current flowing into VDD and EVDDO, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO or Vss, EVsso. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 32 MHz  $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 16 MHz

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

# (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (Ta = -40 to $+105^{\circ}$ C, 2.4 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V) (1/2)

| Parameter         | Symbol           |                             |                            | Conditions                                 |                      |                         | MIN. | TYP. | MAX. | Unit |
|-------------------|------------------|-----------------------------|----------------------------|--------------------------------------------|----------------------|-------------------------|------|------|------|------|
| Supply            | I <sub>DD1</sub> | Operating                   | HS (high-                  | fin = 32 MHz Note 3                        | Basic                | V <sub>DD</sub> = 5.0 V |      | 2.3  |      | mA   |
| Current<br>Note 1 |                  | mode                        | speed main)<br>mode Note 5 |                                            | operatio<br>n        | V <sub>DD</sub> = 3.0 V |      | 2.3  |      | mA   |
|                   |                  |                             |                            |                                            | Normal               | V <sub>DD</sub> = 5.0 V |      | 5.2  | 9.2  | mA   |
|                   |                  |                             |                            |                                            | operatio<br>n        | V <sub>DD</sub> = 3.0 V |      | 5.2  | 9.2  | mA   |
|                   |                  |                             |                            | fih = 24 MHz <sup>Note 3</sup>             | Normal               | V <sub>DD</sub> = 5.0 V |      | 4.1  | 7.0  | mA   |
|                   |                  |                             |                            |                                            | operatio<br>n        | V <sub>DD</sub> = 3.0 V |      | 4.1  | 7.0  | mA   |
|                   |                  |                             |                            | fin = 16 MHz <sup>Note 3</sup>             | Normal               | V <sub>DD</sub> = 5.0 V |      | 3.0  | 5.0  | mA   |
|                   |                  |                             |                            |                                            | operatio<br>n        | V <sub>DD</sub> = 3.0 V |      | 3.0  | 5.0  | mA   |
|                   |                  |                             | HS (high-                  | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal               | Square wave input       |      | 3.4  | 5.9  | mA   |
|                   |                  |                             | speed main)<br>mode Note 5 | V <sub>DD</sub> = 5.0 V                    | operatio<br>n        | Resonator connection    |      | 3.6  | 6.0  | mA   |
|                   |                  |                             |                            | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal               | Square wave input       |      | 3.4  | 5.9  | mA   |
|                   |                  |                             |                            | V <sub>DD</sub> = 3.0 V                    | operatio<br>n        | Resonator connection    |      | 3.6  | 6.0  | mA   |
|                   |                  |                             |                            | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal               | Square wave input       |      | 2.1  | 3.5  | mA   |
|                   |                  |                             | V <sub>DD</sub> = 5.0 V    | operatio<br>n                              | Resonator connection |                         | 2.1  | 3.5  | mA   |      |
|                   |                  |                             |                            | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal               | Square wave input       |      | 2.1  | 3.5  | mA   |
|                   |                  |                             | V <sub>DD</sub> = 3.0 V    | operatio<br>n                              | Resonator connection |                         | 2.1  | 3.5  | mA   |      |
|                   |                  |                             | Subsystem                  | fsub = 32.768 kHz                          | Normal               | Square wave input       |      | 4.8  | 5.9  | μΑ   |
|                   |                  |                             | clock<br>operation         | $T_A = -40^{\circ}C$                       | operatio<br>n        | Resonator connection    |      | 4.9  | 6.0  | μΑ   |
|                   |                  |                             |                            | fsub = 32.768 kHz                          | Normal               | Square wave input       |      | 4.9  | 5.9  | μΑ   |
|                   |                  |                             |                            | T <sub>A</sub> = +25°C                     | operatio<br>n        | Resonator connection    |      | 5.0  | 6.0  | μΑ   |
|                   |                  |                             |                            | fsub = 32.768 kHz                          | Normal               | Square wave input       |      | 5.0  | 7.6  | μΑ   |
|                   |                  |                             |                            | T <sub>A</sub> = +50°C                     | operatio<br>n        | Resonator connection    |      | 5.1  | 7.7  | μΑ   |
|                   |                  |                             |                            | fsub = 32.768 kHz                          | Normal               | Square wave input       |      | 5.2  | 9.3  | μΑ   |
|                   |                  |                             |                            | Note 4  TA = +70°C                         | operatio<br>n        | Resonator connection    |      | 5.3  | 9.4  | μА   |
|                   |                  |                             |                            | fsuB = 32.768 kHz                          | Normal               | Square wave input       |      | 5.7  | 13.3 | μΑ   |
|                   |                  | Note 4 $T_A = +85^{\circ}C$ | operatio<br>n              | Resonator connection                       |                      | 5.8                     | 13.4 | μΑ   |      |      |
|                   |                  |                             |                            | fsuв = 32.768 kHz                          | Normal               | Square wave input       |      | 10.0 | 46.0 | μΑ   |
|                   |                  |                             |                            | Note 4  TA = +105°C                        | operatio<br>n        | Resonator connection    |      | 10.0 | 46.0 | μΑ   |

(Notes and Remarks are listed on the next page.)

## 3.5 Peripheral Functions Characteristics

#### **AC Timing Test Points**



#### 3.5.1 Serial array unit

#### (1) During communication at same potential (UART mode)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter            | Symbol | Conditions                                                                | HS (high-spee | ed main) Mode  | Unit |
|----------------------|--------|---------------------------------------------------------------------------|---------------|----------------|------|
|                      |        |                                                                           | MIN.          | MAX.           |      |
| Transfer rate Note 1 |        |                                                                           |               | fmck/12 Note 2 | bps  |
|                      |        | Theoretical value of the maximum transfer rate fclk = 32 MHz, fMck = fclk |               | 2.6            | Mbps |

Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.

2. The following conditions are required for low voltage interface when EVDDO < VDD.

 $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ : MAX. 1.3 Mbps

Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

#### UART mode connection diagram (during communication at same potential)



#### **UART** mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)

2. fmck: Serial array unit operation clock frequency
(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,
n: Channel number (mn = 00 to 03, 10 to 13))

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (2/2) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                     | Symbol  | Conditions                                                                                                                                                 | HS (high-s <sub>i</sub>            | ,    | Unit |
|-------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|------|
|                               |         |                                                                                                                                                            | MIN.                               | MAX. |      |
| Data setup time (reception)   | tsu:dat | $\begin{aligned} 4.0 & \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b = 50 & \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$        | 1/f <sub>MCK</sub> + 340<br>Note 2 |      | ns   |
|                               |         | $ \begin{aligned} 2.7 & \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 & \ V \leq V_b \leq 2.7 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $         | 1/f <sub>MCK</sub> + 340<br>Note 2 |      | ns   |
|                               |         | $ \begin{aligned} 4.0 & \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b = 100 \ pF, \ R_b = 2.8 \ k\Omega \end{aligned} $       | 1/f <sub>MCK</sub> + 760<br>Note 2 |      | ns   |
|                               |         | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $    | 1/f <sub>MCK</sub> + 760<br>Note 2 |      | ns   |
|                               |         | $ \begin{aligned} &2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{aligned} $    | 1/f <sub>MCK</sub> + 570<br>Note 2 |      | ns   |
| Data hold time (transmission) | thd:dat | $\begin{aligned} 4.0 & \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$        | 0                                  | 770  | ns   |
|                               |         | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $     | 0                                  | 770  | ns   |
|                               |         | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $ | 0                                  | 1420 | ns   |
|                               |         | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $    | 0                                  | 1420 | ns   |
|                               |         | $ \begin{aligned} &2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{aligned} $    | 0                                  | 1215 | ns   |

**Notes 1.** The value must also be equal to or less than fmck/4.

2. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

#### 3.6.3 POR circuit characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ 

| Parameter           | Symbol           | Conditions             | MIN. | TYP. | MAX. | Unit |
|---------------------|------------------|------------------------|------|------|------|------|
| Detection voltage   | VPOR             | Power supply rise time | 1.45 | 1.51 | 1.57 | V    |
|                     | V <sub>PDR</sub> | Power supply fall time | 1.44 | 1.50 | 1.56 | V    |
| Minimum pulse width | T <sub>PW</sub>  |                        | 300  |      |      | μS   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).



## 4.7 40-pin Products

R5F100EAANA, R5F100ECANA, R5F100EDANA, R5F100EEANA, R5F100EFANA, R5F100EGANA, R5F100EHANA R5F101EAANA, R5F101ECANA, R5F101EDANA, R5F101EEANA, R5F101EFANA, R5F101EGANA, R5F101EHANA R5F100EADNA, R5F100ECDNA, R5F100EDNA, R5F100EDNA, R5F100EFDNA, R5F100EGDNA,

R5F100EHDNA

R5F101EADNA, R5F101ECDNA, R5F101EDDNA, R5F101EEDNA, R5F101EFDNA, R5F101EGDNA, R5F101EHDNA

R5F100EAGNA, R5F100ECGNA, R5F100EDGNA, R5F100EEGNA, R5F100EFGNA, R5F100EGGNA, R5F100EHGNA

| JEITA Package code | RENESAS code | Previous code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-HWQFN40-6x6-0.50 | PWQN0040KC-A | P40K8-50-4B4-5 | 0.09            |











| Referance      | Dimension in Millimeters |      |      |  |
|----------------|--------------------------|------|------|--|
| Symbol         | Min                      | Nom  | Max  |  |
| D              | 5.95                     | 6.00 | 6.05 |  |
| Е              | 5.95                     | 6.00 | 6.05 |  |
| А              |                          |      | 0.80 |  |
| A <sub>1</sub> | 0.00                     | _    |      |  |
| b              | 0.18                     | 0.25 | 0.30 |  |
| е              |                          | 0.50 |      |  |
| Lp             | 0.30                     | 0.40 | 0.50 |  |
| х              | _                        |      | 0.05 |  |
| у              |                          |      | 0.05 |  |
| Z <sub>D</sub> |                          | 0.75 |      |  |
| Z <sub>E</sub> |                          | 0.75 |      |  |
| C <sub>2</sub> | 0.15                     | 0.20 | 0.25 |  |
| D <sub>2</sub> |                          | 4.50 |      |  |
| E <sub>2</sub> |                          | 4.50 |      |  |

©2013 Renesas Electronics Corporation. All rights reserved.

## 4.9 48-pin Products

R5F100GAAFB, R5F100GCAFB, R5F100GDAFB, R5F100GEAFB, R5F100GFAFB, R5F100GAFB, R5F100GHAFB, R5F100GJAFB, R5F100GKAFB, R5F100GLAFB

R5F101GAAFB, R5F101GCAFB, R5F101GDAFB, R5F101GEAFB, R5F101GFAFB, R5F101GHAFB, R5F101GJAFB, R5F101GKAFB, R5F101GLAFB

R5F100GADFB, R5F100GCDFB, R5F100GDDFB, R5F100GEDFB, R5F100GFDFB, R5F100GHDFB, R5F100GHDFB, R5F100GHDFB, R5F100GHDFB, R5F100GHDFB

R5F101GADFB, R5F101GCDFB, R5F101GDDFB, R5F101GEDFB, R5F101GFDFB, R5F101GHDFB, R5F101GJDFB, R5F101GKDFB, R5F101GKDFB, R5F101GKDFB, R5F101GKDFB

R5F100GAGFB, R5F100GCGFB, R5F100GDGFB, R5F100GEGFB, R5F100GFGFB, R5F100GHGFB, R5F10

| JEITA Package Code                     | RENESAS Code | Previous Code  | MASS (TYP.) [ | g]                     |
|----------------------------------------|--------------|----------------|---------------|------------------------|
| P-LFQFP48-7x7-0.50                     | PLQP0048KF-A | P48GA-50-8EU-1 | 0.16          |                        |
| HD———————————————————————————————————— | 25 24        | E HE           | detail of le  | CL                     |
| 48                                     | 13           |                |               | (UNIT:mn               |
| . 1                                    | 12.          | ↓              | D             | DIMENSIONS             |
|                                        |              | <u></u>        |               | 7.00±0.20<br>7.00±0.20 |
|                                        |              | ļ              | <u>E</u>      | 7.00±0.20<br>9.00±0.20 |
|                                        | . 4 4 7 7 7  | <u>'</u> _     | HE            | 9.00±0.20<br>9.00±0.20 |
| -ZD                                    | → e          |                | A             | 1.60 MAX.              |
|                                        |              |                | A1            | 0.10±0.05              |
|                                        | x (M) S      | Δ              |               | 1.40±0.05              |
|                                        |              | A              |               | 0.25                   |
|                                        |              | A2 ¬           | b             | 0.22±0.05              |
|                                        |              |                |               |                        |



Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

© 2012 Renesas Electronics Corporation. All rights reserved.

0.145 <sup>+0.055</sup> -0.045 0.50

0.60±0.15

1.00±0.20 3°+5° 0.50 0.08 0.08

0.75

0.75

Lp

ZD

ZE



|      |              | Description   |                                                                                                                                                    |  |
|------|--------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev. | Date         | Page          | Summary                                                                                                                                            |  |
| 3.00 | Aug 02, 2013 | 118           | Modification of table in 2.6.2 Temperature sensor/internal reference voltage characteristics                                                       |  |
|      |              | 118           | Modification of table and note in 2.6.3 POR circuit characteristics                                                                                |  |
|      |              | 119           | Modification of table in 2.6.4 LVD circuit characteristics                                                                                         |  |
|      |              | 120           | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode                                                                           |  |
|      |              | 120           | Renamed to 2.6.5 Power supply voltage rising slope characteristics                                                                                 |  |
|      |              | 122           | Modification of table, figure, and remark in 2.10 Timing Specs for Switching Flash Memory Programming Modes                                        |  |
|      |              | 123           | Modification of caution 1 and description                                                                                                          |  |
|      |              | 124           | Modification of table and remark 3 in Absolute Maximum Ratings (T <sub>A</sub> = 25°C)                                                             |  |
|      |              | 126           | Modification of table, note, caution, and remark in 3.2.1 X1, XT1 oscillator characteristics                                                       |  |
|      |              | 126           | Modification of table in 3.2.2 On-chip oscillator characteristics                                                                                  |  |
|      |              | 127           | Modification of note 3 in 3.3.1 Pin characteristics (1/5)                                                                                          |  |
|      |              | 128           | Modification of note 3 in 3.3.1 Pin characteristics (2/5)                                                                                          |  |
|      |              | 133           | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (1/2)                                                        |  |
|      |              | 135           | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (2/2)                                                    |  |
|      |              | 137           | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (1/2)                                                      |  |
|      |              | 139           | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (2/2)                                                  |  |
|      |              | 140           | Modification of (3) Peripheral Functions (Common to all products)                                                                                  |  |
|      |              | 142           | Modification of table in 3.4 AC Characteristics                                                                                                    |  |
|      |              | 143           | Addition of Minimum Instruction Execution Time during Main System Clock Operation                                                                  |  |
|      |              | 143           | Modification of figure of AC Timing Test Points                                                                                                    |  |
|      |              | 143           | Modification of figure of External System Clock Timing                                                                                             |  |
|      |              | 145           | Modification of figure of AC Timing Test Points                                                                                                    |  |
|      |              | 145           | Modification of description, note 1, and caution in (1) During communication at same potential (UART mode)                                         |  |
|      |              | 146           | Modification of description in (2) During communication at same potential (CSI mode)                                                               |  |
|      |              | 147           | Modification of description in (3) During communication at same potential (CSI mode)                                                               |  |
|      |              | 149           | Modification of table, note 1, and caution in (4) During communication at same potential (simplified I <sup>2</sup> C mode)                        |  |
|      |              | 151           | Modification of table, note 1, and caution in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)                       |  |
|      |              | 152 to<br>154 | Modification of table, notes 2 to 6, caution, and remarks 1 to 4 in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) |  |
|      |              | 155           | Modification of table in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3)                                             |  |
|      |              | 156           | Modification of table and caution in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3)                                 |  |
|      |              | 157, 158      | Modification of table, caution, and remarks 3 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)               |  |
|      |              | 160, 161      | Modification of table and caution in (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode)                                       |  |

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below

"Standard": Computers: office equipment: communications equipment: test and measurement equipment: audio and visual equipment: home electronic appliances: machine tools: personal electronic equipment: and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- nt may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### SALES OFFICES

# Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

California Eastern Laboratories, Inc.

4590 Patrick Henry Drive, Santa Clara, California 95054-1817, U.S.A Tel: +1-408-919-2500, Fax: +1-408-988-0279

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd.
No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2016 Renesas Electronics Corporation. All rights reserved.