Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 34 | | Program Memory Size | 192KB (192K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 8K x 8 | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 10x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-LQFP | | Supplier Device Package | 48-LFQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100ghdfb-v0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 1-1. List of Ordering Part Numbers (6/12) | Pin count | Package | Data flash | Fields of<br>Application | Ordering Part Number | |-----------|-------------------------|------------|--------------------------|-------------------------------------------------| | 48 pins | 48-pin plastic | Mounted | А | R5F100GAANA#U0, R5F100GCANA#U0, R5F100GDANA#U0, | | | HWQFN (7 $\times$ 7 mm, | | | R5F100GEANA#U0, R5F100GFANA#U0, R5F100GGANA#U0, | | | 0.5 mm pitch) | | | R5F100GHANA#U0, R5F100GJANA#U0, R5F100GKANA#U0, | | | | | | R5F100GLANA#U0 | | | | | | R5F100GAANA#W0, R5F100GCANA#W0, | | | | | | R5F100GDANA#W0, R5F100GEANA#W0, | | | | | | R5F100GFANA#W0, R5F100GGANA#W0, | | | | | | R5F100GHANA#W0, R5F100GJANA#W0, | | | | | | R5F100GKANA#W0, R5F100GLANA#W0 | | | | | D | R5F100GADNA#U0, R5F100GCDNA#U0, R5F100GDDNA#U0, | | | | | | R5F100GEDNA#U0, R5F100GFDNA#U0, R5F100GGDNA#U0, | | | | | | R5F100GHDNA#U0, R5F100GJDNA#U0, R5F100GKDNA#U0, | | | | | | R5F100GLDNA#U0 | | | | | | R5F100GADNA#W0, R5F100GCDNA#W0, | | | | | | R5F100GDDNA#W0, R5F100GEDNA#W0, | | | | | | R5F100GFDNA#W0, R5F100GGDNA#W0, | | | | | | R5F100GHDNA#W0, R5F100GJDNA#W0, | | | | | | R5F100GKDNA#W0, R5F100GLDNA#W0 | | | | | G | R5F100GAGNA#U0, R5F100GCGNA#U0, R5F100GDGNA#U0, | | | | | | R5F100GEGNA#U0, R5F100GFGNA#U0, R5F100GGGNA#U0, | | | | | | R5F100GHGNA#U0, R5F100GJGNA#U0 | | | | | | R5F100GAGNA#W0, R5F100GCGNA#W0, | | | | | | R5F100GDGNA#W0, R5F100GEGNA#W0, | | | | | | R5F100GFGNA#W0, R5F100GGGNA#W0, | | | | | | R5F100GHGNA#W0, R5F100GJGNA#W0 | | | | Not | Α | R5F101GAANA#U0, R5F101GCANA#U0, R5F101GDANA#U0, | | | | mounted | | R5F101GEANA#U0, R5F101GFANA#U0, R5F101GGANA#U0, | | | | | | R5F101GHANA#U0, R5F101GJANA#U0, R5F101GKANA#U0, | | | | | | R5F101GLANA#U0 | | | | | | R5F101GAANA#W0, R5F101GCANA#W0, | | | | | | R5F101GDANA#W0, R5F101GEANA#W0, | | | | | | R5F101GFANA#W0, R5F101GGANA#W0, | | | | | | R5F101GHANA#W0, R5F101GJANA#W0, | | | | | | R5F101GKANA#W0, R5F101GLANA#W0 | | | | | D | R5F101GADNA#U0, R5F101GCDNA#U0, R5F101GDDNA#U0, | | | | | | R5F101GEDNA#U0, R5F101GFDNA#U0, R5F101GGDNA#U0, | | | | | | R5F101GHDNA#U0, R5F101GJDNA#U0, R5F101GKDNA#U0, | | | | | | R5F101GLDNA#U0 | | | | | | R5F101GADNA#W0, R5F101GCDNA#W0, | | | | | | R5F101GDDNA#W0, R5F101GEDNA#W0, | | | | | | R5F101GFDNA#W0, R5F101GGDNA#W0, | | | | | | R5F101GHDNA#W0, R5F101GJDNA#W0, | | | | | | R5F101GKDNA#W0, R5F101GLDNA#W0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. Table 1-1. List of Ordering Part Numbers (7/12) | Pin<br>count | Package | Data<br>flash | Fields of<br>Application | Ordering Part Number | |--------------|----------------|---------------|--------------------------|-------------------------------------------------| | 52 pins | 52-pin plastic | Mounted | Α | R5F100JCAFA#V0, R5F100JDAFA#V0, R5F100JEAFA#V0, | | | LQFP (10 × 10 | | | R5F100JFAFA#V0, R5F100JGAFA#V0, R5F100JHAFA#V0, | | | mm, 0.65 mm | | | R5F100JJAFA#V0, R5F100JKAFA#V0, R5F100JLAFA#V0 | | | pitch) | | | R5F100JCAFA#X0, R5F100JDAFA#X0, R5F100JEAFA#X0, | | | | | | R5F100JFAFA#X0, R5F100JGAFA#X0, R5F100JHAFA#X0, | | | | | | R5F100JJAFA#X0, R5F100JKAFA#X0, R5F100JLAFA#X0 | | | | | D | R5F100JCDFA#V0, R5F100JDDFA#V0, R5F100JEDFA#V0, | | | | | | R5F100JFDFA#V0, R5F100JGDFA#V0, R5F100JHDFA#V0, | | | | | | R5F100JJDFA#V0, R5F100JKDFA#V0, R5F100JLDFA#V0 | | | | | | R5F100JCDFA#X0, R5F100JDDFA#X0, R5F100JEDFA#X0, | | | | | | R5F100JFDFA#X0, R5F100JGDFA#X0, R5F100JHDFA#X0, | | | | | | R5F100JJDFA#X0, R5F100JKDFA#X0, R5F100JLDFA#X0 | | | | | G | R5F100JCGFA#V0, R5F100JDGFA#V0, R5F100JEGFA#V0, | | | | | | R5F100JFGFA#V0,R5F100JGGFA#V0, R5F100JHGFA#V0, | | | | | | R5F100JJGFA#V0 | | | | | | R5F100JCGFA#X0, R5F100JDGFA#X0, R5F100JEGFA#X0, | | | | | | R5F100JFGFA#X0,R5F100JGGFA#X0, R5F100JHGFA#X0, | | | | | | R5F100JJGFA#X0 | | | | Not | Α | R5F101JCAFA#V0, R5F101JDAFA#V0, R5F101JEAFA#V0, | | | | mounted | | R5F101JFAFA#V0, R5F101JGAFA#V0, R5F101JHAFA#V0, | | | | | | R5F101JJAFA#V0, R5F101JKAFA#V0, R5F101JLAFA#V0 | | | | | | R5F101JCAFA#X0, R5F101JDAFA#X0, R5F101JEAFA#X0, | | | | | | R5F101JFAFA#X0, R5F101JGAFA#X0, R5F101JHAFA#X0, | | | | | | R5F101JJAFA#X0, R5F101JKAFA#X0, R5F101JLAFA#X0 | | | | | D | R5F101JCDFA#V0, R5F101JDDFA#V0, R5F101JEDFA#V0, | | | | | | R5F101JFDFA#V0, R5F101JGDFA#V0, R5F101JHDFA#V0, | | | | | | R5F101JJDFA#V0, R5F101JKDFA#V0, R5F101JLDFA#V0 | | | | | | R5F101JCDFA#X0, R5F101JDDFA#X0, R5F101JEDFA#X0, | | | | | | R5F101JFDFA#X0, R5F101JGDFA#X0, R5F101JHDFA#X0, | | | | | | R5F101JJDFA#X0, R5F101JKDFA#X0, R5F101JLDFA#X0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. # 1.3.5 32-pin products • 32-pin plastic HWQFN (5 × 5 mm, 0.5 mm pitch) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. - Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. - 3. It is recommended to connect an exposed die pad to $V_{\mbox{\scriptsize ss}}.$ • 100-pin plastic LQFP (14 × 20 mm, 0.65 mm pitch) - Cautions 1. Make EVsso, EVss1 pins the same potential as Vss pin. - 2. Make VDD pin the potential that is higher than EVDD0, EVDD1 pins (EVDD0 = EVDD1). - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). - Remarks 1. For pin identification, see 1.4 Pin Identification. - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub>, EV<sub>DD0</sub> and EV<sub>DD1</sub> pins and connect the Vss, EV<sub>SS0</sub> and EV<sub>SS1</sub> pins to separate ground lines. - 3. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. [40-pin, 44-pin, 48-pin, 52-pin, 64-pin products] # Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H. (1/2) | | Item | 40 | ·pin | 4.4 | -pin | 40 | ·pin | F0 | nin | | ·pin | |-----------------------------------------------------------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------------------|-----------|----------------------------------------|----------------------|----------------------------------------|----------|----------------------------------------| | | item | | <u> </u> | 44 | i | | | 52- | -pin<br>I | | İ | | | | R5F100Ex | R5F101Ex | R5F100Fx | R5F101Fx | R5F100Gx | R5F101Gx | R5F100Jx | R5F101Jx | R5F100Lx | R5F101Lx | | | | 100 | 101 | 100 | 101 | 100 | 101 | 100 | 101 | 100 | 101 | | | | Ex | Ex | × | F <sub>×</sub> | χ<br>Ω | ωx | × | × | Ž | Ž | | Code flash me | emory (KB) | 16 to 192 16 to 512 16 to 512 32 to 512 | | o 512 | 32 to | o 512 | | | | | | | Data flash me | emory (KB) | 4 to 8 | - | 4 to 8 | - | 4 to 8 | - | 4 to 8 | _ | 4 to 8 | _ | | RAM (KB) | | 2 to 16 <sup>Note1</sup> 2 to 32 <sup>Note1</sup> 2 to 32 <sup>Note1</sup> 2 to 32 <sup>Note1</sup> 2 to 32 <sup>Note1</sup> | | | | | | | | | | | Address space | e | 1 MB | | | | | | | | | | | Main system clock | High-speed system clock | HS (High<br>HS (High<br>LS (Low- | (crystal/ceramic) oscillation, external main system clock input (EXCLK) (G. (High-speed main) mode: 1 to 20 MHz (VDD = 2.7 to 5.5 V), (G. (High-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), (G. (Low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), (G. (Low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V) | | | | | | | | | | | High-speed on-chip oscillator | HS (High<br>LS (Low- | G (High-speed main) mode: 1 to 32 MHz ( $V_{DD}$ = 2.7 to 5.5 V),<br>G (High-speed main) mode: 1 to 16 MHz ( $V_{DD}$ = 2.4 to 5.5 V),<br>G (Low-speed main) mode: 1 to 8 MHz ( $V_{DD}$ = 1.8 to 5.5 V),<br>$V_{DD}$ (Low-voltage main) mode: 1 to 4 MHz ( $V_{DD}$ = 1.6 to 5.5 V) | | | | | | | | | | Subsystem clock XT1 (crystal) oscillation, external subsystem clock input (EXCLKS) 32.768 kHz | | | | | | | | | | | | | Low-speed or | Low-speed on-chip oscillator 15 kHz (TYP.) | | | | | | | | | | | | General-purp | ose registers | (8-bit reg | ister × 8) | × 4 banks | | | | | | | | | Minimum insti | ruction execution time | 0.03125 $\mu$ s (High-speed on-chip oscillator: $f_{IH} = 32$ MHz operation)<br>0.05 $\mu$ s (High-speed system clock: $f_{IMX} = 20$ MHz operation) | | | | | | | | | | | | | 0.05 <i>μ</i> s ( | High-spee | ed system | clock: fmx | = 20 MHz | operation | ) | | | | | | | 30.5 μs ( | Subsyster | n clock: fs | ыв = 32.76 | 8 kHz ope | ration) | | | | | | Instruction se | t | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> | | | | | | | | | | | I/O port | Total | 3 | 36 | 4 | 40 | 2 | 14 | 4 | 18 | 5 | 58 | | | CMOS I/O | (N-ch ( | 28<br>O.D. I/O<br>ithstand<br>ge]: 10) | (N-ch<br>[V <sub>DD</sub> w | 31<br>O.D. I/O<br>rithstand<br>ge]: 10) | (N-ch ( | 34<br>O.D. I/O<br>ithstand<br>je]: 11) | (N-ch ( | 38<br>O.D. I/O<br>ithstand<br>ge]: 13) | (N-ch ( | 18<br>O.D. I/O<br>ithstand<br>ge]: 15) | | | CMOS input | | 5 | | 5 | | 5 | | 5 | | 5 | | | CMOS output | | = | | = | | 1 | | 1 | | 1 | | | N-ch O.D. I/O (withstand voltage: 6 V) | | 3 | | 4 | | 4 | | 4 | | 4 | | Timer | 16-bit timer | | | | | 8 cha | nnels | | | | | | | Watchdog timer | | | | | 1 cha | annel | | | | | | | Real-time clock (RTC) | | | | | 1 cha | annel | | | | | | | 12-bit interval timer (IT) | | 1 channel | | | | | | | | | | | Timer output | | | | | | | 8 channe<br>outputs: | | | | | | RTC output | 1 channe<br>• 1 Hz (s | | ı clock: fsu | ıв = 32.768 | 3 kHz) | | | | | | Notes 1. The flash library uses RAM in self-programming and rewriting of the data flash memory. The target products and start address of the RAM areas used by the flash library are shown below. R5F100xD, R5F101xD (x = E to G, J, L): Start address FF300H R5F100xE, R5F101xE (x = E to G, J, L): Start address FEF00H R5F100xJ, R5F101xJ (x = F, G, J, L): Start address FAF00H R5F100xL, R5F101xL (x = F, G, J, L): Start address F7F00H For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944)**. # 2.1 Absolute Maximum Ratings # Absolute Maximum Ratings ( $T_A = 25$ °C) (1/2) | Parameter | Symbols | Conditions | Ratings | Unit | |------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------| | Supply voltage | V <sub>DD</sub> | | -0.5 to +6.5 | V | | | EV <sub>DD0</sub> , EV <sub>DD1</sub> | EV <sub>DD0</sub> = EV <sub>DD1</sub> | -0.5 to +6.5 | V | | | EVsso, EVss1 | EVsso = EVss1 | -0.5 to +0.3 | V | | REGC pin input voltage | VIREGC | REGC | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup> | V | | Input voltage | Vıı | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | | V | | | V <sub>I2</sub> | P60 to P63 (N-ch open-drain) | -0.3 to +6.5 | V | | | V <sub>I</sub> 3 | P20 to P27, P121 to P124, P137, P150 to P156, EXCLK, EXCLKS, RESET | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | Output voltage | Vo <sub>1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | | V | | | V <sub>02</sub> | P20 to P27, P150 to P156 | -0.3 to V <sub>DD</sub> +0.3 Note 2 | V | | Analog input voltage | VAI1 | ANI16 to ANI26 | -0.3 to EV <sub>DD0</sub> +0.3<br>and -0.3 to AV <sub>REF</sub> (+) +0.3 <sup>Notes 2,3</sup> | V | | | V <sub>Al2</sub> | ANI0 to ANI14 | -0.3 to V <sub>DD</sub> +0.3 and -0.3 to AV <sub>REF</sub> (+) +0.3 Notes 2, 3 | V | - **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it. - 2. Must be 6.5 V or lower. - 3. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. - **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - 2. AV<sub>REF</sub> (+): + side reference voltage of the A/D converter. - 3. Vss: Reference voltage - Notes 1. Total current flowing into VDD, EVDDD, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDD, and EVDD1, or Vss, EVSSD, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator and subsystem clock are stopped. - 4. When high-speed system clock and subsystem clock are stopped. - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 32 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 16 MHz LS (low-speed main) mode: $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz}$ to 8 MHz LV (low-voltage main) mode: $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz}$ to 4 MHz - **8.** Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C - Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator and subsystem clock are stopped. - 4. When high-speed system clock and subsystem clock are stopped. - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 16 \text{ MHz}$ LS (low-speed main) mode: $1.8 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 8 \text{ MHz}$ LV (low-voltage main) mode: $1.6 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 4 \text{ MHz}$ - **8.** Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C ### (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (2/2) (Ta = -40 to +85°C, 1.8 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Conditions | HS (high<br>main) | • | , | /-speed<br>Mode | LV (low<br>main) | -voltage<br>Mode | Unit | |----------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|---------------------------|-----------------|---------------------------|------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Data setup time<br>(reception) | tsu:dat | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $ | 1/fмск + 135 Note 3 | | 1/fmck<br>+ 190<br>Note 3 | | 1/fmck<br>+ 190<br>Note 3 | | kHz | | | | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 1/fмск + 135 Note 3 | | 1/fmck<br>+ 190<br>Note 3 | | 1/fmck<br>+ 190<br>Note 3 | | kHz | | | | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $ | 1/fмск + 190 Note 3 | | 1/fmck<br>+ 190<br>Note 3 | | 1/fmck<br>+ 190<br>Note 3 | | kHz | | | | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 1/fmck + 190 Note 3 | | 1/fmck<br>+ 190<br>Note 3 | | 1/fmck<br>+ 190<br>Note 3 | | kHz | | | | $ \begin{aligned} &1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ &1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ &C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega \end{aligned} $ | 1/fмск + 190 Note 3 | | 1/fmck<br>+ 190<br>Note 3 | | 1/fmck<br>+ 190<br>Note 3 | | kHz | | Data hold time<br>(transmission) | thd:dat | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 0 | 305 | 0 | 305 | 0 | 305 | ns | | | | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 0 | 305 | 0 | 305 | 0 | 305 | ns | | | | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $ | 0 | 355 | 0 | 355 | 0 | 355 | ns | | | | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 0 | 355 | 0 | 355 | 0 | 355 | ns | | | | $\begin{split} &1.8 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V^{\text{Note 2}}, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{split}$ | 0 | 405 | 0 | 405 | 0 | 405 | ns | **Notes 1.** The value must also be equal to or less than $f_{MCK}/4$ . - 2. Use it with $EV_{DD0} \ge V_b$ . - 3. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H". Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 128-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 128-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) #### (2) I2C fast mode (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Сог | Conditions | | h-speed<br>Mode | LS (low-speed main) Mode | | LV (low-voltage main) Mode | | Unit | |-----------------------------|---------------|----------------------------------------------------------------|-----------------------------------|------|-----------------|--------------------------|------|----------------------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock frequency | fscL | Fast mode: | $2.7~V \le EV_{DD0} \le 5.5~V$ | 0 | 400 | 0 | 400 | 0 | 400 | kHz | | | | fc∟k≥ 3.5 MHz | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0 | 400 | 0 | 400 | 0 | 400 | kHz | | Setup time of restart | tsu:sta | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 0.6 | | 0.6 | | 0.6 | | μS | | condition | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 0.6 | | 0.6 | | 0.6 | | μS | | Hold time <sup>Note 1</sup> | thd:sta | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 0.6 | | 0.6 | | 0.6 | | μS | | | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 0.6 | | 0.6 | | 0.6 | | μS | | | Hold time when SCLA0 = | tLOW | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | | 1.3 | | 1.3 | | 1.3 | | μS | | " <u>L</u> " | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | | 1.3 | | 1.3 | | 1.3 | | μS | | Hold time when SCLA0 = | <b>t</b> HIGH | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 0.6 | | 0.6 | | 0.6 | | μS | | | "H" | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.8 | 0.6 | | 0.6 | | 0.6 | | μS | | | Data setup time | tsu:dat | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 100 | | 100 | | 100 | | μS | | (reception) | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.8 | 5 V | 100 | | 100 | | 100 | | μS | | Data hold time | thd:dat | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 0 | 0.9 | 0 | 0.9 | 0 | 0.9 | μS | | (transmission)Note 2 | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 0 | 0.9 | 0 | 0.9 | 0 | 0.9 | μS | | Setup time of stop | tsu:sto | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.$ | 5 V | 0.6 | | 0.6 | | 0.6 | | μS | | condition | | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.8$ | 0.6 | | 0.6 | | 0.6 | | μS | | | Bus-free time | <b>t</b> BUF | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 1.3 | | 1.3 | | 1.3 | | μS | | | | | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.8$ | 5 V | 1.3 | | 1.3 | | 1.3 | | μS | Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected. 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IoH1, IoL1, VOH1, VOL1) must satisfy the values in the redirect destination. **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows. Fast mode: $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ <R> $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (3/5)$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------|----------------------|------| | Input voltage,<br>high | V <sub>IH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer | 0.8EV <sub>DD0</sub> | | EV <sub>DD0</sub> | V | | | V <sub>IH2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55, | TTL input buffer 4.0 V ≤ EVDD0 ≤ 5.5 V | 2.2 | | EV <sub>DD0</sub> | V | | | | P80, P81, P142, P143 | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V | 2.0 | | EV <sub>DD0</sub> | V | | | | | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 1.5 | | EV <sub>DD0</sub> | V | | | V <sub>IH3</sub> | P20 to P27, P150 to P156 | | 0.7V <sub>DD</sub> | | $V_{DD}$ | ٧ | | | V <sub>IH4</sub> | P60 to P63 | | 0.7EV <sub>DD0</sub> | | 6.0 | ٧ | | | V <sub>IH5</sub> | P121 to P124, P137, EXCLK, EXCL | 24, P137, EXCLK, EXCLKS, RESET | | | $V_{DD}$ | ٧ | | Input voltage,<br>low | VIL1 | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer | 0 | | 0.2EVDDO | V | | | V <sub>IL2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55, | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0 | | 0.8 | V | | | | P80, P81, P142, P143 | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V | 0 | | 0.5 | V | | | | | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 0 | | 0.32 | V | | | VIL3 | P20 to P27, P150 to P156 | | 0 | | 0.3V <sub>DD</sub> | V | | | V <sub>IL4</sub> | P60 to P63 | | 0 | | 0.3EV <sub>DD0</sub> | ٧ | | | V <sub>IL5</sub> | P121 to P124, P137, EXCLK, EXCLK | KS, RESET | 0 | | 0.2V <sub>DD</sub> | V | Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 is EV<sub>DD0</sub>, even in the N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. # Minimum Instruction Execution Time during Main System Clock Operation # **AC Timing Test Points** # **External System Clock Timing** # (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | HS (high-spee | d main) Mode | Unit | |--------------------------------------------|---------------|----------------------------------------------------------------|---------------------------------------------------------------|---------------|--------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 250 | | ns | | | | | $2.4~V \leq EV_{DD0} \leq 5.5~V$ | 500 | | ns | | SCKp high-/low-level width | <b>t</b> кн1, | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | | tксү1/2 – 24 | | ns | | | | 2.7 V ≤ EV <sub>DD</sub> | 7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | | ns | | | | 2.4 V ≤ EV <sub>DD</sub> | <sub>0</sub> ≤ 5.5 V | tkcy1/2 - 76 | | ns | | SIp setup time (to SCKp↑) Note 1 | tsıĸı | 4.0 V ≤ EV <sub>DD</sub> | $.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | | | ns | | | | 2.7 V ≤ EV <sub>DD</sub> | 0 ≤ 5.5 V | 66 | | ns | | | | 2.4 V ≤ EV <sub>DD</sub> | <sub>0</sub> ≤ 5.5 V | 113 | | ns | | SIp hold time (from SCKp↑) Note 2 | <b>t</b> KSI1 | | | 38 | | ns | | Delay time from SCKp↓ to SOp output Note 3 | tkso1 | C = 30 pF Note | 04 | | 50 | ns | - **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 4. C is the load capacitance of the SCKp and SOp output lines. Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3). - g: PIM and POM numbers (g = 0, 1, 4, 5, 8, 14) - 2. fmck: Serial array unit operation clock frequency - (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, - n: Channel number (mn = 00 to 03, 10 to 13)) # (4) During communication at same potential (simplified I<sup>2</sup>C mode) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS (high-speed main) Mode | | Unit | |-------------------------------|---------|--------------------------------------------------|----------------------------|-----------|------| | | | | MIN. | MAX. | | | SCLr clock frequency | fscL | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ | | 400 Note1 | kHz | | | | $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | $2.4~V \leq EV_{DD0} \leq 5.5~V,$ | | 100 Note1 | kHz | | | | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | | | | | Hold time when SCLr = "L" | tLOW | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ | 1200 | | ns | | | | $C_b = 50$ pF, $R_b = 2.7$ k $\Omega$ | | | | | | | $2.4~V \leq EV_{DD0} \leq 5.5~V,$ | 4600 | | ns | | | | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | | | | | Hold time when SCLr = "H" | tніgн | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ | 1200 | | ns | | | | $C_b = 50$ pF, $R_b = 2.7$ k $\Omega$ | | | | | | | $2.4~V \leq EV_{DD0} \leq 5.5~V,$ | 4600 | | ns | | | | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | | | | | Data setup time (reception) | tsu:dat | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ | 1/fmck + 220 | | ns | | | | $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | Note2 | | | | | | $2.4~V \leq EV_{DD} \leq 5.5~V,$ | 1/fmck + 580 | | ns | | | | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | Note2 | | | | Data hold time (transmission) | thd:dat | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ | 0 | 770 | ns | | | | $C_b = 50$ pF, $R_b = 2.7$ k $\Omega$ | | | | | | | $2.4~V \leq EV_{DD0} \leq 5.5~V,$ | 0 | 1420 | ns | | | | $C_b = 100 \ pF, \ R_b = 3 \ k\Omega$ | | | | Notes 1. The value must also be equal to or less than fmck/4. 2. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H". Caution Select the normal input buffer and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh). (Remarks are listed on the next page.) #### (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | Conditions HS (high-speed main) Mode | | . , | Unit | |---------------|--------|---------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------|----------------|------|------| | | | | | | MIN. | MAX. | | | | Transfer rate | | Reception | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ | | | fmck/12 Note 1 | bps | | | | | | $V$ , $2.7 \ V \le V_b \le 4.0 \ V$ | Theoretical value of the maximum transfer rate fclk = 32 MHz, fmck = fclk | | 2.6 | Mbps | | | | | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0$ | | | fmck/12 Note 1 | bps | | | | | | | $V,$ $2.3~V \leq V_b \leq 2.7~V$ | Theoretical value of the maximum transfer rate fclk = 32 MHz, fmck = fclk | | 2.6 | Mbps | | | | | | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V},$ | | | | bps | | | | | | $1.6~V \leq V_b \leq 2.0~V$ | Theoretical value of the maximum transfer rate fclk = 32 MHz, fmck = fclk | | 2.6 | Mbps | | - Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only. - 2. The following conditions are required for low voltage interface when EVDDO < VDD. $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ : MAX. 1.3 Mbps Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. - Remarks 1. V<sub>b</sub>[V]: Communication line voltage - **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13) - **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1. # 3.8 Flash Memory Programming Characteristics $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------|--------|-----------------------------------------|---------|-----------|------|-------| | CPU/peripheral hardware clock frequency | fclk | $2.4~V \le V_{DD} \le 5.5~V$ | 1 | | 32 | MHz | | Number of code flash rewrites | Cerwr | Retained for 20 years TA = 85°C Note 4 | 1,000 | | | Times | | Number of data flash rewrites | | Retained for 1 years TA = 25°C | | 1,000,000 | | | | | | Retained for 5 years TA = 85°C Note 4 | 100,000 | | | | | | | Retained for 20 years TA = 85°C Note 4 | 10,000 | | | | - **Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite. - 2. When using flash memory programmer and Renesas Electronics self programming library. - **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation. - 4. This temperature is the average value at which data are retained. # 3.9 Dedicated Flash Memory Programmer Communication (UART) #### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|---------------------------|---------|------|-----------|------| | Transfer rate | | During serial programming | 115,200 | | 1,000,000 | bps | # 3.10 Timing of Entry to Flash Memory Programming Modes $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------| | Time to complete the communication for the initial setting after the external reset is released | tsuinit | POR and LVD reset must be released before the external reset is released. | | | 100 | ms | | Time to release the external reset after the TOOL0 pin is set to the low level | tsu | POR and LVD reset must be released before the external reset is released. | 10 | | | μS | | Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) | | POR and LVD reset must be released before the external reset is released. | 1 | | | ms | - <1> The low level is input to the TOOL0 pin. - <2> The external reset is released (POR and LVD reset must be released before the external reset is released.). - <3> The TOOL0 pin is set to the high level. - <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting. **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period. tsu: Time to release the external reset after the TOOL0 pin is set to the low level thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) # 4.4 30-pin Products R5F100AAASP, R5F100ACASP, R5F100ADASP, R5F100AEASP, R5F100AFASP, R5F100AGASP R5F101AAASP, R5F101ACASP, R5F101ADASP, R5F101AEASP, R5F101AFASP, R5F101AGASP R5F100AADSP, R5F100ACDSP, R5F100ADDSP, R5F100AEDSP, R5F100AFDSP, R5F100AGDSP R5F101AADSP, R5F101ACDSP, R5F101ADDSP, R5F101AEDSP, R5F101AFDSP, R5F101AGDSP R5F100AAGSP, R5F100ACGSP, R5F100ADGSP,R5F100AEGSP, R5F100AFGSP, R5F100AGGSP | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |---------------------|--------------|----------------|-----------------| | P-LSSOP30-0300-0.65 | PLSP0030JB-B | S30MC-65-5A4-3 | 0.18 | #### NOTE Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | |------|------------------------| | Α | 9.85±0.15 | | В | 0.45 MAX. | | С | 0.65 (T.P.) | | D | $0.24^{+0.08}_{-0.07}$ | | Е | 0.1±0.05 | | F | 1.3±0.1 | | G | 1.2 | | Н | 8.1±0.2 | | I | 6.1±0.2 | | J | 1.0±0.2 | | K | 0.17±0.03 | | L | 0.5 | | M | 0.13 | | N | 0.10 | | Р | 3°+5° | | Т | 0.25 | | U | 0.6±0.15 | | | · | ©2012 Renesas Electronics Corporation. All rights reserved. # 4.6 36-pin Products R5F100CAALA, R5F100CCALA, R5F100CDALA, R5F100CEALA, R5F100CFALA, R5F100CGALA R5F101CAALA, R5F101CCALA, R5F101CDALA, R5F101CEALA, R5F101CFALA, R5F101CGALA R5F100CAGLA, R5F100CCGLA, R5F100CDGLA, R5F100CEGLA, R5F100CFGLA, R5F100CGGLA | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |--------------------|--------------|----------------|-----------------| | P-WFLGA36-4x4-0.50 | PWLG0036KA-A | P36FC-50-AA4-2 | 0.023 | ©2012 Renesas Electronics Corporation. All rights reserved. # 4.7 40-pin Products R5F100EAANA, R5F100ECANA, R5F100EDANA, R5F100EEANA, R5F100EFANA, R5F100EGANA, R5F100EHANA R5F101EAANA, R5F101ECANA, R5F101EDANA, R5F101EEANA, R5F101EFANA, R5F101EGANA, R5F101EHANA R5F100EADNA, R5F100ECDNA, R5F100EDDNA, R5F100EEDNA, R5F100EFDNA, R5F100EGDNA, R5F100EHDNA R5F101EADNA, R5F101ECDNA, R5F101EDDNA, R5F101EEDNA, R5F101EFDNA, R5F101EGDNA, R5F101EHDNA R5F100EAGNA, R5F100ECGNA, R5F100EDGNA, R5F100EEGNA, R5F100EFGNA, R5F100EGGNA, R5F100EHGNA | JEITA Package code | RENESAS code | Previous code | MASS (TYP.) [g] | |--------------------|--------------|----------------|-----------------| | P-HWQFN40-6x6-0.50 | PWQN0040KC-A | P40K8-50-4B4-5 | 0.09 | | Referance | Dimension in Millimeters | | | | |----------------|--------------------------|------|------|--| | Symbol | Min | Nom | Max | | | D | 5.95 | 6.00 | 6.05 | | | Е | 5.95 | 6.00 | 6.05 | | | А | | | 0.80 | | | A <sub>1</sub> | 0.00 | _ | | | | b | 0.18 | 0.25 | 0.30 | | | е | | 0.50 | | | | Lp | 0.30 | 0.40 | 0.50 | | | х | _ | | 0.05 | | | у | | | 0.05 | | | Z <sub>D</sub> | | 0.75 | | | | Z <sub>E</sub> | | 0.75 | | | | C <sub>2</sub> | 0.15 | 0.20 | 0.25 | | | D <sub>2</sub> | | 4.50 | _ | | | E <sub>2</sub> | | 4.50 | | | ©2013 Renesas Electronics Corporation. All rights reserved.