Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 34 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 8K x 8 | | RAM Size | 20K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 10x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-WFQFN Exposed Pad | | Supplier Device Package | 48-HWQFN (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100gjgna-w0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 1.3.2 24-pin products • 24-pin plastic HWQFN (4 × 4 mm, 0.5 mm pitch) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. 2. It is recommended to connect an exposed die pad to $V_{\mbox{\scriptsize ss}}.$ #### 1.3.11 64-pin products - 64-pin plastic LQFP (12 x 12 mm, 0.65 mm pitch) - 64-pin plastic LFQFP (10 x 10 mm, 0.5 mm pitch) - Cautions 1. Make EVsso pin the same potential as Vss pin. - 2. Make VDD pin the potential that is higher than EVDDO pin. - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). #### Remarks 1. For pin identification, see 1.4 Pin Identification. - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub> and EV<sub>DD0</sub> pins and connect the Vss and EV<sub>SS0</sub> pins to separate ground lines. - 3. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. #### 1.3.12 80-pin products - 80-pin plastic LQFP (14 × 14 mm, 0.65 mm pitch) - 80-pin plastic LFQFP (12 x 12 mm, 0.5 mm pitch) - Cautions 1. Make EVsso pin the same potential as Vss pin. - 2. Make VDD pin the potential that is higher than EVDDO pin. - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). - Remarks 1. For pin identification, see 1.4 Pin Identification. - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub> and EV<sub>DD0</sub> pins and connect the Vss and EV<sub>SS0</sub> pins to separate ground lines. - **3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to **Figure 4-8 Format of Peripheral I/O Redirection Register** (**PIOR**) in the RL78/G13 User's Manual. #### 1.5.12 80-pin products Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves) (see 6.9.3 Operation as multiple PWM output function in the RL78/G13 User's Manual). (2/2) | Itama | | 80-pin 100-pin | | | (2/2) | | | | | |----------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------------|--------------|--------------------|----------|--|--| | Ite | em | | | | | | 8-pin | | | | | | R5F100Mx | R5F101Mx | R5F100Px | R5F101Px | R5F100Sx | R5F101Sx | | | | Clock output/buzz | er output | 2 2 2 | | | | | | | | | | | • 2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz | | | | | | | | | | | (Main system clock: fmain = 20 MHz operation) • 256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz | | | | | | | | | | | | | .048 кнz, 4.096 к<br>68 kHz operation) | | 16.384 KHZ, 32.70 | o8 KHZ | | | | 8/10-bit resolution | A/D converter | 17 channels | 710011. 100B — 0E.7 | 20 channels | <u>'</u> | 26 channels | | | | | Serial interface | TAB CONVOICE | | , 128-pin produc | | | 20 onamoio | | | | | ocha interiace | | | | : 2 channels/UAR | T: 1 channal | | | | | | | | | • | : 2 channels/UAR | | | | | | | | | | • | : 2 channels/UAR | | ting LIN-bus): 1 o | channel | | | | | | CSI: 2 channel | els/simplified I <sup>2</sup> C | 2 channels/UAR | T: 1 channel | | | | | | | I <sup>2</sup> C bus | 2 channels | | 2 channels | | 2 channels | | | | | Multiplier and divid | der/multiply- | • 16 bits × 16 bi | ts = 32 bits (Uns | igned or signed) | | | | | | | accumulator | | • 32 bits ÷ 32 bits = 32 bits (Unsigned) | | | | | | | | | | | • 16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed) | | | | | | | | | DMA controller | | 4 channels | | | | | | | | | Vectored | Internal | 3 | 37 | 3 | 37 | | 41 | | | | interrupt sources | External | 1 | 13 | 1 | 3 | | 13 | | | | Key interrupt | | | 8 | ; | 8 | | 8 | | | | Reset | | Reset by RES | SET pin | | | | | | | | | | | by watchdog tim | | | | | | | | | | | by power-on-res | | | | | | | | | | | by voltage detec | ctor<br>ction execution Note | | | | | | | | | | by RAM parity e | | | | | | | | | | Internal reset by illegal-memory access | | | | | | | | | Power-on-reset ci | rcuit | Power-on-res | et: 1.51 V (TY | ′P.) | | | | | | | | | Power-down-reset: 1.50 V (TYP.) | | | | | | | | | Voltage detector | | Rising edge: 1.67 V to 4.06 V (14 stages) | | | | | | | | | | | Falling edge: 1.63 V to 3.98 V (14 stages) | | | | | | | | | On-chip debug fur | nction | Provided | | | | | | | | | Power supply volt | age | $V_{DD} = 1.6 \text{ to } 5.5$ | $V (T_A = -40 \text{ to } +8)$ | 35°C) | | | | | | | | | $V_{DD} = 2.4 \text{ to } 5.5 \text{ V } (T_A = -40 \text{ to } +105^{\circ}\text{C})$ | | | | | | | | | Operating ambien | t temperature | T <sub>A</sub> = 40 to +85°C (A: Consumer applications, D: Industrial applications ) | | | | | | | | | | | $T_A = 40 \text{ to } +105$ | °C (G: Industrial | applications) | | | | | | Note The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator. #### 2.3 DC Characteristics #### 2.3.1 Pin characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (1/5)$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------|------|------------------|------| | Output current,<br>high <sup>Note 1</sup> | Іонт | Per pin for P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47, P50 to P57, P64<br>to P67, P70 to P77, P80 to P87, P90 to<br>P97, P100 to P106,<br>P110 to P117, P120, P125 to P127,<br>P130, P140 to P147 | $1.6~V \leq EV_{DD0} \leq 5.5~V$ | | | -10.0<br>Note 2 | mA | | | | Total of P00 to P04, P07, P32 to P37, | $4.0~V \leq EV_{DD0} \leq 5.5~V$ | | | -55.0 | mA | | | | P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to P145 | $2.7~V \leq EV_{DD0} < 4.0~V$ | | | -10.0 | mA | | | | (When duty $\leq 70\%^{\text{Note 3}}$ ) | $1.8~V \leq EV_{DD0} < 2.7~V$ | | | -5.0 | mA | | | | , | $1.6~V \leq EV_{DD0} < 1.8~V$ | | | -2.5 | mA | | | | Total of P05, P06, P10 to P17, P30, P31, | | | | -80.0 | mA | | | | P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100, P101, P110 to | $2.7~V \leq EV_{DD0} < 4.0~V$ | | | -19.0 | mA | | | | P117, P146, P147 | $1.8~V \leq EV_{DD0} < 2.7~V$ | | | -10.0 | mA | | | | (When duty ≤ 70% Note 3) | $1.6~V \leq EV_{DD0} < 1.8~V$ | | | -5.0 | mA | | | | Total of all pins (When duty $\leq 70\%$ Note 3) | $1.6~V \leq EV_{DD0} \leq 5.5~V$ | | | -135.0<br>Note 4 | mA | | | 10н2 | Per pin for P20 to P27, P150 to P156 | $1.6~V \leq V_{DD} \leq 5.5~V$ | | | -0.1 Note 2 | mA | | | | Total of all pins (When duty $\leq 70\%$ Note 3) | $1.6~V \leq V_{\text{DD}} \leq 5.5~V$ | | | -1.5 | mA | - **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the EV<sub>DD0</sub>, EV<sub>DD1</sub>, V<sub>DD</sub> pins to an output pin. - 2. However, do not exceed the total current value. - 3. Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = $(IOH \times 0.7)/(n \times 0.01)$ <Example> Where n = 80% and loh = -10.0 mA Total output current of pins = $(-10.0 \times 0.7)/(80 \times 0.01) \cong -8.7$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. **4.** The applied current for the products for industrial application (R5F100xxDxx, R5F101xxDxx, R5F100xxGxx) is -100 mA. Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ (3/5) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------|--------------------|----------------------|------| | Input voltage,<br>high | V <sub>IH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | | 0.8EVDDO | | EV <sub>DD0</sub> | V | | V <sub>IH2</sub> | | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55, | TTL input buffer<br>4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 2.2 | | EV <sub>DD0</sub> | V | | | P80, P81, P142, P143 | TTL input buffer $3.3 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$ | 2.0 | | EV <sub>DD0</sub> | V | | | | | | TTL input buffer 1.6 V ≤ EV <sub>DD0</sub> < 3.3 V | 1.5 | | EV <sub>DD0</sub> | V | | | V <sub>IH3</sub> | P20 to P27, P150 to P156 | | 0.7V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | | | V <sub>IH4</sub> | P60 to P63 | | 0.7EV <sub>DD0</sub> | | 6.0 | ٧ | | | V <sub>IH5</sub> | P121 to P124, P137, EXCLK, EXCL | KS, RESET | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | | Input voltage,<br>low | V <sub>IL1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | , | 0 | | 0.2EV <sub>DD0</sub> | V | | | V <sub>IL2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55, | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0 | | 0.8 | V | | | | P80, P81, P142, P143 | TTL input buffer 3.3 V ≤ EV <sub>DD0</sub> < 4.0 V | 0 | | 0.5 | V | | | | | TTL input buffer 1.6 V ≤ EV <sub>DD0</sub> < 3.3 V | 0 | | 0.32 | V | | | VIL3 | P20 to P27, P150 to P156 | 0 | | 0.3V <sub>DD</sub> | ٧ | | | | V <sub>IL4</sub> | P60 to P63 | | 0 | | 0.3EV <sub>DD0</sub> | ٧ | | | V <sub>IL5</sub> | P121 to P124, P137, EXCLK, EXCL | KS, RESET | 0 | | 0.2V <sub>DD</sub> | ٧ | Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 is EV<sub>DD0</sub>, even in the N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. ### (5) During communication at same potential (simplified I<sup>2</sup>C mode) (1/2) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | ` ` ` | h-speed<br>Mode | ` | /-speed<br>Mode | LV (low-voltage main) Mode | | Unit | |---------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------|-------|-----------------|------|-----------------|----------------------------|---------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLr clock frequency | fscL | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | | 1000<br>Note 1 | | 400<br>Note 1 | | 400<br>Note 1 | kHz | | | | 1.8 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ | | 400<br>Note 1 | | 400<br>Note 1 | | 400<br>Note 1 | kHz | | | | 1.8 V $\leq$ EV <sub>DD0</sub> $<$ 2.7 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ | | 300<br>Note 1 | | 300<br>Note 1 | | 300<br>Note 1 | kHz | | | | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$ | | 250<br>Note 1 | | 250<br>Note 1 | | 250<br>Note 1 | kHz | | | | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$ | | _ | | 250<br>Note 1 | | 250<br>Note 1 | kHz | | Hold time when SCLr = "L" | tLOW | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 475 | | 1150 | | 1150 | | ns | | | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>$C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | 1150 | | 1150 | | 1150 | | ns | | | | 1.8 V $\leq$ EV <sub>DD0</sub> $<$ 2.7 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ | 1550 | | 1550 | | 1550 | | ns | | | | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$ | 1850 | | 1850 | | 1850 | | ns | | | | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 5 \text{ k}\Omega$ | _ | | 1850 | | 1850 | | ns | | Hold time when SCLr = "H" | tніgн | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 475 | | 1150 | | 1150 | | ns | | | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>$C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | 1150 | | 1150 | | 1150 | | ns | | | | 1.8 V $\leq$ EV <sub>DD0</sub> $<$ 2.7 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ | 1550 | | 1550 | | 1550 | | ns | | | | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 5 \text{ k}\Omega$ | 1850 | | 1850 | | 1850 | | ns | | | | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 5 \text{ k}\Omega$ | _ | | 1850 | | 1850 | | ns | (Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.) ### Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential) #### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential) - **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance - 2. r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 4, 5, 8, 14), h: POM number (g = 0, 1, 4, 5, 7 to 9, 14) - fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), - n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13) #### (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | speed | high-<br>I main)<br>ode | | /-speed<br>Mode | voltage | low-<br>e main)<br>ode | Unit | |---------------|--------|----------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|-------------------------|------|----------------------|---------|------------------------|------| | | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate | | Recep-<br>tion | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$ | | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 4 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$ | | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate folk Note 4 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | | $1.8 \ V \le EV_{DD0} < 3.3 \ V,$ $1.6 \ V \le V_b \le 2.0 \ V$ | | | fMCK/6<br>Notes 1 to 3 | | fMCK/6<br>Notes 1, 2 | | fMCK/6<br>Notes 1, 2 | bps | | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 4 | | 5.3 | | 1.3 | | 0.6 | Mbps | **Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only. - 2. Use it with EVDD0≥Vb. - 3. The following conditions are required for low voltage interface when $E_{VDDO} < V_{DD}$ . $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ : MAX. 2.6 Mbps $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.4 \text{ V}$ : MAX. 1.3 Mbps 4. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 32 MHz (2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) LS (low-speed main) mode: 8 MHz (1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (Vpd tolerance (When 20- to 52-pin products)/EVpd tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For ViH and ViL, see the DC characteristics with TTL input buffer selected. **Remarks 1.** $V_b[V]$ : Communication line voltage - **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14) - 3. fmcκ: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13) - **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1. 3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.7 V $\leq$ EV<sub>DD0</sub> < 4.0 V and 2.3 V $\leq$ V<sub>b</sub> $\leq$ 2.7 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$ [bps] $$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer. - 5. Use it with $EV_{DD0} \ge V_b$ . - **6.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 1.8 V $\leq$ EV<sub>DD0</sub> < 3.3 V and 1.6 V $\leq$ V<sub>b</sub> $\leq$ 2.0 V $$\text{Maximum transfer rate} = \frac{1}{\{-C_b \times R_b \times \text{ln } (1 - \frac{1.5}{V_b})\} \times 3} \text{ [bps]}$$ Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer. Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. **UART** mode connection diagram (during communication at different potential) #### UART mode bit width (during communication at different potential) (reference) - $\begin{tabular}{ll} \begin{tabular}{ll} \bf R_b[\Omega]: Communication line (TxDq) pull-up resistance, \\ C_b[F]: Communication line (TxDq) load capacitance, V_b[V]: Communication line voltage \\ \end{tabular}$ - 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) - **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1. # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14) **2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. #### (2) I2C fast mode (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Conditions | | , , | h-speed<br>Mode | LS (low-speed main) Mode | | LV (low-voltage main) Mode | | Unit | |-----------------------------|---------------|--------------------------------------------------------------|-----------------------------------|-----|-----------------|--------------------------|------|----------------------------|------|------| | | | | | | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock frequency | fscL | Fast mode: | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | 0 | 400 | 0 | 400 | 0 | 400 | kHz | | | | fc∟κ≥ 3.5 MHz | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0 | 400 | 0 | 400 | 0 | 400 | kHz | | Setup time of restart | tsu:sta | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 0.6 | | 0.6 | | 0.6 | | μS | | condition | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | | 0.6 | | 0.6 | | μS | | Hold time <sup>Note 1</sup> | thd:sta | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | | 0.6 | | 0.6 | | μS | | | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 0.6 | | 0.6 | | 0.6 | | μS | | | Hold time when SCLA0 = "L" | <b>t</b> Low | $2.7~V \leq EV_{DD0} \leq 5.5~V$ | | 1.3 | | 1.3 | | 1.3 | | μS | | | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 1.3 | | 1.3 | | 1.3 | | μS | | Hold time when SCLA0 = | <b>t</b> HIGH | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | | 0.6 | | 0.6 | | 0.6 | | μS | | "H" | | $1.8~V \leq EV_{DD0} \leq 5.5~V$ | | 0.6 | | 0.6 | | 0.6 | | μS | | Data setup time | tsu:dat | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 100 | | 100 | | 100 | | μS | | (reception) | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.8 | 5 V | 100 | | 100 | | 100 | | μS | | Data hold time | thd:dat | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 0 | 0.9 | 0 | 0.9 | 0 | 0.9 | μS | | (transmission)Note 2 | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 0 | 0.9 | 0 | 0.9 | 0 | 0.9 | μS | | Setup time of stop | tsu:sto | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.$ | 5 V | 0.6 | | 0.6 | | 0.6 | | μS | | condition | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 0.6 | | 0.6 | | 0.6 | | μS | | Bus-free time | <b>t</b> BUF | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 1.3 | | 1.3 | | 1.3 | | μS | | | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 1.3 | | 1.3 | | 1.3 | | μS | Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected. 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IoH1, IoL1, VOH1, VOL1) must satisfy the values in the redirect destination. **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows. Fast mode: $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ <R> - **6.** Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter is in operation. - 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation. - 8. Current flowing only during data flash rewrite. - **9.** Current flowing only during self programming. - 10. For shift time to the SNOOZE mode, see 18.3.3 SNOOZE mode in the RL78/G13 User's Manual. - Remarks 1. fil: Low-speed on-chip oscillator clock frequency - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 3. fclk: CPU/peripheral hardware clock frequency - **4.** Temperature condition of the TYP. value is $T_A = 25^{\circ}C$ ## (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | HS (high-spee | d main) Mode | Unit | |--------------------------------------------|-------------------|--------------------------|-----------------------------------------|---------------|--------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 250 | | ns | | | | | $2.4~V \leq EV_{DD0} \leq 5.5~V$ | 500 | | ns | | SCKp high-/low-level width | <b>t</b> кн1, | 4.0 V ≤ EV <sub>DD</sub> | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | | ns | | | t <sub>KL1</sub> | | | tkcy1/2 - 36 | | ns | | | | | | tkcy1/2 - 76 | | ns | | SIp setup time (to SCKp↑) Note 1 | tsıĸı | 4.0 V ≤ EV <sub>DD</sub> | <sub>0</sub> ≤ 5.5 V | 66 | | ns | | | | 2.7 V ≤ EV <sub>DD</sub> | 0 ≤ 5.5 V | 66 | | ns | | | | 2.4 V ≤ EV <sub>DD</sub> | ₀ ≤ 5.5 V | 113 | | ns | | SIp hold time (from SCKp↑) Note 2 | t <sub>KSI1</sub> | | | 38 | | ns | | Delay time from SCKp↓ to SOp output Note 3 | tkso1 | C = 30 pF Note | 04 | | 50 | ns | - **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 4. C is the load capacitance of the SCKp and SOp output lines. Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3). - g: PIM and POM numbers (g = 0, 1, 4, 5, 8, 14) - 2. fmck: Serial array unit operation clock frequency - (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, - n: Channel number (mn = 00 to 03, 10 to 13)) ### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (2/2) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS (high-sp | , | Unit | |-------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|------| | | | | MIN. | MAX. | | | Data setup time (reception) | tsu:dat | $\begin{aligned} 4.0 & \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$ | 1/f <sub>MCK</sub> + 340<br>Note 2 | | ns | | | | $ \begin{aligned} 2.7 & \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 & \ V \leq V_b \leq 2.7 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $ | 1/f <sub>MCK</sub> + 340<br>Note 2 | | ns | | | | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $ | 1/f <sub>MCK</sub> + 760<br>Note 2 | | ns | | | | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 1/f <sub>MCK</sub> + 760<br>Note 2 | | ns | | | | $ \begin{aligned} &2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{aligned} $ | 1/f <sub>MCK</sub> + 570<br>Note 2 | | ns | | Data hold time (transmission) | thd:dat | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $ | 0 | 770 | ns | | | | $\begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 0 | 770 | ns | | | | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $ | 0 | 1420 | ns | | | | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 0 | 1420 | ns | | | | $\label{eq:substitute} \begin{split} 2.4 \ V & \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V & \leq V_b \leq 2.0 \ V, \\ C_b & = 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$ | 0 | 1215 | ns | **Notes 1.** The value must also be equal to or less than fmck/4. 2. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H". Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) #### 4.4 30-pin Products R5F100AAASP, R5F100ACASP, R5F100ADASP, R5F100AEASP, R5F100AFASP, R5F100AGASP R5F101AAASP, R5F101ACASP, R5F101ADASP, R5F101AEASP, R5F101AFASP, R5F101AGASP R5F100AADSP, R5F100ACDSP, R5F100ADDSP, R5F100AEDSP, R5F100AFDSP, R5F100AGDSP R5F101AADSP, R5F101ACDSP, R5F101ADDSP, R5F101AEDSP, R5F101AFDSP, R5F101AGDSP R5F100AAGSP, R5F100ACGSP, R5F100ADGSP,R5F100AEGSP, R5F100AFGSP, R5F100AGGSP | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |---------------------|--------------|----------------|-----------------| | P-LSSOP30-0300-0.65 | PLSP0030JB-B | S30MC-65-5A4-3 | 0.18 | #### NOTE Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | |------|------------------------| | Α | 9.85±0.15 | | В | 0.45 MAX. | | С | 0.65 (T.P.) | | D | $0.24^{+0.08}_{-0.07}$ | | Е | 0.1±0.05 | | F | 1.3±0.1 | | G | 1.2 | | Н | 8.1±0.2 | | I | 6.1±0.2 | | J | 1.0±0.2 | | K | 0.17±0.03 | | L | 0.5 | | M | 0.13 | | N | 0.10 | | Р | 3°+5° | | Т | 0.25 | | U | 0.6±0.15 | | | · | ©2012 Renesas Electronics Corporation. All rights reserved. #### 4.5 32-pin Products R5F100BAANA, R5F100BCANA, R5F100BDANA, R5F100BEANA, R5F100BFANA, R5F100BGANA R5F101BAANA, R5F101BCANA, R5F101BDANA, R5F101BEANA, R5F101BFANA, R5F101BGANA R5F100BADNA, R5F100BCDNA, R5F100BDDNA, R5F100BEDNA, R5F100BFDNA, R5F100BGDNA R5F101BADNA, R5F101BCDNA, R5F101BDDNA, R5F101BEDNA, R5F101BFDNA, R5F101BGDNA R5F100BAGNA, R5F100BCGNA, R5F100BDGNA, R5F100BEGNA, R5F100BGGNA | JEITA Package code | RENESAS code | Previous code | MASS (TYP.)[g] | |--------------------|--------------|----------------|----------------| | P-HWQFN32-5x5-0.50 | PWQN0032KB-A | P32K8-50-3B4-5 | 0.06 | | Referance | Dimension in Millimeters | | | | |----------------|--------------------------|------|---------------------------------------------|--| | Symbol | Min | Nom | Max | | | D | 4.95 | 5.00 | 5.05<br>5.05<br>0.80<br>—<br>0.30 | | | E | 4.95 | 5.00 | | | | Α | | | | | | A <sub>1</sub> | 0.00 | _ | | | | b | 0.18 | 0.25 | | | | е | | 0.50 | | | | Lp | 0.30 | 0.40 | 0.50 | | | х | | | 0.05 | | | у | | | 0.05<br>——————————————————————————————————— | | | Z <sub>D</sub> | | 0.75 | | | | Z <sub>E</sub> | | 0.75 | | | | C <sub>2</sub> | 0.15 | 0.20 | | | | D <sub>2</sub> | | 3.50 | | | | E <sub>2</sub> | | 3.50 | | | $\bigcirc$ 2013 Renesas Electronics Corporation. All rights reserved. R5F100LCAFB, R5F100LDAFB, R5F100LEAFB, R5F100LFAFB, R5F100LGAFB, R5F100LHAFB, R5F100LJAFB, R5F100LKAFB, R5F100LLAFB R5F101LCAFB, R5F101LDAFB, R5F101LEAFB, R5F101LFAFB, R5F101LGAFB, R5F101LHAFB, R5F101LJAFB, R5F101LKAFB, R5F101LLAFB R5F100LCDFB, R5F100LDDFB, R5F100LEDFB, R5F100LFDFB, R5F100LGDFB, R5F100LHDFB, R5F100LDFB, R5F100LKDFB, R5F100LKDFB Previous Code MASS (TYP.) [g] R5F101LCDFB, R5F101LDDFB, R5F101LEDFB, R5F101LFDFB, R5F101LGDFB, R5F101LHDFB, R5F101LJDFB, R5F101LKDFB, R5F101LLDFB JEITA Package Code R5F100LCGFB, R5F100LDGFB, R5F100LEGFB, R5F100LFGFB, R5F100LGGFB, R5F100LHGFB, R5F100LJGFB **RENESAS** Code | | 0211711 dollago ocac | 1121120/10 0000 | 1 TOVIOUS SOUS | 1417 100 (1111.) [9] | 1 | | |-----|----------------------|-----------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--| | | P-LFQFP64-10x10-0.50 | PLQP0064KF-A | P64GB-50-UEU-2 | 0.35 | 1 | | | | | | | | 1 | | | | | | | | | | | - | ————HD — | | - | | | | | | D— | - | | | | | | | | | | | | | | | | | <b>A</b> | detail of lead end | | | | | | | | | | | | | 48 | 33 | | | | | | | 49 | 32 | <b>-</b> | | A3 | | | | | | <b>□</b> | | ; — | | | | ] | | $\supseteq$ $\mid$ $\mid$ $\setminus$ | | <b>,</b> , | | | | | | $\exists$ $\mid$ $\mid$ $\vdash$ | | | | | | | | <b>=</b> | | 1 1 | | | | | | <b>=</b> | $\theta \rightarrow \uparrow $ | - L | | | | <u> </u> | | = | - | – Lp | | | | i : | | = ī ï | L1 | | | | | | | 5 | - L1 - | | | | | | | | | | | | | 3 | | _ | | | | | | | | | | (UNIT:mm) | | | | 64 | 17 | <b>=</b> | | ENSIONS | | | | | J | | | .00±0.20 | | | | 1 | 16 | <u> </u> | | .00±0.20 | | | 7- | | | | | .00±0.20 | | | ZE | | | <u> </u> | | 60 MAX. | | | | - ZD | e e | | | 10±0.05 | | | | | | | | 40±0.05 | | | | | x (M) S | ۸ | A3 0.2 | 25 | | | | | | A | | 22±0.05 | | | | | | A2 ¬ | c 0.1 | 145 <sup>+0.055</sup><br>-0.045 | | | | | | • • | L 0.5 | | | | | | | | | 60±0.15 | | | کلے | | | | | 00±0.20 | | | | | | | | +5°<br>-3° | | | | □ y S | | A1 | e 0.5 | | | | | | | | x 0.0 | | | | | | | | y 0.0 | )8 | | | | | | | | | | ©2012 Renesas Electronics Corporation. All rights reserved. ZD ZΕ 1.25 1.25 NOTE Each lead centerline is located within 0.08 mm of its true position at maximum material condition.