Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 34 | | Program Memory Size | 512KB (512K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 8K x 8 | | RAM Size | 32K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 10x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-LQFP | | Supplier Device Package | 48-LFQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100glafb-x0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong RL78/G13 1. OUTLINE Table 1-1. List of Ordering Part Numbers (12/12) | Pin count | Package | Data flash | Fields of<br>Application Note | Ordering Part Number | |-----------|--------------------------------------------------------|----------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 128 pins | 128-pin plastic LFQFP<br>(14 × 20 mm, 0.5 mm<br>pitch) | Mounted | A D | R5F100SHAFB#V0, R5F100SJAFB#V0,<br>R5F100SKAFB#V0, R5F100SLAFB#V0<br>R5F100SHAFB#X0, R5F100SJAFB#X0,<br>R5F100SKAFB#X0, R5F100SLAFB#X0<br>R5F100SHDFB#V0, R5F100SJDFB#V0,<br>R5F100SKDFB#V0, R5F100SLDFB#V0<br>R5F100SHDFB#X0, R5F100SJDFB#X0,<br>R5F100SKDFB#X0, R5F100SLDFB#X0 | | | | Not<br>mounted | A<br>D | R5F101SHAFB#V0, R5F101SJAFB#V0,<br>R5F101SKAFB#V0, R5F101SLAFB#V0<br>R5F101SHAFB#X0, R5F101SJAFB#X0,<br>R5F101SKAFB#X0, R5F101SLAFB#X0<br>R5F101SHDFB#V0, R5F101SJDFB#V0,<br>R5F101SKDFB#V0, R5F101SLDFB#V0<br>R5F101SHDFB#X0, R5F101SJDFB#X0,<br>R5F101SKDFB#X0, R5F101SLDFB#X0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. RL78/G13 1. OUTLINE ### 1.3.10 52-pin products • 52-pin plastic LQFP (10 × 10 mm, 0.65 mm pitch) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. RL78/G13 1. OUTLINE #### 1.6 Outline of Functions [20-pin, 24-pin, 25-pin, 30-pin, 32-pin, 36-pin products] Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H. (1/2) | | | | | | | | | | | | | (1/2 | | |-------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------------------|-------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----------------------|------------------------------------------------------------|---------------------|--------------------------------------------|---------------------| | | Item | 20- | pin | 24- | -pin | 25 | -pin | 30- | pin | 32- | pin | 36- | pin | | | | R5F1006x | R5F1016x | R5F1007x | R5F1017x | R5F1008x | R5F1018x | R5F100Ax | R5F101Ax | R5F100Bx | R5F101Bx | R5F100Cx | R5F101Cx | | Code flash me | emory (KB) | 16 to | 64 | 16 t | o 64 | 16 t | o 64 | 16 to | 128 | 16 to | 128 | 128 16 to 128 | | | Data flash me | mory (KB) | 4 | = | 4 | _ | 4 | - | 4 to 8 | = | 4 to 8 | - | 4 to 8 | = | | RAM (KB) | | 2 to | 4 <sup>Note1</sup> | 2 to | 4 <sup>Note1</sup> | 2 to | 4 <sup>Note1</sup> | 2 to 1 | 12 <sup>Note1</sup> | 2 to 1 | 12 <sup>Note1</sup> | 2 to 1 | 2 <sup>Note1</sup> | | Address space | e | 1 MB | | | | | | | | | | | | | Main system clock | High-speed system clock | HS (Hig<br>HS (Hig<br>LS (Low | h-speed<br>h-speed<br>v-speed | l main) m<br>I main) m<br>main) m | node: 1 t<br>node: 1 t<br>ode: 1 to | o 20 M⊢<br>o 16 M⊢<br>o 8 MHz | main sys<br>Iz (V <sub>DD</sub> =<br>Iz (V <sub>DD</sub> =<br>(V <sub>DD</sub> = 1.<br>z (V <sub>DD</sub> = 1 | 2.7 to 5.<br>2.4 to 5.<br>8 to 5.5 | 5 V),<br>5 V),<br>V), | EXCLK) | | | | | | High-speed on-chip oscillator | HS (Hig<br>LS (Lov | h-speed<br>v-speed | l main) m<br>main) m | node: 1 t<br>ode: 1 t | :o 16 MH<br>:o 8 MHz | dz (Vdd =<br>dz (Vdd =<br>z (Vdd = 1<br>z (Vdd = 1 | 2.4 to 5.5 | .5 V),<br>5 V), | | | | | | Subsystem clo | ock | | | | | | - | - | | | | | | | Low-speed on | -chip oscillator | 15 kHz (TYP.) | | | | | | | | | | | | | General-purpo | ose registers | (8-bit re | gister× | 8) × 4 ba | anks | | | | | | | | | | Minimum instr | ruction execution time | 0.03125 | μs (Hig | h-speed | on-chip | oscillato | or: fін = 32 | 2 MHz o <sub>l</sub> | peration | ) | | | | | | | 0.05 μs (High-speed system clock: f <sub>MX</sub> = 20 MHz operation) | | | | | | | | | | | | | Instruction set | | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> | | | | | | | | | | | | | I/O port | Total | 1 | 6 | 2 | .0 | 2 | 21 | 2 | 6 | 2 | 8 | 3 | 2 | | | CMOS I/O | (N-ch C<br>(V <sub>DD</sub> wit<br>voltag | D.D. I/O<br>hstand | (N-ch C | 5<br>D.D. I/O<br>thstand<br>ge]: 6) | (N-ch ( | D.D. I/O<br>thstand<br>ge]: 6) | (N-ch C<br>[V <sub>DD</sub> with<br>voltage | D.D. I/O<br>thstand | 2<br>(N-ch C<br>[V <sub>DD</sub> wi <sup>-</sup><br>voltag | thstand | (N-ch C<br>[V <sub>DD</sub> wit<br>voltage | D.D. I/O<br>thstand | | | CMOS input | 3 | 3 | ( | 3 | ; | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | | CMOS output | = | - | - | = | | 1 | = | = | = | = | = | = | | | N-ch O.D. I/O<br>(withstand voltage: 6 V) | - | - | 2 | 2 | : | 2 | 2 | 2 | 3 | 3 | 3 | 3 | | Timer | 16-bit timer | | | | | | 8 cha | nnels | | | | | | | | Watchdog timer | 1 channel | | | | | | | | | | | | | | Real-time clock (RTC) | | 1 channel Note 2 | | | | | | | | | | | | | 12-bit interval timer (IT) | | 1 channel | | | | | | | | | | | | | Timer output | 3 chann<br>(PWM c<br>2 Note 3) | | 4 chanr<br>(PWM | nels<br>outputs: | 3 Note 3) | | | | M output | | | | | | RTC output | | | | | | _ | - | | | | | | Notes 1. The flash library uses RAM in self-programming and rewriting of the data flash memory. The target products and start address of the RAM areas used by the flash library are shown below. R5F100xD, R5F101xD (x = 6 to 8, A to C): Start address FF300H R5F100xE, R5F101xE (x = 6 to 8, A to C): Start address FEF00H For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944). 2. Only the constant-period interrupt function when the low-speed on-chip oscillator clock (fill) is selected RL78/G13 1. OUTLINE [80-pin, 100-pin, 128-pin products] Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H. (1/2) | | | I | | l | | | (1/2) | | | | |-------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------|------------------------------|----------------------------------------------|--|--|--| | | Item | 80- | | | )-pin | 128 | | | | | | | | R5F100Mx | R5F101Mx | R5F100Px | R5F101Px | R5F100Sx | R5F101Sx | | | | | Code flash me | emory (KB) | 96 to | 512 | 96 to | o 512 | 192 t | o 512 | | | | | Data flash me | mory (KB) | 8 | - | 8 | _ | 8 | _ | | | | | RAM (KB) | | 8 to 3 | 8 to 32 Note 1 8 to 32 Note 1 16 to 32 Note 1 | | | | | | | | | Address spac | e | 1 MB | | | | | | | | | | Main system clock | High-speed system clock | HS (High-speed<br>HS (High-speed<br>LS (Low-speed | I main) mode: 1<br>I main) mode: 1<br>main) mode: 1 | external main systo 20 MHz (Vpb to 16 MHz (Vpb to 8 MHz (Vpb to 4 MHz (Vpb = | = 2.4 to 5.5 V),<br>1.8 to 5.5 V), | EXCLK) | | | | | | | High-speed on-chip oscillator | HS (High-speed<br>LS (Low-speed | S (High-speed main) mode: 1 to 32 MHz (V <sub>DD</sub> = 2.7 to 5.5 V), S (High-speed main) mode: 1 to 16 MHz (V <sub>DD</sub> = 2.4 to 5.5 V), S (Low-speed main) mode: 1 to 8 MHz (V <sub>DD</sub> = 1.8 to 5.5 V), V (Low-voltage main) mode: 1 to 4 MHz (V <sub>DD</sub> = 1.6 to 5.5 V) | | | | | | | | | Subsystem clo | ock | XT1 (crystal) os<br>32.768 kHz | | | | | | | | | | Low-speed on | n-chip oscillator | 15 kHz (TYP.) | 5 kHz (TYP.) | | | | | | | | | General-purpo | ose register | (8-bit register × | 8) × 4 banks | | | | | | | | | Minimum instr | ruction execution time | 0.03125 <i>μ</i> s (Hig | h-speed on-chip | oscillator: fін = 3 | 2 MHz operation | ) | | | | | | | | 0.05 μs (High-speed system clock: f <sub>MX</sub> = 20 MHz operation) | | | | | | | | | | | | 30.5 <i>μ</i> s (Subsys | stem clock: fsub = | 32.768 kHz ope | eration) | | | | | | | Instruction set | t | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> | | | | | | | | | | I/O port | Total | 7 | '4 | 9 | 92 | 1: | 20 | | | | | | CMOS I/O | (N-ch O.D. I/O | 64<br>[EV <sub>DD</sub> withstand<br>re]: 21) | (N-ch O.D. I/O | 32<br>[EV <sub>DD</sub> withstand<br>ge]: 24) | (N-ch O.D. I/O | 10<br>[EV <sub>DD</sub> withstand<br>e]: 25) | | | | | | CMOS input | | 5 | | 5 | | 5 | | | | | | CMOS output | | 1 | | 1 | | 1 | | | | | | N-ch O.D. I/O<br>(withstand voltage: 6<br>V) | | 4 | | 4 | | 4 | | | | | Timer | 16-bit timer | 12 cha | annels | 12 cha | annels | 16 cha | nnels | | | | | | Watchdog timer | 1 cha | annel | 1 cha | annel | 1 cha | nnel | | | | | | Real-time clock (RTC) | 1 cha | annel | 1 cha | annel | 1 cha | nnel | | | | | | 12-bit interval timer (IT) | 1 cha | annel | 1 cha | annel | 1 cha | nnel | | | | | | Timer output | 12 channels<br>(PWM outputs: | 10 Note 2) | 12 channels<br>(PWM outputs: | 10 Note 2) | 16 channels<br>(PWM outputs: | 14 Note 2) | | | | | | RTC output | 1 channel • 1 Hz (subsyst | tem clock: fsuв = | 32.768 kHz) | | | | | | | **Notes 1.** The flash library uses RAM in self-programming and rewriting of the data flash memory. The target products and start address of the RAM areas used by the flash library are shown below. R5F100xJ, R5F101xJ (x = M, P): Start address FAF00H R5F100xL, R5F101xL (x = M, P, S): Start address F7F00H For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944)**. # 2. ELECTRICAL SPECIFICATIONS (TA = -40 to +85°C) This chapter describes the following electrical specifications. Target products A: Consumer applications $T_A = -40$ to $+85^{\circ}C$ R5F100xxAxx, R5F101xxAxx D: Industrial applications T<sub>A</sub> = −40 to +85°C R5F100xxDxx, R5F101xxDxx G: Industrial applications when $T_A = -40$ to $+105^{\circ}C$ products is used in the range of $T_A = -40$ to $+85^{\circ}C$ R5F100xxGxx - Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. - 2. With products not provided with an EV<sub>DD0</sub>, EV<sub>DD1</sub>, EV<sub>SS0</sub>, or EV<sub>SS1</sub> pin, replace EV<sub>DD0</sub> and EV<sub>DD1</sub> with V<sub>DD</sub>, or replace EV<sub>SS0</sub> and EV<sub>SS1</sub> with V<sub>SS</sub>. - 3. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 Functions for each product. ### 2.1 Absolute Maximum Ratings # Absolute Maximum Ratings ( $T_A = 25$ °C) (1/2) | Parameter | Symbols | Conditions | Ratings | Unit | |------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------| | Supply voltage | V <sub>DD</sub> | | -0.5 to +6.5 | V | | | EV <sub>DD0</sub> , EV <sub>DD1</sub> | EV <sub>DD0</sub> = EV <sub>DD1</sub> | -0.5 to +6.5 | V | | | EVsso, EVss1 | EVsso = EVss1 | -0.5 to +0.3 | V | | REGC pin input voltage | VIREGC | REGC | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup> | V | | Input voltage | Vıı | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | | V | | | V <sub>I2</sub> | P60 to P63 (N-ch open-drain) | -0.3 to +6.5 | V | | | V <sub>I</sub> 3 | P20 to P27, P121 to P124, P137, P150 to P156, EXCLK, EXCLKS, RESET | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup> | V | | Output voltage | Vo <sub>1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | | V | | | V <sub>02</sub> | P20 to P27, P150 to P156 | -0.3 to V <sub>DD</sub> +0.3 Note 2 | V | | Analog input voltage | VAI1 | ANI16 to ANI26 | -0.3 to EV <sub>DD0</sub> +0.3<br>and -0.3 to AV <sub>REF</sub> (+) +0.3 <sup>Notes 2,3</sup> | V | | | V <sub>Al2</sub> | ANI0 to ANI14 | -0.3 to V <sub>DD</sub> +0.3 and -0.3 to AV <sub>REF</sub> (+) +0.3 Notes 2, 3 | V | - **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it. - 2. Must be 6.5 V or lower. - 3. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. - **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - 2. AV<sub>REF</sub> (+): + side reference voltage of the A/D converter. - 3. Vss: Reference voltage - Notes 1. Total current flowing into VDD and EVDDO, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO or Vss, EVsso. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 32 MHz $2.4~V \le V_{DD} \le 5.5~V @ 1~MHz$ to 16~MHz LS (low-speed main) mode: 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V@1 MHz to 4 MHz - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fih: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is T<sub>A</sub> = 25°C # (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products # (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (1/2) | Parameter | Symbol | | | Conditions | | | MIN. | TYP. | MAX. | Unit | |-------------------|------------------|----------------------------|--------------------------------------------|--------------------------------------------|-----------------------------------------|-------------------------|------------|------------|----------|------| | Supply | I <sub>DD1</sub> | Operating | HS (high- | fin = 32 MHz <sup>Note 3</sup> | Basic | V <sub>DD</sub> = 5.0 V | | 2.3 | | mA | | Current<br>Note 1 | | mode | speed main)<br>mode Note 5 | | operation | V <sub>DD</sub> = 3.0 V | | 2.3 | | mA | | | | | modo | | Nomal | V <sub>DD</sub> = 5.0 V | | 5.2 | 8.5 | mA | | | | | | | operation | V <sub>DD</sub> = 3.0 V | | 5.2 | 8.5 | mA | | | | | | fin = 24 MHz Note 3 | Nomal | V <sub>DD</sub> = 5.0 V | | 4.1 | 6.6 | mA | | | | | | | operation | V <sub>DD</sub> = 3.0 V | | 4.1 | 6.6 | mA | | | | | | fin = 16 MHz <sup>Note 3</sup> | Normal | V <sub>DD</sub> = 5.0 V | | 3.0 | 4.7 | mA | | | | | | | operation | V <sub>DD</sub> = 3.0 V | | 3.0 | 4.7 | mA | | | | LS (low- | fin = 8 MHz Note 3 | Normal | V <sub>DD</sub> = 3.0 V | | 1.3 | 2.1 | mA | | | | | speed main)<br>mode Note 5 | | operation | V <sub>DD</sub> = 2.0 V | | 1.3 | 2.1 | mA | | | | | | LV (low- | fin = 4 MHz Note 3 | Nomal | V <sub>DD</sub> = 3.0 V | | 1.3 | 1.8 | mA | | | | voltage<br>main) mode | | operation | V <sub>DD</sub> = 2.0 V | | 1.3 | 1.8 | mA | | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Nomal | Square wave input | | 3.4 | 5.5 | mA | | | | | speed main)<br>mode Note 5 | V <sub>DD</sub> = 5.0 V | operation | Resonator connection | | 3.6 | 5.7 | mA | | | | mode | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal operation | Square wave input | | 3.4 | 5.5 | mA | | | | | | V <sub>DD</sub> = 3.0 V | | Resonator connection | | 3.6 | 5.7 | mA | | | | | | LS (low- | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal operation | Square wave input | | 2.1 | 3.2 | mA | | | | | | VDD = 5.0 V | | Resonator connection | | 2.1 | 3.2 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{Note 2},$ | | Square wave input | | 2.1 | 3.2 | mA | | | | | | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 2.1 | 3.2 | mA | | | | | | $f_{MX} = 8 MHz^{Note 2}$ | Normal operation | Square wave input | | 1.2 | 2.0 | mA | | | | | speed main)<br>mode Note 5 | V <sub>DD</sub> = 3.0 V | | Resonator connection | | 1.2 | 2.0 | mA | | | | | modo | $f_{MX} = 8 MHz^{Note 2}$ | Normal | Square wave input | | 1.2 | 2.0 | mA | | | | | | V <sub>DD</sub> = 2.0 V | operation | Resonator connection | | 1.2 | 2.0 | mA | | | | | Subsystem | fsub = 32.768 kHz | Nomal | Square wave input | | 4.8 | 5.9 | μΑ | | | | | clock<br>operation | T <sub>A</sub> = -40°C | operation | Resonator connection | | 4.9 | 6.0 | μΑ | | | | | | fsub = 32.768 kHz | Nomal | Square wave input | | 4.9 | 5.9 | μΑ | | | | | | T <sub>A</sub> = +25°C | operation | Resonator connection | | 5.0 | 6.0 | μA | | | | | | fsuB = 32.768 kHz | Nomal | Square wave input | _ | 5.0 | 7.6 | μΑ | | | | | | Note 4 | operation | Resonator connection | | 5.1 | 7.7 | μА | | | | | | T <sub>A</sub> = +50°C | No. | 0 | | F 0 | 0.0 | | | | | | fsub = 32.768 kHz | Normal operation | Square wave input Resonator connection | | 5.2<br>5.3 | 9.3<br>9.4 | μA<br>μA | | | | | | T <sub>A</sub> = +70°C | | | | 0.0 | 0.4 | par C | | | | | fs | fsub = 32.768 kHz | Normal | Square wave input | | 5.7 | 13.3 | μА | | | | | | | T <sub>A</sub> = +85°C | operation | Resonator connection | | 5.8 | 13.4 | μA | | | l | 1 | 1 | 1 | 1 | l . | | I | ı | l | (Notes and Remarks are listed on the next page.) # 2.5 Peripheral Functions Characteristics #### **AC Timing Test Points** # 2.5.1 Serial array unit # (1) During communication at same potential (UART mode) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | h-speed<br>Mode | , | /-speed<br>Mode | ` | -voltage<br>Mode | Unit | |----------------------|--------|------------|-----------------------------------------------------------------------------|------|------------------|------|------------------|------|------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate Note 1 | | 2.4 V≤ EV | 2.4 V≤ EV <sub>DD0</sub> ≤ 5.5 V | | fMCK/6<br>Note 2 | | fмск/6 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 3}$ | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.8 V ≤ EV | $_{\text{DD0}} \leq 5.5 \text{ V}$ | | fMCK/6<br>Note 2 | | fмск/6 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.7 V ≤ EV | $000 \le 5.5 \text{ V}$ | | fMCK/6<br>Note 2 | | fMCK/6<br>Note 2 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.6 V ≤ EV | $000 \le 5.5 \text{ V}$ | _ | _ | | fMCK/6<br>Note 2 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 3 | _ | _ | | 1.3 | | 0.6 | Mbps | Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only. 2. The following conditions are required for low voltage interface when EVDDO < VDD. $2.4 \text{ V} \le \text{EV}_{\text{DDO}} < 2.7 \text{ V} : \text{MAX. } 2.6 \text{ Mbps}$ $1.8 \text{ V} \le \text{EV}_{\text{DDO}} < 2.4 \text{ V} : \text{MAX. } 1.3 \text{ Mbps}$ $1.6 \text{ V} \le \text{EV}_{\text{DDO}} < 1.8 \text{ V} : \text{MAX. } 0.6 \text{ Mbps}$ 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 32 MHz (2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) LS (low-speed main) mode: 8 MHz (1.8 V $\leq$ VDD $\leq$ 5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V $\leq$ VDD $\leq$ 5.5 V) Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). ### **UART** mode connection diagram (during communication at same potential) # **UART** mode bit width (during communication at same potential) (reference) **Remarks 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14) 2. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13)) #### (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | speed | high-<br>I main)<br>ode | | /-speed<br>Mode | voltage | low-<br>e main)<br>ode | Unit | |---------------|--------|----------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|-------------------------|------|----------------------|---------|------------------------|------| | | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate | | Recep-<br>tion | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$ | | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 4 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$ | | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | | fMCK/6<br>Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate folk Note 4 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | | $1.8 \ V \le EV_{DD0} < 3.3 \ V,$ $1.6 \ V \le V_b \le 2.0 \ V$ | | | fMCK/6<br>Notes 1 to 3 | | fMCK/6<br>Notes 1, 2 | | fMCK/6<br>Notes 1, 2 | bps | | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 4 | | 5.3 | | 1.3 | | 0.6 | Mbps | **Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only. - 2. Use it with EVDD0≥Vb. - 3. The following conditions are required for low voltage interface when $E_{VDDO} < V_{DD}$ . $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V} : \text{MAX. } 2.6 \text{ Mbps}$ $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.4 \text{ V} : \text{MAX. } 1.3 \text{ Mbps}$ 4. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 32 MHz (2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) LS (low-speed main) mode: 8 MHz (1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (Vpd tolerance (When 20- to 52-pin products)/EVpd tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For ViH and ViL, see the DC characteristics with TTL input buffer selected. **Remarks 1.** $V_b[V]$ : Communication line voltage - **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14) - 3. fmcκ: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13) - **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1. # 2.6.5 Power supply voltage rising slope characteristics #### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|--------|------------|------|------|------|------| | Power supply voltage rising slope | Svdd | | | | 54 | V/ms | Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until $V_{DD}$ reaches the operating voltage range shown in 2.4 AC Characteristics. #### 2.7 RAM Data Retention Characteristics #### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------|------------|----------------------|------|------|------| | Data retention supply voltage | VDDDR | | 1.46 <sup>Note</sup> | | 5.5 | V | **Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated. # 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS $T_A = -40$ to +105°C) This chapter describes the following electrical specifications. Target products G: Industrial applications $T_A = -40$ to +105°C R5F100xxGxx - Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. - 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS. - 3. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 Functions for each product. - 4. Please contact Renesas Electronics sales office for derating of operation under $T_A = +85^{\circ}C$ to $+105^{\circ}C$ . Derating is the systematic reduction of load for the sake of improved reliability. Remark When RL78/G13 is used in the range of $T_A = -40$ to +85°C, see CHAPTER 2 ELECTRICAL SPECIFICATIONS ( $T_A = -40$ to +85°C). There are following differences between the products "G: Industrial applications ( $T_A = -40$ to $+105^{\circ}$ C)" and the products "A: Consumer applications, and D: Industrial applications". | Parameter | Ар | plication | |----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | A: Consumer applications, D: Industrial applications | G: Industrial applications | | Operating ambient temperature | T <sub>A</sub> = -40 to +85°C | T <sub>A</sub> = -40 to +105°C | | Operating mode Operating voltage range | HS (high-speed main) mode: $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0} 1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0} 1 \text{ MHz to } 16 \text{ MHz}$ $LS \text{ (low-speed main) mode:}$ $1.8 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0} 1 \text{ MHz to } 8 \text{ MHz}$ $LV \text{ (low-voltage main) mode:}$ $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0} 1 \text{ MHz to } 4 \text{ MHz}$ | HS (high-speed main) mode only: $2.7~V \le V_{DD} \le 5.5~V @ 1~MHz~to~32~MHz$ $2.4~V \le V_{DD} \le 5.5~V @ 1~MHz~to~16~MHz$ | | High-speed on-chip oscillator clock accuracy | 1.8 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V<br>$\pm$ 1.0%@ TA = -20 to +85°C<br>$\pm$ 1.5%@ TA = -40 to -20°C<br>1.6 V $\leq$ V <sub>DD</sub> $<$ 1.8 V<br>$\pm$ 5.0%@ TA = -20 to +85°C<br>$\pm$ 5.5%@ TA = -40 to -20°C | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$<br>$\pm 2.0\%@ \text{ T}_{A} = +85 \text{ to } +105^{\circ}\text{C}$<br>$\pm 1.0\%@ \text{ T}_{A} = -20 \text{ to } +85^{\circ}\text{C}$<br>$\pm 1.5\%@ \text{ T}_{A} = -40 \text{ to } -20^{\circ}\text{C}$ | | Serial array unit | UART CSI: fclk/2 (supporting 16 Mbps), fclk/4 Simplified I <sup>2</sup> C communication | UART CSI: fclk/4 Simplified I <sup>2</sup> C communication | | IICA | Normal mode Fast mode Fast mode plus | Normal mode<br>Fast mode | | Voltage detector | Rise detection voltage: 1.67 V to 4.06 V (14 levels) Fall detection voltage: 1.63 V to 3.98 V (14 levels) | Rise detection voltage: 2.61 V to 4.06 V (8 levels) Fall detection voltage: 2.55 V to 3.98 V (8 levels) | (Remark is listed on the next page.) #### 3.3 DC Characteristics #### 3.3.1 Pin characteristics $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (1/5)$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------|------|------------------------|------| | Output current,<br>high <sup>Note 1</sup> | Іон1 | Per pin for P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47, P50 to P57, P64<br>to P67, P70 to P77, P80 to P87, P90 to<br>P97, P100 to P106,<br>P110 to P117, P120, P125 to P127,<br>P130, P140 to P147 | $2.4~V \leq EV_{DD0} \leq 5.5~V$ | | | -3.0 Note 2 | mA | | | | Total of P00 to P04, P07, P32 to P37, | $4.0~V \leq EV_{DD0} \leq 5.5~V$ | | | -30.0 | mA | | | | P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to P145 | $2.7~V \leq EV_{DD0} < 4.0~V$ | | | -10.0 | mA | | | | | $2.4~V \le EV_{DD0} < 2.7~V$ | | | -5.0 | mA | | | | Total of P05, P06, P10 to P17, P30, P31, | | | | -30.0 | mA | | | | P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100, P101, P110 to | $2.7~V \leq EV_{DD0} < 4.0~V$ | | | -19.0 | mA | | | | P117, P146, P147<br>(When duty ≤ 70% Note 3) | 2.4 V ≤ EVDD0 < 2.7 V | | | -10.0 | mA | | | | Total of all pins (When duty $\leq 70\%^{\text{Note 3}}$ ) | $2.4~V \leq EV_{DD0} \leq 5.5~V$ | | | -60.0 | mA | | | <b>І</b> ОН2 | Per pin for P20 to P27, P150 to P156 | $2,4~V \leq V_{DD} \leq 5.5~V$ | | | -0.1 <sup>Note 2</sup> | mA | | | | Total of all pins (When duty $\leq 70\%^{\text{Note 3}}$ ) | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | -1.5 | mA | - **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the EV<sub>DD0</sub>, EV<sub>DD1</sub>, V<sub>DD</sub> pins to an output pin. - 2. Do not exceed the total current value. - **3.** Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = $(IOH \times 0.7)/(n \times 0.01)$ <Example> Where n = 80% and $I_{OH} = -10.0$ mA Total output current of pins = $(-10.0 \times 0.7)/(80 \times 0.01) \cong -8.7$ mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. 5. The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 2.4 V $\leq$ EV<sub>DD0</sub> < 3.3 V and 1.6 V $\leq$ V<sub>b</sub> $\leq$ 2.0 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$ [bps] Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{1.5}{V_b})}\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides. - **6.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 5 above to calculate the maximum transfer rate under conditions of the customer. Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. **UART** mode connection diagram (during communication at different potential) ### 4.4 30-pin Products R5F100AAASP, R5F100ACASP, R5F100ADASP, R5F100AEASP, R5F100AFASP, R5F100AGASP R5F101AAASP, R5F101ACASP, R5F101ADASP, R5F101AEASP, R5F101AFASP, R5F101AGASP R5F100AADSP, R5F100ACDSP, R5F100ADDSP, R5F100AEDSP, R5F100AFDSP, R5F100AGDSP R5F101AADSP, R5F101ACDSP, R5F101ADDSP, R5F101AEDSP, R5F101AFDSP, R5F101AGDSP R5F100AAGSP, R5F100ACGSP, R5F100ADGSP,R5F100AEGSP, R5F100AFGSP, R5F100AGGSP | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |---------------------|--------------|----------------|-----------------| | P-LSSOP30-0300-0.65 | PLSP0030JB-B | S30MC-65-5A4-3 | 0.18 | #### NOTE Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | |------|------------------------| | Α | 9.85±0.15 | | В | 0.45 MAX. | | С | 0.65 (T.P.) | | D | $0.24^{+0.08}_{-0.07}$ | | Е | 0.1±0.05 | | F | 1.3±0.1 | | G | 1.2 | | Н | 8.1±0.2 | | I | 6.1±0.2 | | J | 1.0±0.2 | | K | 0.17±0.03 | | L | 0.5 | | M | 0.13 | | N | 0.10 | | Р | 3°+5° | | Т | 0.25 | | U | 0.6±0.15 | | | · | ©2012 Renesas Electronics Corporation. All rights reserved. ### 4.5 32-pin Products R5F100BAANA, R5F100BCANA, R5F100BDANA, R5F100BEANA, R5F100BFANA, R5F100BGANA R5F101BAANA, R5F101BCANA, R5F101BDANA, R5F101BEANA, R5F101BFANA, R5F101BGANA R5F100BADNA, R5F100BCDNA, R5F100BDDNA, R5F100BEDNA, R5F100BFDNA, R5F100BGDNA R5F101BADNA, R5F101BCDNA, R5F101BDDNA, R5F101BEDNA, R5F100BGGNA, R5F100BGNA, R5F100BGN | JEITA Package code | RENESAS code | Previous code | MASS (TYP.)[g] | |--------------------|--------------|----------------|----------------| | P-HWQFN32-5x5-0.50 | PWQN0032KB-A | P32K8-50-3B4-5 | 0.06 | | Referance | Dimension in Millimeters | | | |----------------|--------------------------|------|------| | Symbol | Min | Nom | Max | | D | 4.95 | 5.00 | 5.05 | | E | 4.95 | 5.00 | 5.05 | | Α | | | 0.80 | | A <sub>1</sub> | 0.00 | | | | b | 0.18 | 0.25 | 0.30 | | е | | 0.50 | | | Lp | 0.30 | 0.40 | 0.50 | | х | | | 0.05 | | у | | | 0.05 | | Z <sub>D</sub> | | 0.75 | | | Z <sub>E</sub> | | 0.75 | | | C <sub>2</sub> | 0.15 | 0.20 | 0.25 | | D <sub>2</sub> | | 3.50 | _ | | E <sub>2</sub> | | 3.50 | | $\bigcirc$ 2013 Renesas Electronics Corporation. All rights reserved. R5F100LCAFB, R5F100LDAFB, R5F100LEAFB, R5F100LFAFB, R5F100LGAFB, R5F100LHAFB, R5F100LJAFB, R5F100LKAFB, R5F100LLAFB R5F101LCAFB, R5F101LDAFB, R5F101LEAFB, R5F101LFAFB, R5F101LGAFB, R5F101LHAFB, R5F101LJAFB, R5F101LKAFB, R5F101LLAFB R5F100LCDFB, R5F100LDDFB, R5F100LEDFB, R5F100LFDFB, R5F100LGDFB, R5F100LHDFB, R5F100LDFB, R5F100LKDFB, R5F100LKDFB Previous Code MASS (TYP.) [g] R5F101LCDFB, R5F101LDDFB, R5F101LEDFB, R5F101LFDFB, R5F101LGDFB, R5F101LHDFB, R5F101LJDFB, R5F101LKDFB, R5F101LLDFB JEITA Package Code R5F100LCGFB, R5F100LDGFB, R5F100LEGFB, R5F100LFGFB, R5F100LGGFB, R5F100LHGFB, R5F100LJGFB **RENESAS** Code | | 0211711 dollago oodo | TIETTEO/TO GOGO | 1 TOVIOUS SOUS | 1417 (00 (1111) [9] | | |----|-----------------------|-----------------------------|--------------------------------------|----------------------------|-----------------| | | P-LFQFP64-10x10-0.50 | PLQP0064KF-A | P64GB-50-UEU-2 | 0.35 | | | | | | | | _ | | | | | | | | | - | HD | | - | | | | | D— | - | | | | | | Ī | | | | | | | | 1 N N N N N N <del> </del> | <b>+</b> | detail of lead | l end | | | | | | | | | | 48 | 33 | 1 ` | ) | | | | 49 | 32 | _ | / | A3 | | | ] " | 02 | 5 | | c — | | | | | $\Rightarrow \mid \mid \mid \langle$ | // , // | | | | 1 | | $\neg \mid \mid \ \underline{\ }$ | | _ | | | | | | † | <b>†</b> † | | | - | | _ | $\theta \longrightarrow +$ | <b>←</b> L | | | } | | <u> </u> | | <b>←</b> Lp | | | † | | F HE | | - <u>-</u> p | | | 3 | | | <u>←</u> L1 → | | | | 1 | | _ | | | | | | | <b>=</b> | | | | | 1 _ | | | | (UNIT:mm) | | | | | | ITEM DIN | IENSIONS | | | 64 | 17 | _ | | 0.00±0.20 | | | 1 | 16 | j l | | 0.00±0.20 | | | | | | HD 12 | 2.00±0.20 | | ZE | | │ | <u> </u> | HE 12 | 2.00±0.20 | | | | | | A 1. | 60 MAX. | | - | - ZD | <u>→</u> e | | | 10±0.05 | | | <b>→</b> <b>-</b> b | x M S | | | 40±0.05 | | | | <u> </u> | А¬ | | 25 | | | | | A2 ¬ | | 22±0.05 | | | | | 74 | | 145 +0.055 | | | | ) | * * | | 50 | | Œ | <del>/</del> | нининн | . | | 60±0.15 | | | <del></del> | | | | 00±0.20<br>.+5° | | | <b>†</b> ' | | <b>†</b> † † | | +5°<br>-3° | | | └─ y S | | A1 - | | 50 | | | | | | | 08 | | | | | | y 0. | 08 | ©2012 Renesas Electronics Corporation. All rights reserved. ZD ZΕ 1.25 1.25 NOTE Each lead centerline is located within 0.08 mm of its true position at maximum material condition. R5F100LCABG, R5F100LDABG, R5F100LEABG, R5F100LFABG, R5F100LGABG, R5F100LHABG, R5F100LJABG R5F101LCABG, R5F101LDABG, R5F101LEABG, R5F101LFABG, R5F101LGABG, R5F101LHABG, R5F101LJABG R5F100LCGBG, R5F100LDGBG, R5F100LEGBG, R5F100LFGBG, R5F100LGGBG, R5F100LHGBG, R5F100LJGBG | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |--------------------|--------------|----------------|-----------------| | P-VFBGA64-4x4-0.40 | PVBG0064LA-A | P64F1-40-AA2-2 | 0.03 | | | (UNIT:mm) | |------|------------| | ITEM | DIMENSIONS | | D | 4.00±0.10 | | E | 4.00±0.10 | | w | 0.15 | | Α | 0.89±0.10 | | A1 | 0.20±0.05 | | A2 | 0.69 | | е | 0.40 | | b | 0.25±0.05 | | х | 0.05 | | У | 0.08 | | y1 | 0.20 | | ZD | 0.60 | | ZE | 0.60 | | | | © 2012 Renesas Electronics Corporation. All rights reserved. #### Notice - Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the - 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or - 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below "Standard": Computers: office equipment: communications equipment: test and measurement equipment: audio and visual equipment: home electronic appliances: machine tools: personal electronic equipment: and industrial robots etc. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics - 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics - nt may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. #### SALES OFFICES # Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information California Eastern Laboratories, Inc. 4590 Patrick Henry Drive, Santa Clara, California 95054-1817, U.S.A Tel: +1-408-919-2500, Fax: +1-408-988-0279 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited ntury Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong t 1601-1611, 16/F., Tower 2, Grand Cen : +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141 © 2016 Renesas Electronics Corporation. All rights reserved. Colophon 5.0