Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | D.A. II. | | |----------------------------|---------------------------------------------------------------------------------| | Details | | | Product Status | Obsolete | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 38 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 4K x 8 | | RAM Size | 4K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 12x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 52-LQFP | | Supplier Device Package | 52-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100jeafa-v0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong RL78/G13 1. OUTLINE Table 1-1. List of Ordering Part Numbers (6/12) | Pin count | Package | Data flash | Fields of<br>Application | Ordering Part Number | |-----------|-------------------------|------------|--------------------------|-------------------------------------------------| | 48 pins | 48-pin plastic | Mounted | А | R5F100GAANA#U0, R5F100GCANA#U0, R5F100GDANA#U0, | | | HWQFN (7 $\times$ 7 mm, | | | R5F100GEANA#U0, R5F100GFANA#U0, R5F100GGANA#U0, | | | 0.5 mm pitch) | | | R5F100GHANA#U0, R5F100GJANA#U0, R5F100GKANA#U0, | | | | | | R5F100GLANA#U0 | | | | | | R5F100GAANA#W0, R5F100GCANA#W0, | | | | | | R5F100GDANA#W0, R5F100GEANA#W0, | | | | | | R5F100GFANA#W0, R5F100GGANA#W0, | | | | | | R5F100GHANA#W0, R5F100GJANA#W0, | | | | | | R5F100GKANA#W0, R5F100GLANA#W0 | | | | | D | R5F100GADNA#U0, R5F100GCDNA#U0, R5F100GDDNA#U0, | | | | | | R5F100GEDNA#U0, R5F100GFDNA#U0, R5F100GGDNA#U0, | | | | | | R5F100GHDNA#U0, R5F100GJDNA#U0, R5F100GKDNA#U0, | | | | | | R5F100GLDNA#U0 | | | | | | R5F100GADNA#W0, R5F100GCDNA#W0, | | | | | | R5F100GDDNA#W0, R5F100GEDNA#W0, | | | | | | R5F100GFDNA#W0, R5F100GGDNA#W0, | | | | | | R5F100GHDNA#W0, R5F100GJDNA#W0, | | | | | | R5F100GKDNA#W0, R5F100GLDNA#W0 | | | | | G | R5F100GAGNA#U0, R5F100GCGNA#U0, R5F100GDGNA#U0, | | | | | | R5F100GEGNA#U0, R5F100GFGNA#U0, R5F100GGGNA#U0, | | | | | | R5F100GHGNA#U0, R5F100GJGNA#U0 | | | | | | R5F100GAGNA#W0, R5F100GCGNA#W0, | | | | | | R5F100GDGNA#W0, R5F100GEGNA#W0, | | | | | | R5F100GFGNA#W0, R5F100GGGNA#W0, | | | | | | R5F100GHGNA#W0, R5F100GJGNA#W0 | | | | Not | Α | R5F101GAANA#U0, R5F101GCANA#U0, R5F101GDANA#U0, | | | | mounted | | R5F101GEANA#U0, R5F101GFANA#U0, R5F101GGANA#U0, | | | | | | R5F101GHANA#U0, R5F101GJANA#U0, R5F101GKANA#U0, | | | | | | R5F101GLANA#U0 | | | | | | R5F101GAANA#W0, R5F101GCANA#W0, | | | | | | R5F101GDANA#W0, R5F101GEANA#W0, | | | | | | R5F101GFANA#W0, R5F101GGANA#W0, | | | | | | R5F101GHANA#W0, R5F101GJANA#W0, | | | | | | R5F101GKANA#W0, R5F101GLANA#W0 | | | | | D | R5F101GADNA#U0, R5F101GCDNA#U0, R5F101GDDNA#U0, | | | | | | R5F101GEDNA#U0, R5F101GFDNA#U0, R5F101GGDNA#U0, | | | | | | R5F101GHDNA#U0, R5F101GJDNA#U0, R5F101GKDNA#U0, | | | | | | R5F101GLDNA#U0 | | | | | | R5F101GADNA#W0, R5F101GCDNA#W0, | | | | | | R5F101GDDNA#W0, R5F101GEDNA#W0, | | | | | | R5F101GFDNA#W0, R5F101GGDNA#W0, | | | | | | R5F101GHDNA#W0, R5F101GJDNA#W0, | | | | | | R5F101GKDNA#W0, R5F101GLDNA#W0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. RL78/G13 1. OUTLINE ### 1.5.7 40-pin products Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (4/5)$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------|------|------|------| | Output voltage,<br>high | V <sub>OH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = -10.0 mA | EV <sub>DD0</sub> – | | | V | | | | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $I_{\text{OH1}} = -3.0 \text{ mA}$ | EV <sub>DD0</sub> – 0.7 | | | V | | | | P117, P120, P125 to P127, P130,<br>P140 to P147 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ loh1 = -2.0 mA | EV <sub>DD0</sub> – 0.6 | | | V | | Vo | | | 1.8 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>Іон1 = -1.5 mA | EV <sub>DD0</sub> – 0.5 | | | V | | | | | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ Iон1 = $-1.0 \text{ mA}$ | EV <sub>DD0</sub> – 0.5 | | | V | | | V <sub>OH2</sub> | P20 to P27, P150 to P156 | 1.6 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V, I <sub>OH2</sub> = $-100~\mu$ A | V <sub>DD</sub> – 0.5 | | | V | | Output voltage,<br>low | V <sub>OL1</sub> | P37, P40 to P47, P50 to P57, P64<br>to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to<br>P117, P120, P125 to P127, P130,<br>P140 to P147 | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 20~mA$ | | | 1.3 | V | | | | | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 8.5~mA$ | | | 0.7 | V | | | | | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$ $I_{\text{OL1}} = 3.0~\text{mA}$ | | | 0.6 | V | | | | | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$ $I_{\text{OL1}} = 1.5~\text{mA}$ | | | 0.4 | V | | | | | $1.8~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 0.6~mA$ | | | 0.4 | V | | | | | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $\text{IoL1} = 0.3 \text{ mA}$ | | | 0.4 | V | | | V <sub>OL2</sub> | P20 to P27, P150 to P156 | 1.6 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>lol2 = 400 $\mu$ A | | | 0.4 | V | | | Vol3 | P60 to P63 | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $\text{Iol3} = 15.0 \text{ mA}$ | | | 2.0 | V | | | | | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $\text{Iol3} = 5.0 \text{ mA}$ | | | 0.4 | V | | | | | $2.7~\textrm{V} \leq \textrm{EV}_\textrm{DD0} \leq 5.5~\textrm{V},$ $\textrm{Iol3} = 3.0~\textrm{mA}$ | | | 0.4 | V | | | | | $1.8~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 2.0~mA$ | | | 0.4 | V | | | | | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $10 \text{L3} = 1.0 \text{ mA}$ | | | 0.4 | V | Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. ## 2.3.2 Supply current characteristics ### (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products ## (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = 0 V) (1/2) | Parameter | Symbol | | | Conditions | | | MIN. | TYP. | MAX. | Unit | |----------------|------------------|-----------------------|--------------------------------------------|--------------------------------------------|-------------------------|--------------------------|------|------|------|------| | Supply | I <sub>DD1</sub> | Operating | HS (high- | fin = 32 MHz <sup>Note 3</sup> | Basic | V <sub>DD</sub> = 5.0 V | | 2.1 | | mA | | current Note 1 | | mode | speed main)<br>mode Note 5 | | operation | $V_{DD} = 3.0 \text{ V}$ | | 2.1 | | mA | | | | | mode | | Normal | $V_{DD} = 5.0 \text{ V}$ | | 4.6 | 7.0 | mA | | | | | | | operation | V <sub>DD</sub> = 3.0 V | | 4.6 | 7.0 | mA | | | | | | fin = 24 MHz Note 3 | Normal | $V_{DD} = 5.0 \text{ V}$ | | 3.7 | 5.5 | mA | | | | | | | operation | V <sub>DD</sub> = 3.0 V | | 3.7 | 5.5 | mA | | | | | | fin = 16 MHz Note 3 | Normal | V <sub>DD</sub> = 5.0 V | | 2.7 | 4.0 | mA | | | | | | | operation | V <sub>DD</sub> = 3.0 V | | 2.7 | 4.0 | mA | | | | | LS (low- | fih = 8 MHz Note 3 | Normal | V <sub>DD</sub> = 3.0 V | | 1.2 | 1.8 | mA | | | | | speed main)<br>mode Note 5 | | operation | V <sub>DD</sub> = 2.0 V | | 1.2 | 1.8 | mA | | | | | LV (low- | fin = 4 MHz Note 3 | Normal | $V_{DD} = 3.0 \text{ V}$ | | 1.2 | 1.7 | mA | | | | voltage<br>main) mode | | operation | V <sub>DD</sub> = 2.0 V | | 1.2 | 1.7 | mA | | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 3.0 | 4.6 | mA | | | | | speed main)<br>mode Note 5 | V <sub>DD</sub> = 5.0 V | operation | Resonator connection | | 3.2 | 4.8 | mA | | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 3.0 | 4.6 | mA | | | | | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 3.2 | 4.8 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 1.9 | 2.7 | mA | | | | | | | V <sub>DD</sub> = 5.0 V | operation | Resonator connection | | 1.9 | 2.7 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal | Square wave input | | 1.9 | 2.7 | mA | | | | | LS (low-<br>speed main)<br>mode Note 5 | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 1.9 | 2.7 | mA | | | | | | $f_{MX} = 8 MHz^{Note 2},$ | Normal operation | Square wave input | | 1.1 | 1.7 | mA | | | | | | V <sub>DD</sub> = 3.0 V | | Resonator connection | | 1.1 | 1.7 | mA | | | | | | fmx = 8 MHz <sup>Note 2</sup> , | Normal | Square wave input | | 1.1 | 1.7 | mA | | | | | | V <sub>DD</sub> = 2.0 V | operation | Resonator connection | | 1.1 | 1.7 | mA | | | | | Subsystem | fsuв = 32.768 kHz | Normal | Square wave input | | 4.1 | 4.9 | μА | | | | | clock<br>operation | Note 4 $T_A = -40^{\circ}C$ | operation | Resonator connection | | 4.2 | 5.0 | μΑ | | | | | | fsuB = 32.768 kHz | Normal | Square wave input | | 4.1 | 4.9 | μΑ | | | | | | Note 4 $T_A = +25^{\circ}C$ | operation | Resonator connection | | 4.2 | 5.0 | μА | | | | | | fsuв = 32.768 kHz | Normal | Square wave input | | 4.2 | 5.5 | μΑ | | | | | | Note 4 TA = +50°C | operation | Resonator connection | | 4.3 | 5.6 | μА | | | | | | fsuB = 32.768 kHz | Normal | Square wave input | | 4.3 | 6.3 | μA | | | | | | Note 4 $T_A = +70^{\circ}C$ | operation | Resonator connection | | 4.4 | 6.4 | μΑ | | | | | | fsuB = 32.768 kHz | Normal | Square wave input | | 4.6 | 7.7 | μА | | | | | Note 4 $T_A = +85^{\circ}C$ | operation | Resonator connection | | 4.7 | 7.8 | μΑ | | (Notes and Remarks are listed on the next page.) ## (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products ## (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = 0 V) (2/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------|------------------|----------------------------|--------------------------------------------|--------------------------------------------|-------------------------|------|------|------|------| | Supply | I <sub>DD2</sub> | HALT | HS (high- | $f_{IH} = 32 \text{ MHz}^{Note 4}$ | V <sub>DD</sub> = 5.0 V | | 0.54 | 1.63 | mA | | current | Note 2 | mode | speed main)<br>mode Note 7 | | V <sub>DD</sub> = 3.0 V | | 0.54 | 1.63 | mA | | | | | | $f_{IH} = 24 \text{ MHz}^{\text{Note 4}}$ | V <sub>DD</sub> = 5.0 V | | 0.44 | 1.28 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.44 | 1.28 | mA | | | | | | fih = 16 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.40 | 1.00 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.40 | 1.00 | mA | | | | | LS (low- | fih = 8 MHz Note 4 | V <sub>DD</sub> = 3.0 V | | 260 | 530 | μА | | | | | speed main)<br>mode Note 7 | | V <sub>DD</sub> = 2.0 V | | 260 | 530 | μА | | | | LV (low- | f <sub>IH</sub> = 4 MHz <sup>Note 4</sup> | V <sub>DD</sub> = 3.0 V | | 420 | 640 | μA | | | | | voltage<br>main) mode | | V <sub>DD</sub> = 2.0 V | | 420 | 640 | μА | | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.28 | 1.00 | mA | | | | | speed main)<br>mode Note 7 | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.45 | 1.17 | mA | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.28 | 1.00 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.45 | 1.17 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.19 | 0.60 | mA | | | | | | $V_{DD} = 5.0 \text{ V}$ | Resonator connection | | 0.26 | 0.67 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.19 | 0.60 | mA | | | | | | | $V_{DD} = 3.0 \text{ V}$ | Resonator connection | | 0.26 | 0.67 | mA | | | | | LS (low- | $f_{MX} = 8 MHz^{Note 3}$ | Square wave input | | 95 | 330 | μΑ | | | | speed main)<br>mode Note 7 | V <sub>DD</sub> = 3.0 V | Resonator connection | | 145 | 380 | μΑ | | | | | | mode **** | $f_{MX} = 8 MHz^{Note 3},$ | Square wave input | | 95 | 330 | μΑ | | | | | | $V_{DD} = 2.0 \text{ V}$ | Resonator connection | | 145 | 380 | μΑ | | | | | Subsystem | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.25 | 0.57 | μΑ | | | | | clock | T <sub>A</sub> = -40°C | Resonator connection | | 0.44 | 0.76 | μΑ | | | | | operation | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.30 | 0.57 | μΑ | | | | | | T <sub>A</sub> = +25°C | Resonator connection | | 0.49 | 0.76 | μΑ | | | | | | $f_{SUB} = 32.768 \text{ kHz}^{Note 5}$ | Square wave input | | 0.37 | 1.17 | μΑ | | | | | | T <sub>A</sub> = +50°C | Resonator connection | | 0.56 | 1.36 | μΑ | | | | | | $f_{SUB} = 32.768 \text{ kHz}^{Note 5}$ | Square wave input | | 0.53 | 1.97 | μΑ | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 0.72 | 2.16 | μA | | | | | | $f_{SUB} = 32.768 \text{ kHz}^{Note 5}$ | Square wave input | | 0.82 | 3.37 | μΑ | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 1.01 | 3.56 | μΑ | | | IDD3 Note 6 | STOP | T <sub>A</sub> = -40°C | | | | 0.18 | 0.50 | μΑ | | | | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C | | | | 0.23 | 0.50 | μА | | | | | T <sub>A</sub> = +50°C | | | | 0.30 | 1.10 | μА | | | | | T <sub>A</sub> = +70°C | | | | 0.46 | 1.90 | μА | | | | | T <sub>A</sub> = +85°C | | | | 0.75 | 3.30 | μΑ | (Notes and Remarks are listed on the next page.) - Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer. - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: 2.7 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 32 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 16 MHz LS (low-speed main) mode: $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 8 MHz LV (low-voltage main) mode: $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 4 MHz - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - **3.** fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C Note The following conditions are required for low voltage interface when $E_{VDD0} < V_{DD}$ $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V} : \text{MIN. } 125 \text{ ns}$ $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V} : \text{MIN. } 250 \text{ ns}$ Remark fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7)) ### Minimum Instruction Execution Time during Main System Clock Operation # (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) (1/2) (Ta = -40 to +85°C, 2.7 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | | Conditions | HS (hig | h-speed<br>Mode | LS (low | | LV (low-<br>main) | - | Unit | |--------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------|------------------|------|---------------------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 2/fclk | $\begin{aligned} 4.0 & \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 20 \text{ pF}, R_{\text{b}} = 1.4 \\ k\Omega \end{aligned}$ | 200 | | 1150 | | 1150 | | ns | | | | | $\begin{split} &2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ &2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ &C_{\text{b}} = 20 \text{ pF}, R_{\text{b}} = 2.7 \\ &k\Omega \end{split}$ | 300 | | 1150 | | 1150 | | ns | | SCKp high-level width | tкн1 | $\begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 20 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned}$ | | tксү1/2 —<br>50 | | tксу1/2 —<br>50 | | tксу1/2 — 50 | | ns | | | | | | tксү1/2 —<br>120 | | tксу1/2 –<br>120 | | tксу1/2 —<br>120 | | ns | | SCKp low-level width | t <sub>KL1</sub> | $\begin{aligned} &4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 1.4 \text{ k}\Omega \end{aligned}$ | | tксү1/2 —<br>7 | | tксү1/2 —<br>50 | | t <sub>KCY1</sub> /2 – 50 | | ns | | | | $2.7 \text{ V} \leq \text{EV}_{DD}$ $2.3 \text{ V} \leq \text{V}_{b} \leq 3$ $C_{b} = 20 \text{ pF, F}$ | 2.7 V, | tксу <sub>1</sub> /2 –<br>10 | | tксу1/2 —<br>50 | | tксу1/2 —<br>50 | | ns | | SIp setup time<br>(to SCKp↑) Note 1 | tsıĸı | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 4$ $C_{b} = 20 \text{ pF, F}$ | 4.0 V, | 58 | | 479 | | 479 | | ns | | | | $2.7 \text{ V} \leq \text{EV}_{DD}$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2$ $C_{b} = 20 \text{ pF, F}$ | 2.7 V, | 121 | | 479 | | 479 | | ns | | SIp hold time<br>(from SCKp↑) Note 1 | tksii | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 6$ $C_{b} = 20 \text{ pF, F}$ | 4.0 V, | 10 | | 10 | | 10 | | ns | | | | $2.7 \text{ V} \leq \text{EV}_{DD}$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2$ $C_{b} = 20 \text{ pF, F}$ | 2.7 V, | 10 | | 10 | | 10 | | ns | | Delay time from SCKp↓ to SOp output Note 1 | tkso1 | $4.0 \text{ V} \le \text{EV}_{DD}$ $2.7 \text{ V} \le \text{V}_{b} \le 6$ $C_{b} = 20 \text{ pF, F}$ | 4.0 V, | | 60 | | 60 | | 60 | ns | | | | $2.7 \text{ V} \le \text{EV}_{DD}$ $2.3 \text{ V} \le \text{V}_{b} \le 2$ $C_b = 20 \text{ pF, F}$ | o < 4.0 V,<br>2.7 V, | | 130 | | 130 | | 130 | ns | (Notes, Caution, and Remarks are listed on the next page.) - **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** When $AV_{REFP} < V_{DD}$ , the MAX. values are as follows. - Overall error: Add $\pm 1.0$ LSB to the MAX. value when AV<sub>REFP</sub> = $V_{DD}$ . - Zero-scale error/Full-scale error: Add $\pm 0.05\%FSR$ to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. - Integral linearity error/ Differential linearity error: Add $\pm 0.5$ LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. - **4.** Values when the conversion time is set to 57 $\mu$ s (min.) and 95 $\mu$ s (max.). - 5. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics. (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI0, ANI2 to ANI14, ANI16 to ANI26 (Ta = -40 to +85°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VBGR Note 3, Reference voltage (-) = AVREFM = 0 V Note 4, HS (high-speed main) mode) | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|--------|------------------|--------------------------------|------|------|-------------------------|------| | Resolution | RES | | | | 8 | | bit | | Conversion time | tconv | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μS | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±0.60 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±2.0 | LSB | | Differential linearity error Note 1 | DLE | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±1.0 | LSB | | Analog input voltage | VAIN | | | 0 | | V <sub>BGR</sub> Note 3 | ٧ | - **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics. - 4. When reference voltage (-) = Vss, the MAX. values are as follows. Zero-scale error: Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM. Integral linearity error: Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM. Differential linearity error: Add ±0.2 LSB to the MAX. value when reference voltage (-) = AVREFM. ### 2.6.4 LVD circuit characteristics ## LVD Detection Voltage of Reset Mode and Interrupt Mode (Ta = -40 to +85°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------|----------------------|--------------------|------------------------|------|------|------|------| | Detection | Supply voltage level | V <sub>LVD0</sub> | Power supply rise time | 3.98 | 4.06 | 4.14 | V | | voltage | | | Power supply fall time | 3.90 | 3.98 | 4.06 | V | | | | V <sub>LVD1</sub> | Power supply rise time | 3.68 | 3.75 | 3.82 | V | | | | | Power supply fall time | 3.60 | 3.67 | 3.74 | V | | | | V <sub>LVD2</sub> | Power supply rise time | 3.07 | 3.13 | 3.19 | V | | | | | Power supply fall time | 3.00 | 3.06 | 3.12 | V | | | | V <sub>LVD3</sub> | Power supply rise time | 2.96 | 3.02 | 3.08 | V | | | | | Power supply fall time | 2.90 | 2.96 | 3.02 | V | | | | V <sub>LVD4</sub> | Power supply rise time | 2.86 | 2.92 | 2.97 | V | | | | | Power supply fall time | 2.80 | 2.86 | 2.91 | V | | | | V <sub>LVD5</sub> | Power supply rise time | 2.76 | 2.81 | 2.87 | V | | | | | Power supply fall time | 2.70 | 2.75 | 2.81 | V | | | | V <sub>LVD6</sub> | Power supply rise time | 2.66 | 2.71 | 2.76 | V | | | | | Power supply fall time | 2.60 | 2.65 | 2.70 | V | | | | <b>V</b> LVD7 | Power supply rise time | 2.56 | 2.61 | 2.66 | V | | | | | Power supply fall time | 2.50 | 2.55 | 2.60 | V | | | | V <sub>LVD8</sub> | Power supply rise time | 2.45 | 2.50 | 2.55 | V | | | | | Power supply fall time | 2.40 | 2.45 | 2.50 | V | | | | V <sub>LVD9</sub> | Power supply rise time | 2.05 | 2.09 | 2.13 | V | | | | | Power supply fall time | 2.00 | 2.04 | 2.08 | V | | | | V <sub>LVD10</sub> | Power supply rise time | 1.94 | 1.98 | 2.02 | V | | | | | Power supply fall time | 1.90 | 1.94 | 1.98 | V | | | | V <sub>LVD11</sub> | Power supply rise time | 1.84 | 1.88 | 1.91 | V | | | | | Power supply fall time | 1.80 | 1.84 | 1.87 | V | | | | V <sub>LVD12</sub> | Power supply rise time | 1.74 | 1.77 | 1.81 | V | | | | | Power supply fall time | 1.70 | 1.73 | 1.77 | V | | | | V <sub>LVD13</sub> | Power supply rise time | 1.64 | 1.67 | 1.70 | V | | | | | Power supply fall time | 1.60 | 1.63 | 1.66 | V | | Minimum p | ulse width | tLW | | 300 | | | μS | | Detection d | elay time | | | | | 300 | μS | Absolute Maximum Ratings (TA = 25°C) (2/2) | Parameter | Symbols | | Conditions | Ratings | Unit | |-------------------------------|------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------| | Output current, high | Іон1 | Per pin | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | <b>-40</b> | mA | | | | Total of all pins<br>-170 mA | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145 | <del>-</del> 70 | mA | | | | | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147 | -100 | mA | | | Іон2 | Per pin | P20 to P27, P150 to P156 | -0.5 | mA | | | | Total of all pins | | -2 | mA | | Output current, low | lo <sub>L1</sub> | Per pin | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | 40 | mA | | | | Total of all pins<br>170 mA | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145 | 70 | mA | | | | | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147 | 100 | mA | | | lo <sub>L2</sub> | Per pin | P20 to P27, P150 to P156 | 1 | mA | | | | Total of all pins | | 5 | mA | | Operating ambient temperature | TA | In normal operati | on mode programming mode | -40 to +105 | °C | | | l | | | | | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer. - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C ## (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Cond | ditions | HS (high-speed ma | in) Mode | Unit | |--------------------------------------|---------------|-----------------------------------|------------------------------------|-------------------|------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time Note 5 | tkcy2 | $4.0~V \leq EV_{DD0} \leq 5.5$ | 20 MHz < fмск | 16/fмск | | ns | | | | V | fмcк ≤ 20 MHz | 12/fмск | | ns | | | | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 | 16 MHz < fмск | 16/fмск | | ns | | | | V | fмck ≤ 16 MHz | 12/fмск | | ns | | | | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 16/fмск | | ns | | | | | | 12/fмcк and 1000 | | ns | | SCKp high-/low-level width | <b>t</b> кн2, | $4.0~V \leq EV_{DD0} \leq 5.5~V$ | | tkcy2/2 – 14 | | ns | | | tĸL2 | $2.7~V \leq EV_{DD0} \leq 5.5$ | V | tkcy2/2 – 16 | | ns | | | | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 | V | tkcy2/2 - 36 | | ns | | SIp setup time | tsık2 | $2.7~V \leq EV_{DD0} \leq 5.5$ | V | 1/fмск+40 | | ns | | (to SCKp↑) Note 1 | | $2.4~V \leq EV_{DD0} \leq 5.5$ | V | 1/fмск+60 | | ns | | SIp hold time<br>(from SCKp↑) Note 2 | tksi2 | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 | $2.4~V \leq EV_{DD0} \leq 5.5~V$ | | | ns | | Delay time from SCKp↓ to SOp output | tkso2 | C = 30 pF Note 4 | $2.7~V \leq EV_{DD0} \leq 5.5$ $V$ | | 2/fмск+66 | ns | | Note 3 | | | $2.4~V \leq EV_{DD0} \leq 5.5$ V | | 2/fмск+113 | ns | - **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 4. C is the load capacitance of the SOp output lines. - 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 4, 5, 8, 14) - 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) ### CSI mode connection diagram (during communication at same potential) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31) 2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13) ### Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential) ### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential) Remarks 1. $R_b[\Omega]$ :Communication line (SDAr) pull-up resistance, $C_b[F]$ : Communication line (SDAr, SCLr) load capacitance - 2. r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 4, 5, 8, 14), h: POM number (g = 0, 1, 4, 5, 7 to 9, 14) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13) ### 3.10 Timing of Entry to Flash Memory Programming Modes $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------| | Time to complete the communication for the initial setting after the external reset is released | tsuinit | POR and LVD reset must be released before the external reset is released. | | | 100 | ms | | Time to release the external reset after the TOOL0 pin is set to the low level | tsu | POR and LVD reset must be released before the external reset is released. | 10 | | | μS | | Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) | | POR and LVD reset must be released before the external reset is released. | 1 | | | ms | - <1> The low level is input to the TOOL0 pin. - <2> The external reset is released (POR and LVD reset must be released before the external reset is released.). - <3> The TOOL0 pin is set to the high level. - <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting. **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period. tsu: Time to release the external reset after the TOOL0 pin is set to the low level thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) ### 4.2 24-pin Products R5F1007AANA, R5F1007CANA, R5F1007DANA, R5F1007EANA R5F1017AANA, R5F1017CANA, R5F1017DANA, R5F1017EANA R5F1007ADNA, R5F1007CDNA, R5F1007DDNA, R5F1007EDNA R5F1007AGNA, R5F1007CGNA, R5F1007DGNA, R5F1007EGNA | JEITA Package code | RENESAS code | Previous code | MASS(TYP.)[g] | |--------------------|--------------|----------------|---------------| | P-HWQFN24-4x4-0.50 | PWQN0024KE-A | P24K8-50-CAB-3 | 0.04 | | Referance<br>Symbol | Dimension in Millimeters | | | |---------------------|--------------------------|------|------| | | Min | Nom | Max | | D | 3.95 | 4.00 | 4.05 | | E | 3.95 | 4.00 | 4.05 | | Α | | _ | 0.80 | | A <sub>1</sub> | 0.00 | | | | b | 0.18 | 0.25 | 0.30 | | е | | 0.50 | | | Lp | 0.30 | 0.40 | 0.50 | | х | _ | | 0.05 | | у | _ | | 0.05 | | Z <sub>D</sub> | | 0.75 | | | Z <sub>E</sub> | | 0.75 | | | C <sub>2</sub> | 0.15 | 0.20 | 0.25 | | D <sub>2</sub> | | 2.50 | | | E <sub>2</sub> | | 2.50 | | R5F100GAANA, R5F100GCANA, R5F100GDANA, R5F100GEANA, R5F100GFANA, R5F100GHANA, R5F100GHANA, R5F100GKANA, R5F100GKANA, R5F100GKANA, R5F100GKANA R5F101GAANA, R5F101GCANA, R5F101GDANA, R5F101GEANA, R5F101GFANA, R5F101GHANA, R5F101GHANA, R5F101GHANA, R5F101GKANA, R5F101GKANA, R5F101GLANA R5F100GADNA, R5F100GCDNA, R5F100GDDNA, R5F100GEDNA, R5F100GFDNA, R5F100GDNA, R5F100GHDNA, R5F100GJDNA, R5F100GKDNA, R5F100GLDNA R5F101GADNA, R5F101GCDNA, R5F101GDDNA, R5F101GEDNA, R5F101GFDNA, R5F101GGDNA, R5F101GHDNA, R5F101GJDNA, R5F101GKDNA, R5F101GLDNA R5F100GAGNA, R5F100GCGNA, R5F100GDGNA, R5F100GEGNA, R5F100GFGNA, R5F100GHGNA, R5F100GJGNA | JEITA Package code | RENESAS code | Previous code | MASS(TYP.)[g] | |--------------------|--------------|---------------------------|---------------| | P-HWQFN48-7x7-0.50 | PWQN0048KB-A | 48PJN-A<br>P48K8-50-5B4-6 | 0.13 | | Referance | Dimension in Millimeters | | | |----------------|--------------------------|------|------| | Symbol | Min | Nom | Max | | D | 6.95 | 7.00 | 7.05 | | Е | 6.95 | 7.00 | 7.05 | | Α | | | 0.80 | | A <sub>1</sub> | 0.00 | | | | b | 0.18 | 0.25 | 0.30 | | е | | 0.50 | _ | | Lp | 0.30 | 0.40 | 0.50 | | Х | | | 0.05 | | у | | | 0.05 | | Z <sub>D</sub> | | 0.75 | _ | | Z <sub>E</sub> | | 0.75 | | | C <sub>2</sub> | 0.15 | 0.20 | 0.25 | | D <sub>2</sub> | | 5.50 | _ | | E <sub>2</sub> | | 5.50 | _ | ©2013 Renesas Electronics Corporation. All rights reserved. R5F100MFAFB, R5F100MGAFB, R5F100MHAFB, R5F100MJAFB, R5F100MKAFB, R5F100MLAFB R5F101MFAFB, R5F101MGAFB, R5F101MHAFB, R5F101MJAFB, R5F101MKAFB, R5F101MLAFB R5F100MFDFB, R5F100MGDFB, R5F100MHDFB, R5F100MJDFB, R5F100MKDFB, R5F100MLDFB R5F101MFDFB, R5F101MGDFB, R5F101MHDFB, R5F101MJDFB, R5F101MKDFB, R5F101MLDFB R5F100MFGFB, R5F100MGGFB, R5F100MHGFB, R5F100MJGFB | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |----------------------|--------------|----------------|-----------------| | P-LFQFP80-12x12-0.50 | PLQP0080KE-A | P80GK-50-8EU-2 | 0.53 | #### NOTE Each lead centerline is located within 0.08 mm of its true position at maximum material condition. ©2012 Renesas Electronics Corporation. All rights reserved.