

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

Ξ·ΧΕΙ

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 48                                                                              |
| Program Memory Size        | 32KB (32K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 2K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 12x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-LQFP                                                                         |
| Supplier Device Package    | 64-LFQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100lcdfb-30 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 1-1. | List of Ordering Part Nu | umbers |
|------------|--------------------------|--------|
|------------|--------------------------|--------|

|           |                                                        |                |                                          | (12/12)                                                                                                                                                                                                                                                                           |
|-----------|--------------------------------------------------------|----------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin count | Package                                                | Data flash     | Fields of<br>Application <sup>Note</sup> | Ordering Part Number                                                                                                                                                                                                                                                              |
| 128 pins  | 128-pin plastic LFQFP<br>(14 × 20 mm, 0.5 mm<br>pitch) | Mounted        | A                                        | R5F100SHAFB#V0, R5F100SJAFB#V0,<br>R5F100SKAFB#V0, R5F100SLAFB#V0<br>R5F100SHAFB#X0, R5F100SJAFB#X0,<br>R5F100SKAFB#X0, R5F100SLAFB#X0<br>R5F100SHDFB#V0, R5F100SJDFB#V0,<br>R5F100SKDFB#V0, R5F100SLDFB#V0<br>R5F100SKDFB#X0, R5F100SJDFB#X0,<br>R5F100SKDFB#X0, R5F100SLDFB#X0  |
|           |                                                        | Not<br>mounted | D                                        | R5F101SHAFB#V0, R5F101SJAFB#V0,<br>R5F101SKAFB#V0, R5F101SLAFB#V0<br>R5F101SHAFB#X0, R5F101SJAFB#X0,<br>R5F101SKAFB#X0, R5F101SLAFB#X0<br>R5F101SHDFB#V0, R5F101SJDFB#V0,<br>R5F101SKDFB#V0, R5F101SLDFB#V0,<br>R5F101SHDFB#X0, R5F101SLDFB#X0,<br>R5F101SKDFB#X0, R5F101SLDFB#X0 |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



# 1.5.4 30-pin products



**Remark** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.



# 1.5.6 36-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.



- 6. Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
- 8. Current flowing only during data flash rewrite.
- 9. Current flowing only during self programming.
- 10. For shift time to the SNOOZE mode, see 18.3.3 SNOOZE mode.

Remarks 1. fill: Low-speed on-chip oscillator clock frequency

- **2.** fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- 3. fclk: CPU/peripheral hardware clock frequency
- 4. Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



# 2.5 Peripheral Functions Characteristics

#### AC Timing Test Points



# 2.5.1 Serial array unit

#### (1) During communication at same potential (UART mode) (TA = -40 to +85°C, 1.6 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>ss0</sub> = EV<sub>ss1</sub> = 0 V)

| Parameter            | Symbol     |            | Conditions H                                                                |      | h-speed<br>Mode  | ``   | /-speed<br>Mode  | ``   | -voltage<br>Mode | Unit |
|----------------------|------------|------------|-----------------------------------------------------------------------------|------|------------------|------|------------------|------|------------------|------|
|                      |            |            |                                                                             | MIN. | MAX.             | MIN. | MAX.             | MIN. | MAX.             |      |
| Transfer rate Note 1 |            | 2.4 V≤ EV  | 5.5  V                                                                      |      | fMCK/6<br>Note 2 |      | fмск/6           |      | fмск/6           | bps  |
|                      |            |            | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 3}$ |      | 5.3              |      | 1.3              |      | 0.6              | Mbps |
|                      |            | 1.8 V ≤ EV | $T_{\text{DD0}} \leq 5.5 \text{ V}$                                         |      | fмск/6<br>Note 2 |      | fмск/6           |      | fмск/6           | bps  |
|                      |            |            | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 3}$ |      | 5.3              |      | 1.3              |      | 0.6              | Mbps |
|                      |            | 1.7 V ≤ EV | $T_{\text{DD0}} \leq 5.5 \text{ V}$                                         |      | fMCK/6<br>Note 2 |      | fмск/6<br>Note 2 |      | fмск/6           | bps  |
|                      | 1.6 V ≤ EV |            | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 3}$ |      | 5.3              |      | 1.3              |      | 0.6              | Mbps |
|                      |            | 1.6 V ≤ EV | $T_{\text{DD0}} \leq 5.5 \text{ V}$                                         | _    | _                |      | fмск/6<br>Note 2 |      | fмск/6           | bps  |
|                      |            |            | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 3}$ | _    | _                |      | 1.3              |      | 0.6              | Mbps |

Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.

2. The following conditions are required for low voltage interface when  $E_{VDD0} < V_{DD}$ .

 $2.4~V \leq EV_{\text{DD0}}$  < 2.7 V : MAX. 2.6 Mbps

- $1.8~\text{V} \leq \text{EV}_\text{DD0} < 2.4~\text{V}$  : MAX. 1.3 Mbps
- $1.6~V \leq EV_{\text{DD0}} < 1.8~V$  : MAX. 0.6 Mbps
- 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fcLK) are:

 $\begin{array}{lll} \text{HS (high-speed main) mode:} & 32 \ \text{MHz} \ (2.7 \ \text{V} \leq \text{V}_{\text{DD}} \leq 5.5 \ \text{V}) \\ & 16 \ \text{MHz} \ (2.4 \ \text{V} \leq \text{V}_{\text{DD}} \leq 5.5 \ \text{V}) \\ \text{LS (low-speed main) mode:} & 8 \ \text{MHz} \ (1.8 \ \text{V} \leq \text{V}_{\text{DD}} \leq 5.5 \ \text{V}) \\ \text{LV (low-voltage main) mode:} & 4 \ \text{MHz} \ (1.6 \ \text{V} \leq \text{V}_{\text{DD}} \leq 5.5 \ \text{V}) \\ \end{array}$ 

Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).



# UART mode connection diagram (during communication at same potential)



# UART mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)

fMCK: Serial array unit operation clock frequency
 (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))



# (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only)

| Parameter                                                | Symbol        | Conditions                              |                                                                | 、 <b>U</b>     | h-speed<br>Mode | ``              | /-speed<br>Mode | LV (low-<br>main) | -voltage<br>Mode | Unit |
|----------------------------------------------------------|---------------|-----------------------------------------|----------------------------------------------------------------|----------------|-----------------|-----------------|-----------------|-------------------|------------------|------|
|                                                          |               |                                         |                                                                | MIN.           | MAX.            | MIN.            | MAX.            | MIN.              | MAX.             |      |
| SCKp cycle time                                          | tkCY1         | tксү1 $\geq$ 2/fclк                     | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V$                        | 62.5           |                 | 250             |                 | 500               |                  | ns   |
|                                                          |               |                                         | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$                        | 83.3           |                 | 250             |                 | 500               |                  | ns   |
| SCKp high-/low-level width                               | tкнı,<br>tк∟ı | $4.0 V \le EV_{DI}$                     | $500 \leq 5.5 \text{ V}$                                       | tксү1/2 –<br>7 |                 | tксү1/2 –<br>50 |                 | tксү1/2 –<br>50   |                  | ns   |
|                                                          |               | 2.7 V ≤ EV <sub>D</sub>                 | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                |                 | tксү1/2 –<br>50 |                 | tксү1/2 –<br>50   |                  | ns   |
| SIp setup time (to SCKp <sup>↑</sup> )                   | tsik1         | $4.0 \ V \le EV_{DI}$                   | $00 \leq 5.5 \text{ V}$                                        | 23             |                 | 110             |                 | 110               |                  | ns   |
| Note 1                                                   |               | $2.7 \text{ V} \leq EV_{\text{DI}}$     | $00 \leq 5.5 \text{ V}$                                        | 33             |                 | 110             |                 | 110               |                  | ns   |
| Slp hold time (from<br>SCKp↑) <sup>Note 2</sup>          | tksii         | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$ |                                                                | 10             |                 | 10              |                 | 10                |                  | ns   |
| Delay time from SCKp↓ to<br>SOp output <sup>Note 3</sup> | tkso1         | C = 20 pF <sup>Not</sup>                | te 4                                                           |                | 10              |                 | 10              |                   | 10               | ns   |

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{EV}_{\text{DD}} = \text{EV}_{\text{DD}} \le 5.5 \text{ V}, \text{ Vss} = \text{EV}_{\text{SS}} = \text{EV}_{\text{SS}} = 0 \text{ V})$ 

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to  $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>↑</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SCKp and SOp output lines.

# Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- **Remarks 1.** This value is valid only when CSI00's peripheral I/O redirect function is not used.
  - p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0),
    g: PIM and POM numbers (g = 1)
  - 3. fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00))



| (7) | Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp internal clock output, |
|-----|--------------------------------------------------------------------------------------------------------|
|     | corresponding CSI00 only) (2/2)                                                                        |

| Parameter                                      | Symbol | Conditions                                                                                                                            | 、 U  | h-speed<br>Mode | LS (low-speed main) Mode |      | LV (low-voltage main) Mode |      | Unit |
|------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|--------------------------|------|----------------------------|------|------|
|                                                |        |                                                                                                                                       | MIN. | MAX.            | MIN.                     | MAX. | MIN.                       | MAX. |      |
| SIp setup time<br>(to SCKp↓) <sup>Note 2</sup> | tsikı  | $\label{eq:states} \begin{split} 4.0 \ V &\leq EV_{\text{DD0}} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \end{split}$          | 23   |                 | 110                      |      | 110                        |      | ns   |
|                                                |        | $C_{b}=20 \text{ pF},  \text{R}_{b}=1.4  \text{k}\Omega$                                                                              |      |                 |                          |      |                            |      |      |
|                                                |        | $\label{eq:V} \begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} < 4.0 \ V, \\ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V, \end{array}$        | 33   |                 | 110                      |      | 110                        |      | ns   |
|                                                |        | $C_{b}=20 \text{ pF},  \text{R}_{b}=2.7  \text{k}\Omega$                                                                              |      |                 |                          |      |                            |      |      |
| SIp hold time<br>(from SCKp↓) <sup>№te 2</sup> | tksii  | $\begin{array}{l} 4.0 \; V \leq E V_{\text{DD0}} \leq 5.5 \; V, \\ 2.7 \; V \leq V_{\text{b}} \leq 4.0 \; V, \end{array}$             | 10   |                 | 10                       |      | 10                         |      | ns   |
|                                                |        | $C_{b}=20 \text{ pF},  \text{R}_{b}=1.4  \text{k}\Omega$                                                                              |      |                 |                          |      |                            |      |      |
|                                                |        | $\label{eq:V_def} \begin{split} 2.7 \ V &\leq E V_{\text{DD0}} < 4.0 \ V, \\ 2.3 \ V &\leq V_{\text{b}} \leq 2.7 \ V, \end{split}$    | 10   |                 | 10                       |      | 10                         |      | ns   |
|                                                |        | $C_{b}=20 \text{ pF},  \text{R}_{b}=2.7  \text{k}\Omega$                                                                              |      |                 |                          |      |                            |      |      |
| Delay time from SCKp↑<br>to                    | tkso1  | $\label{eq:V_def} \begin{split} 4.0 \ V &\leq EV_{\text{DD0}} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \end{split}$           |      | 10              |                          | 10   |                            | 10   | ns   |
| SOp output Note 2                              |        | $C_{b}=20 \text{ pF},  \text{R}_{b}=1.4  \text{k}\Omega$                                                                              |      |                 |                          |      |                            |      |      |
|                                                |        | $\label{eq:2.7} \begin{array}{l} 2.7 \; V \leq E V_{\text{DD0}} < 4.0 \; V, \\ 2.3 \; V \leq V_{\text{b}} \leq 2.7 \; V, \end{array}$ |      | 10              |                          | 10   |                            | 10   | ns   |
|                                                |        | $C_{b}=20 \text{ pF},  \text{R}_{b}=2.7  \text{k}\Omega$                                                                              |      |                 |                          |      |                            |      |      |

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

**Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

- Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (When 20- to 52-pin products)/EV<sub>DD</sub> tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.
- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0),
    g: PIM and POM number (g = 1)
  - 3. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

- n: Channel number (mn = 00))
- 4. This value is valid only when CSI00's peripheral I/O redirect function is not used.



#### RL78/G13 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS TA = -40 to +105°C)

Remark The electrical characteristics of the products G: Industrial applications (T<sub>A</sub> = -40 to +105°C) are different from those of the products "A: Consumer applications, and D: Industrial applications". For details, refer to 3.1 to 3.10.

#### 3.1 Absolute Maximum Ratings

| Parameter              | Symbols         | Conditions                                                                                                                                                                              | Ratings                                                                     | Unit |
|------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|
| Supply voltage         | VDD             |                                                                                                                                                                                         | –0.5 to +6.5                                                                | V    |
|                        | EVDD0, EVDD1    | EVDD0 = EVDD1                                                                                                                                                                           | –0.5 to +6.5                                                                | V    |
|                        | EVsso, EVss1    | EVsso = EVss1                                                                                                                                                                           | –0.5 to +0.3                                                                | V    |
| REGC pin input voltage | VIREGC          | REGC                                                                                                                                                                                    | $-0.3$ to +2.8 and $-0.3$ to $V_{\text{DD}}$ +0.3 $^{\text{Note 1}}$        | V    |
| Input voltage          | VI1             | P00 to P07, P10 to P17, P30 to P37, P40 to P47,                                                                                                                                         | -0.3 to EV <sub>DD0</sub> +0.3                                              | V    |
|                        |                 | P50 to P57, P64 to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to P117, P120,<br>P125 to P127, P140 to P147                                                          | and –0.3 to $V_{DD}$ +0.3 <sup>Note 2</sup>                                 |      |
|                        | V <sub>I2</sub> | P60 to P63 (N-ch open-drain)                                                                                                                                                            | -0.3 to +6.5                                                                | V    |
|                        | Vı3             | P20 to P27, P121 to P124, P137, P150 to P156,<br>EXCLK, EXCLKS, RESET                                                                                                                   | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                              | V    |
| Output voltage         | Voi             | P00 to P07, P10 to P17, P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to P117, P120,<br>P125 to P127, P130, P140 to P147 |                                                                             | V    |
|                        | V <sub>02</sub> | P20 to P27, P150 to P156                                                                                                                                                                | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                              | V    |
| Analog input voltage   | VAI1            | ANI16 to ANI26                                                                                                                                                                          | $-0.3$ to EV_DD0 +0.3 and $-0.3$ to AV_{REF}(+) +0.3 $^{\text{Notes 2, 3}}$ | V    |
|                        | Vai2            | ANI0 to ANI14                                                                                                                                                                           | $-0.3$ to V_DD +0.3 and $-0.3$ to AV_{REF}(+) +0.3^{Notes 2,3}              | V    |

#### Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (1/2)

- **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.
  - 2. Must be 6.5 V or lower.
  - **3.** Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin.
- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - **2.**  $AV_{REF}(+)$  : + side reference voltage of the A/D converter.
  - **3.** Vss : Reference voltage



| Parameter | Symbol                |                        |                                       | Conditions                           |                         | MIN. | TYP. | MAX.  | Unit |
|-----------|-----------------------|------------------------|---------------------------------------|--------------------------------------|-------------------------|------|------|-------|------|
| Supply    | IDD2                  | HALT                   | HS (high-                             | fin = 32 MHz <sup>Note 4</sup>       | $V_{DD} = 5.0 V$        |      | 0.54 | 2.90  | mA   |
| Current   | Note 2                | mode                   | speed main)<br>mode <sup>Note 7</sup> |                                      | V <sub>DD</sub> = 3.0 V |      | 0.54 | 2.90  | mA   |
|           |                       |                        |                                       | fin = 24 MHz <sup>Note 4</sup>       | V <sub>DD</sub> = 5.0 V |      | 0.44 | 2.30  | mA   |
|           |                       |                        |                                       |                                      | V <sub>DD</sub> = 3.0 V |      | 0.44 | 2.30  | mA   |
|           |                       |                        |                                       | fін = 16 MHz <sup>Note 4</sup>       | $V_{DD} = 5.0 V$        |      | 0.40 | 1.70  | mA   |
|           |                       |                        |                                       | V <sub>DD</sub> = 3.0 V              |                         | 0.40 | 1.70 | mA    |      |
|           |                       | HS (high-              | $f_{MX} = 20 \text{ MHz}^{Note 3}$ ,  | Square wave input                    |                         | 0.28 | 1.90 | mA    |      |
|           |                       |                        | speed main)<br>mode <sup>Note 7</sup> | $V_{DD} = 5.0 V$                     | Resonator connection    |      | 0.45 | 2.00  | mA   |
|           |                       |                        |                                       | $f_{MX} = 20 \text{ MHz}^{Note 3}$ , | Square wave input       |      | 0.28 | 1.90  | mA   |
|           |                       |                        |                                       | $V_{DD} = 3.0 V$                     | Resonator connection    |      | 0.45 | 2.00  | mA   |
|           |                       |                        | $f_{MX} = 10 \text{ MHz}^{Note 3}$ ,  | Square wave input                    |                         | 0.19 | 1.02 | mA    |      |
|           |                       |                        | $V_{DD} = 5.0 V$                      | Resonator connection                 |                         | 0.26 | 1.10 | mA    |      |
|           |                       |                        | $f_{MX} = 10 \text{ MHz}^{Note 3}$ ,  | Square wave input                    |                         | 0.19 | 1.02 | mA    |      |
|           |                       |                        |                                       | $V_{DD} = 3.0 V$                     | Resonator connection    |      | 0.26 | 1.10  | mA   |
|           |                       |                        | Subsystem<br>clock<br>operation       | fsub = 32.768 kHz <sup>Note 5</sup>  | Square wave input       |      | 0.25 | 0.57  | μA   |
|           |                       |                        |                                       | $T_A = -40^{\circ}C$                 | Resonator connection    |      | 0.44 | 0.76  | μA   |
|           |                       |                        |                                       | fsub = 32.768 kHz <sup>Note 5</sup>  | Square wave input       |      | 0.30 | 0.57  | μA   |
|           |                       |                        |                                       | $T_A = +25^{\circ}C$                 | Resonator connection    |      | 0.49 | 0.76  | μA   |
|           |                       |                        |                                       | fsuв = 32.768 kHz <sup>Note 5</sup>  | Square wave input       |      | 0.37 | 1.17  | μA   |
|           |                       |                        |                                       | $T_A = +50^{\circ}C$                 | Resonator connection    |      | 0.56 | 1.36  | μA   |
|           |                       |                        |                                       | fsub = 32.768 kHz <sup>Note 5</sup>  | Square wave input       |      | 0.53 | 1.97  | μA   |
|           |                       |                        |                                       | $T_A = +70^{\circ}C$                 | Resonator connection    |      | 0.72 | 2.16  | μA   |
|           |                       |                        |                                       | fsub = 32.768 kHz <sup>Note 5</sup>  | Square wave input       |      | 0.82 | 3.37  | μA   |
|           |                       |                        |                                       | $T_A = +85^{\circ}C$                 | Resonator connection    |      | 1.01 | 3.56  | μA   |
|           |                       |                        |                                       | fsub = 32.768 kHz <sup>Note 5</sup>  | Square wave input       |      | 3.01 | 15.37 | μA   |
|           |                       |                        |                                       | $T_A = +105^{\circ}C$                | Resonator connection    |      | 3.20 | 15.56 | μA   |
| 1         | DD3 <sup>Note 6</sup> | STOP                   | $T_{\text{A}} = -40^{\circ}C$         |                                      |                         |      | 0.18 | 0.50  | μA   |
|           |                       | mode <sup>Note 8</sup> | $T_A = +25^{\circ}C$                  |                                      |                         |      | 0.23 | 0.50  | μA   |
|           |                       |                        | T <sub>A</sub> = +50°C                |                                      |                         |      | 0.30 | 1.10  | μA   |
|           |                       |                        | $T_A = +70^{\circ}C$                  |                                      |                         |      | 0.46 | 1.90  | μA   |
|           |                       |                        | $T_A = +85^{\circ}C$                  |                                      |                         |      | 0.75 | 3.30  | μA   |
|           |                       |                        | T <sub>A</sub> = +105°C               | ;                                    |                         |      | 2.94 | 15.30 | μA   |

## (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (TA = -40 to $+105^{\circ}$ C, 2.4 V $\leq EV_{DD0} \leq V_{DD} \leq 5.5$ V, Vss = EVss<sub>0</sub> = 0 V) (2/2)

(Notes and Remarks are listed on the next page.)



- **Notes 1.** Total current flowing into VDD, EVDDD, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDD, and EVDD1, or Vss, EVSSD, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode: 2.7 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 32 MHz 2.4 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 16 MHz

- 8. Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode.
- **Remarks 1.** fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. file: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$





# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31)

**2.** m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)



#### Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential)



# Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance
  - r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 4, 5, 8, 14),
    h: POM number (g = 0, 1, 4, 5, 7 to 9, 14)
  - 3. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m

= 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13)



# (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2)

| Parameter     | Symbol |              | Conditions HS (high-spe               |                                                                                                              |      |                |      |  |
|---------------|--------|--------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------|------|----------------|------|--|
|               |        |              |                                       |                                                                                                              | MIN. | MAX.           |      |  |
| Transfer rate |        | Transmission | $4.0~V \leq EV_{\text{DD0}} \leq 5.5$ |                                                                                                              |      | Note 1         | bps  |  |
|               |        |              | V, $2.7~V \leq V_b \leq 4.0~V$        | Theoretical value of the maximum transfer rate                                                               |      | 2.6 Note 2     | Mbps |  |
|               |        |              |                                       | $\begin{array}{l} C_{b}=50 \; pF, \; R_{b}=1.4 \; k\Omega, \; V_{b}=2.7 \\ V \end{array} \label{eq:cb}$      |      |                |      |  |
|               |        |              | $2.7 \ V \leq EV_{\text{DD0}} < 4.0$  |                                                                                                              |      | Note 3         | bps  |  |
|               |        |              | V, $2.3~V \leq V_b \leq 2.7~V$        | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega, V_b = 2.3$   |      | 1.2 Note 4     | Mbps |  |
|               |        |              | 2.4 V ≤ EV <sub>DD0</sub> < 3.3       | V                                                                                                            |      | Note 5         | bps  |  |
|               |        |              | V, $1.6~V \leq V_b \leq 2.0~V$        | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 5.5 \text{ k}\Omega, V_b = 1.6$ V |      | 0.43<br>Note 6 | Mbps |  |

**Notes 1.** The smaller maximum transfer rate derived by using fMCK/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  EV \_DD0  $\leq$  5.5 V and 2.7 V  $\leq$  V \_b  $\leq$  4.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{2.2}{V_b})\}}{(\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 [\%]$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

- This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.
- 3. The smaller maximum transfer rate derived by using fMCK/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV\_{DD0} < 4.0 V and 2.4 V  $\leq$  V\_b  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{2.0}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.



| (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp int | ernal clock |
|------------------------------------------------------------------------------------------------|-------------|
| output) (1/3)                                                                                  |             |

| Parameter             | Symbol |                                                                                         | Conditions                                                                                                                                          | HS (high-spee | d main) Mode | Unit |
|-----------------------|--------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------|------|
|                       |        |                                                                                         |                                                                                                                                                     | MIN.          | MAX.         |      |
| SCKp cycle time       | tксүı  | tkcyı ≥ 4/fclk                                                                          | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \\ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{array}$ | 600           |              | ns   |
|                       |        |                                                                                         | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \\ V, \\ C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$           | 1000          |              | ns   |
|                       |        |                                                                                         | $\begin{array}{l} 2.4 \ V \leq EV_{DD0} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \\ V, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$           | 2300          |              | ns   |
| SCKp high-level width | tкнı   | 4.0 V ≤ EV <sub>DD</sub><br>C <sub>b</sub> = 30 pF, F                                   | $_{0} \leq 5.5 \text{ V}, 2.7 \text{ V} \leq V_{b} \leq 4.0 \text{ V},$                                                                             | tксү1/2 – 150 |              | ns   |
|                       |        | 2.7 V ≤ EV <sub>DD</sub><br>C₀ = 30 pF, F                                               | $_{0}$ < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V, R <sub>b</sub> = 2.7 kΩ                                                                   | tkcy1/2 - 340 |              | ns   |
|                       |        | $2.4 \text{ V} \leq \text{EV}_{\text{DD}}$<br>$C_{\text{b}} = 30 \text{ pF}, \text{ F}$ | $_{0}$ < 3.3 V, 1.6 V $\leq$ V $_{b}$ $\leq$ 2.0 V, R $_{b}$ = 5.5 k $\Omega$                                                                       | tксү1/2 – 916 |              | ns   |
| SCKp low-level width  | tĸ∟1   | $4.0 \text{ V} \leq \text{EV}_{\text{DD}}$ $C_{\text{b}} = 30 \text{ pF, F}$            | $_{0}\leq5.5$ V, 2.7 V $\leq$ V_{b} $\leq4.0$ V, R_{b} = 1.4 k $\Omega$                                                                             | tксү1/2 – 24  |              | ns   |
|                       |        | $2.7 \text{ V} \leq \text{EV}_{\text{DD}}$<br>$C_{\text{b}} = 30 \text{ pF}, \text{ F}$ | $_{0}$ < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V, R <sub>b</sub> = 2.7 k $\Omega$                                                           | tксү1/2 – 36  |              | ns   |
|                       |        | $2.4 \text{ V} \leq \text{EV}_{\text{DD}}$ $C_{\text{b}} = 30 \text{ pF}, \text{ F}$    | $_{0}$ < 3.3 V, 1.6 V $\leq$ V $_{b}$ $\leq$ 2.0 V, $R_{b}$ = 5.5 k $\Omega$                                                                        | tkcy1/2 - 100 |              | ns   |

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD}0} = \text{EV}_{\text{DD}1} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed two pages after the next page.)





CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





- **Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 00, 01, 02, 10, 12, 13), n: Channel number (n = 0, 2), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - **2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

# 3.6 Analog Characteristics

#### 3.6.1 A/D converter characteristics

Classification of A/D converter characteristics

|                            | Reference Voltage              |                             |                                |  |  |  |  |
|----------------------------|--------------------------------|-----------------------------|--------------------------------|--|--|--|--|
|                            | Reference voltage (+) = AVREFP | Reference voltage (+) = VDD | Reference voltage (+) = VBGR   |  |  |  |  |
| Input channel              | Reference voltage (-) = AVREFM | Reference voltage (-) = Vss | Reference voltage (-) = AVREFM |  |  |  |  |
| ANI0 to ANI14              | Refer to 3.6.1 (1).            | Refer to <b>3.6.1 (3)</b> . | Refer to 3.6.1 (4).            |  |  |  |  |
| ANI16 to ANI26             | Refer to 3.6.1 (2).            |                             |                                |  |  |  |  |
| Internal reference voltage | Refer to <b>3.6.1 (1)</b> .    |                             | -                              |  |  |  |  |
| Temperature sensor output  |                                |                             |                                |  |  |  |  |
| voltage                    |                                |                             |                                |  |  |  |  |

(1) When reference voltage (+) = AV<sub>REFP</sub>/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AV<sub>REFM</sub>/ANI1 (ADREFM = 1), target pin : ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage

(T<sub>A</sub> = -40 to +105°C, 2.4 V  $\leq$  AV<sub>REFP</sub>  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V, Reference voltage (+) = AV<sub>REFP</sub>, Reference voltage (-) = AV<sub>REFM</sub> = 0 V)

| Parameter                              | Symbol                               | Conditions                                                                                                                                                                                         |                                                                                                                                                |        | TYP.         | MAX.   | Unit |
|----------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------|--------|------|
| Resolution                             | RES                                  |                                                                                                                                                                                                    |                                                                                                                                                |        |              | 10     | bit  |
| Overall error <sup>Note 1</sup>        | AINL                                 | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                                                                                                                        | $2.4~V \leq AV_{\text{REFP}} \leq 5.5~V$                                                                                                       |        | 1.2          | ±3.5   | LSB  |
| Conversion time tconv 10-b             |                                      | 10-bit resolution                                                                                                                                                                                  | $3.6~V \le V \text{DD} \le 5.5~V$                                                                                                              | 2.125  |              | 39     | μS   |
|                                        |                                      | Target pin: ANI2 to ANI14                                                                                                                                                                          | $2.7~V \le V_{DD} \le 5.5~V$                                                                                                                   | 3.1875 |              | 39     | μs   |
|                                        |                                      |                                                                                                                                                                                                    | $2.4~V \leq V_{DD} \leq 5.5~V$                                                                                                                 | 17     |              | 39     | μs   |
|                                        | 10-bit resolutio<br>Target pin: Inte |                                                                                                                                                                                                    | $3.6~V \leq V \text{DD} \leq 5.5~V$                                                                                                            | 2.375  |              | 39     | μS   |
|                                        |                                      |                                                                                                                                                                                                    | $2.7~V \leq V \text{DD} \leq 5.5~V$                                                                                                            | 3.5625 |              | 39     | μs   |
|                                        |                                      | voltage, and temperature<br>sensor output voltage (HS<br>(high-speed main) mode)                                                                                                                   | $2.4~V \leq V \text{dd} \leq 5.5~V$                                                                                                            | 17     |              | 39     | μs   |
| Zero-scale error <sup>Notes 1, 2</sup> | Ezs                                  | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                                                                                                                        | $\begin{array}{l} 2.4 \hspace{.1cm} V \leq AV_{\text{REFP}} \leq 5.5 \\ V \end{array}$                                                         |        |              | ±0.25  | %FSR |
| Full-scale error <sup>Notes 1, 2</sup> | Efs                                  | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                                                                                                                        | $\begin{array}{l} 2.4 \hspace{.1cm} V \leq AV_{\text{REFP}} \leq 5.5 \\ V \end{array}$                                                         |        |              | ±0.25  | %FSR |
| Integral linearity error               | ILE                                  | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                                                                                                                        | $\begin{array}{l} 2.4 \hspace{.1cm} V \hspace{.1cm} \leq \hspace{.1cm} AV_{\text{REFP}} \hspace{.1cm} \leq \hspace{.1cm} 5.5 \\ V \end{array}$ |        |              | ±2.5   | LSB  |
| Differential linearity error           | DLE                                  | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                                                                                                                        | $\begin{array}{l} 2.4 \hspace{.1cm} V \leq AV_{\text{REFP}} \leq 5.5 \\ V \end{array}$                                                         |        |              | ±1.5   | LSB  |
| Analog input voltage                   | VAIN                                 | ANI2 to ANI14                                                                                                                                                                                      |                                                                                                                                                | 0      |              | AVREFP | V    |
|                                        |                                      | $\label{eq:linear} \begin{array}{l} \mbox{Internal reference voltage output} \\ (2.4 \ V \leq V \ DD \leq 5.5 \ V, \ HS \ (high-speed main) \ mode) \\ \hline \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$ |                                                                                                                                                |        | VBGR Note 4  |        | V    |
|                                        |                                      |                                                                                                                                                                                                    |                                                                                                                                                |        | VTMPS25 Note | 4      | V    |

(Notes are listed on the next page.)



# 3.8 Flash Memory Programming Characteristics

| Parameter                                    | Symbol | Conditions                                                     | MIN.    | TYP.      | MAX. | Unit  |
|----------------------------------------------|--------|----------------------------------------------------------------|---------|-----------|------|-------|
| CPU/peripheral hardware clock frequency      | fclĸ   | $2.4~V \leq V_{DD} \leq 5.5~V$                                 | 1       |           | 32   | MHz   |
| Number of code flash rewrites<br>Notes 1,2,3 | Cerwr  | Retained for 20 years<br>TA = $85^{\circ}$ C <sup>Note 4</sup> | 1,000   |           |      | Times |
| Number of data flash rewrites<br>Notes 1,2,3 |        | Retained for 1 years<br>TA = 25°C                              |         | 1,000,000 |      |       |
|                                              |        | Retained for 5 years<br>TA = $85^{\circ}$ C <sup>Note 4</sup>  | 100,000 |           |      |       |
|                                              |        | Retained for 20 years<br>TA = 85°C <sup>Note 4</sup>           | 10,000  |           |      |       |

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ 

**Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.

- 2. When using flash memory programmer and Renesas Electronics self programming library.
- **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.
- 4. This temperature is the average value at which data are retained.

### 3.9 Dedicated Flash Memory Programmer Communication (UART)

#### $(T_{\text{A}} = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \leq \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \text{ V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |



# 3.10 Timing of Entry to Flash Memory Programming Modes

| Parameter                                                                                                                                                                   | Symbol  | Conditions                                                                | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------|
| Time to complete the<br>communication for the initial<br>setting after the external reset is<br>released                                                                    | tsuinit | POR and LVD reset must be released before the external reset is released. |      |      | 100  | ms   |
| Time to release the external reset<br>after the TOOL0 pin is set to the<br>low level                                                                                        | tsu     | POR and LVD reset must be released before the external reset is released. | 10   |      |      | μs   |
| Time to hold the TOOL0 pin at the<br>low level after the external reset is<br>released<br>(excluding the processing time of<br>the firmware to control the flash<br>memory) | tно     | POR and LVD reset must be released before the external reset is released. | 1    |      |      | ms   |

# $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.
- **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.
  - $t_{\text{SU}}$ : Time to release the external reset after the TOOL0 pin is set to the low level
  - thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)



# 4.10 52-pin Products

R5F100JCAFA, R5F100JDAFA, R5F100JEAFA, R5F100JFAFA, R5F100JGAFA, R5F100JHAFA, R5F100JJAFA, R5F100JLAFA

R5F101JCAFA, R5F101JDAFA, R5F101JEAFA, R5F101JFAFA, R5F101JGAFA, R5F101JHAFA, R5F101JJAFA, R5F101JLAFA

R5F100JCDFA, R5F100JDDFA, R5F100JEDFA, R5F100JFDFA, R5F100JGDFA, R5F100JHDFA, R5F100JJDFA, R5F100JLDFA

R5F101JCDFA, R5F101JDDFA, R5F101JEDFA, R5F101JFDFA, R5F101JGDFA, R5F101JHDFA, R5F101JJDFA, R5F101JLDFA

R5F100JCGFA, R5F100JDGFA, R5F100JEGFA, R5F100JFGFA, R5F100JGGFA, R5F100JHGFA, R5F100JJGFA

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP52-10x10-0.65 | PLQP0052JA-A | P52GB-65-GBS-1 | 0.3             |



© 2012 Renesas Electronics Corporation. All rights reserved.

