

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

Ξ·ΧΕΙ

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 48                                                                              |
| Program Memory Size        | 32KB (32K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 2K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 12x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-LQFP                                                                         |
| Supplier Device Package    | 64-LFQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100lcdfb-x0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### Table 1-1. List of Ordering Part Numbers

|         |                       |         |                  | (1/12)                                          |
|---------|-----------------------|---------|------------------|-------------------------------------------------|
| Pin     | Package               | Data    | Fields of        | Ordering Part Number                            |
| count   |                       | flash   | Application Note |                                                 |
| 20 pins | 20-pin plastic LSSOP  | Mounted | А                | R5F1006AASP#V0, R5F1006CASP#V0, R5F1006DASP#V0, |
|         | (7.62 mm (300), 0.65  |         |                  | R5F1006EASP#V0                                  |
|         | mm pitch)             |         |                  | R5F1006AASP#X0, R5F1006CASP#X0, R5F1006DASP#X0, |
|         |                       |         |                  | R5F1006EASP#X0                                  |
|         |                       |         | D                | R5F1006ADSP#V0, R5F1006CDSP#V0, R5F1006DDSP#V0, |
|         |                       |         |                  | R5F1006EDSP#V0                                  |
|         |                       |         |                  | R5F1006ADSP#X0, R5F1006CDSP#X0, R5F1006DDSP#X0, |
|         |                       |         |                  | R5F1006EDSP#X0                                  |
|         |                       |         | G                | R5F1006AGSP#V0, R5F1006CGSP#V0, R5F1006DGSP#V0, |
|         |                       |         |                  | R5F1006EGSP#V0                                  |
|         |                       |         |                  | R5F1006AGSP#X0, R5F1006CGSP#X0, R5F1006DGSP#X0, |
|         |                       |         |                  | R5F1006EGSP#X0                                  |
|         |                       | Not     | А                | R5F1016AASP#V0, R5F1016CASP#V0, R5F1016DASP#V0, |
|         |                       | mounted |                  | R5F1016EASP#V0                                  |
|         |                       |         |                  | R5F1016AASP#X0, R5F1016CASP#X0, R5F1016DASP#X0, |
|         |                       |         |                  | R5F1016EASP#X0                                  |
|         |                       |         | D                | R5F1016ADSP#V0, R5F1016CDSP#V0, R5F1016DDSP#V0, |
|         |                       |         |                  | R5F1016EDSP#V0                                  |
|         |                       |         |                  | R5F1016ADSP#X0, R5F1016CDSP#X0, R5F1016DDSP#X0, |
|         |                       |         |                  | R5F1016EDSP#X0                                  |
| 24 pins | 24-pin plastic        | Mounted | А                | R5F1007AANA#U0, R5F1007CANA#U0, R5F1007DANA#U0, |
|         | HWQFN (4 $	imes$ 4mm, |         |                  | R5F1007EANA#U0                                  |
|         | 0.5 mm pitch)         |         |                  | R5F1007AANA#W0, R5F1007CANA#W0, R5F1007DANA#W0, |
|         |                       |         |                  | R5F1007EANA#W0                                  |
|         |                       |         | D                | R5F1007ADNA#U0, R5F1007CDNA#U0, R5F1007DDNA#U0, |
|         |                       |         |                  | R5F1007EDNA#U0                                  |
|         |                       |         |                  | R5F1007ADNA#W0, R5F1007CDNA#W0, R5F1007DDNA#W0, |
|         |                       |         |                  | R5F1007EDNA#W0                                  |
|         |                       |         | G                | R5F1007AGNA#U0, R5F1007CGNA#U0, R5F1007DGNA#U0, |
|         |                       |         |                  | R5F1007EGNA#U0                                  |
|         |                       |         |                  | R5F1007AGNA#W0, R5F1007CGNA#W0, R5F1007DGNA#W0, |
|         |                       |         |                  | R5F1007EGNA#W0                                  |
|         |                       | Not     | А                | R5F1017AANA#U0, R5F1017CANA#U0, R5F1017DANA#U0, |
|         |                       | mounted |                  | R5F1017EANA#U0                                  |
|         |                       |         |                  | R5F1017AANA#W0, R5F1017CANA#W0, R5F1017DANA#W0, |
|         |                       |         |                  | R5F1017EANA#W0                                  |
|         |                       |         | D                | R5F1017ADNA#U0, R5F1017CDNA#U0, R5F1017DDNA#U0, |
|         |                       |         |                  | R5F1017EDNA#U0                                  |
|         |                       |         |                  | R5F1017ADNA#W0, R5F1017CDNA#W0, R5F1017DDNA#W0, |
|         |                       |         |                  | R5F1017EDNA#W0                                  |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



| Table 1-1. | List of Ordering Part Numbers |
|------------|-------------------------------|
|------------|-------------------------------|

|              |                           |            |                          | (4/12)                                          |
|--------------|---------------------------|------------|--------------------------|-------------------------------------------------|
| Pin<br>count | Package                   | Data flash | Fields of<br>Application | Ordering Part Number                            |
| 44 pins      | 44-pin plastic LQFP       | Mounted    | А                        | R5F100FAAFP#V0, R5F100FCAFP#V0, R5F100FDAFP#V0, |
|              | (10 $	imes$ 10 mm, 0.8 mm |            |                          | R5F100FEAFP#V0, R5F100FFAFP#V0, R5F100FGAFP#V0, |
|              | pitch)                    |            |                          | R5F100FHAFP#V0, R5F100FJAFP#V0, R5F100FKAFP#V0, |
|              |                           |            |                          | R5F100FLAFP#V0                                  |
|              |                           |            |                          | R5F100FAAFP#X0, R5F100FCAFP#X0, R5F100FDAFP#X0, |
|              |                           |            |                          | R5F100FEAFP#X0, R5F100FFAFP#X0, R5F100FGAFP#X0, |
|              |                           |            |                          | R5F100FHAFP#X0, R5F100FJAFP#X0, R5F100FKAFP#X0, |
|              |                           |            |                          | R5F100FLAFP#X0                                  |
|              |                           |            | D                        | R5F100FADFP#V0, R5F100FCDFP#V0, R5F100FDDFP#V0, |
|              |                           |            |                          | R5F100FEDFP#V0, R5F100FFDFP#V0, R5F100FGDFP#V0, |
|              |                           |            |                          | R5F100FHDFP#V0, R5F100FJDFP#V0, R5F100FKDFP#V0, |
|              |                           |            |                          | R5F100FLDFP#V0                                  |
|              |                           |            |                          | R5F100FADFP#X0, R5F100FCDFP#X0, R5F100FDDFP#X0, |
|              |                           |            |                          | R5F100FEDFP#X0, R5F100FFDFP#X0, R5F100FGDFP#X0, |
|              |                           |            |                          | R5F100FHDFP#X0, R5F100FJDFP#X0, R5F100FKDFP#X0, |
|              |                           |            |                          | R5F100FLDFP#X0                                  |
|              |                           |            | G                        | R5F100FAGFP#V0, R5F100FCGFP#V0, R5F100FDGFP#V0, |
|              |                           |            |                          | R5F100FEGFP#V0, R5F100FFGFP#V0, R5F100FGGFP#V0, |
|              |                           |            |                          | R5F100FHGFP#V0, R5F100FJGFP#V0                  |
|              |                           |            |                          | R5F100FAGFP#X0, R5F100FCGFP#X0, R5F100FDGFP#X0, |
|              |                           |            |                          | R5F100FEGFP#X0, R5F100FFGFP#X0, R5F100FGGFP#X0, |
|              |                           |            |                          | R5F100FHGFP#X0, R5F100FJGFP#X0                  |
|              |                           | Not        | А                        | R5F101FAAFP#V0, R5F101FCAFP#V0, R5F101FDAFP#V0, |
|              |                           | mounted    |                          | R5F101FEAFP#V0, R5F101FFAFP#V0, R5F101FGAFP#V0, |
|              |                           |            |                          | R5F101FHAFP#V0, R5F101FJAFP#V0, R5F101FKAFP#V0, |
|              |                           |            |                          | R5F101FLAFP#V0                                  |
|              |                           |            |                          | R5F101FAAFP#X0, R5F101FCAFP#X0, R5F101FDAFP#X0, |
|              |                           |            |                          | R5F101FEAFP#X0, R5F101FFAFP#X0, R5F101FGAFP#X0, |
|              |                           |            |                          | R5F101FHAFP#X0, R5F101FJAFP#X0, R5F101FKAFP#X0, |
|              |                           |            |                          | R5F101FLAFP#X0                                  |
|              |                           |            | D                        | R5F101FADFP#V0, R5F101FCDFP#V0, R5F101FDDFP#V0, |
|              |                           |            |                          | R5F101FEDFP#V0, R5F101FFDFP#V0, R5F101FGDFP#V0, |
|              |                           |            |                          | R5F101FHDFP#V0, R5F101FJDFP#V0, R5F101FKDFP#V0, |
|              |                           |            |                          | R5F101FLDFP#V0                                  |
|              |                           |            |                          | R5F101FADFP#X0, R5F101FCDFP#X0, R5F101FDDFP#X0, |
|              |                           |            |                          | R5F101FEDFP#X0, R5F101FFDFP#X0, R5F101FGDFP#X0, |
|              |                           |            |                          | R5F101FHDFP#X0, R5F101FJDFP#X0, R5F101FKDFP#X0, |
|              |                           |            |                          | R5F101FLDFP#X0                                  |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



## 2. ELECTRICAL SPECIFICATIONS (TA = -40 to +85°C)

This chapter describes the following electrical specifications.

Target products A: Consumer applications  $T_A = -40$  to  $+85^{\circ}C$ 

R5F100xxAxx, R5F101xxAxx

- D: Industrial applications  $T_A = -40$  to  $+85^{\circ}C$ R5F100xxDxx, R5F101xxDxx
- G: Industrial applications when  $T_A = -40$  to  $+105^{\circ}$ C products is used in the range of  $T_A = -40$  to  $+85^{\circ}$ C

R5F100xxGxx

- Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. With products not provided with an EV<sub>DD0</sub>, EV<sub>DD1</sub>, EV<sub>SS0</sub>, or EV<sub>SS1</sub> pin, replace EV<sub>DD0</sub> and EV<sub>DD1</sub> with V<sub>DD</sub>, or replace EV<sub>SS0</sub> and EV<sub>SS1</sub> with V<sub>SS</sub>.
  - 3. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 Functions for each product.



## 2.1 Absolute Maximum Ratings

| Absolute Maximum Ratings ( $T_A = 25^{\circ}C$ ) ( | (1/2) |  |
|----------------------------------------------------|-------|--|
|----------------------------------------------------|-------|--|

| Parameter              | Symbols                                                                                                                                                    | Conditions                                                                                                                                                                              | Ratings                                                                                          | Unit |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|
| Supply voltage         | VDD                                                                                                                                                        |                                                                                                                                                                                         | –0.5 to +6.5                                                                                     | V    |
|                        | EVDD0, EVDD1                                                                                                                                               | EVDD0 = EVDD1                                                                                                                                                                           | –0.5 to +6.5                                                                                     | V    |
|                        | EVsso, EVss1                                                                                                                                               | EVsso = EVss1                                                                                                                                                                           | –0.5 to +0.3                                                                                     | V    |
| REGC pin input voltage | VIREGC                                                                                                                                                     | REGC                                                                                                                                                                                    | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup>                               | V    |
| Input voltage          | VII                                                                                                                                                        | P00 to P07, P10 to P17, P30 to P37, P40 to P47,                                                                                                                                         | -0.3 to EVDD0 +0.3                                                                               | V    |
|                        |                                                                                                                                                            | P50 to P57, P64 to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to P117, P120,<br>P125 to P127, P140 to P147                                                          | and –0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                                               |      |
|                        | VI2                                                                                                                                                        | P60 to P63 (N-ch open-drain)                                                                                                                                                            | –0.3 to +6.5                                                                                     | V    |
|                        | EVDD0, EVDD1           EVss0, EVss1           bin input voltage           VIREGC           VI1           VI2           VI3           voltage           V01 | P20 to P27, P121 to P124, P137, P150 to P156,<br>EXCLK, EXCLKS, RESET                                                                                                                   | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                                                   | V    |
| Output voltage         | Voi                                                                                                                                                        | P00 to P07, P10 to P17, P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to P117, P120,<br>P125 to P127, P130, P140 to P147 |                                                                                                  | V    |
|                        | V <sub>02</sub>                                                                                                                                            | P20 to P27, P150 to P156                                                                                                                                                                | -0.3 to VDD +0.3 Note 2                                                                          | V    |
| Analog input voltage   | VAI1                                                                                                                                                       | ANI16 to ANI26                                                                                                                                                                          | -0.3 to EV <sub>DD0</sub> +0.3<br>and $-0.3$ to AV <sub>REF</sub> (+) +0.3 <sup>Notes 2, 3</sup> | V    |
|                        | VAI2                                                                                                                                                       | ANI0 to ANI14                                                                                                                                                                           | $-0.3$ to V_DD +0.3 and $-0.3$ to AV_REF(+) +0.3 $^{Notes2,3}$                                   | V    |

- **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.
  - 2. Must be 6.5 V or lower.
  - 3. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin.
- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - **2.**  $AV_{REF}(+)$ : + side reference voltage of the A/D converter.
  - 3. Vss : Reference voltage



NoteThe following conditions are required for low voltage interface when  $E_{VDD0} < V_{DD}$  $1.8 V \le EV_{DD0} < 2.7 V : MIN. 125 ns$  $1.6 V \le EV_{DD0} < 1.8 V : MIN. 250 ns$ 

 $\label{eq:rescaled} \textbf{Remark} \quad \text{f_{MCK}: Timer array unit operation clock frequency}$ 

(Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7))

### Minimum Instruction Execution Time during Main System Clock Operation



R01DS0131EJ0330 Rev.3.30 Mar 31, 2016



## **AC Timing Test Points** Vін/Vон Vін/Vон Test points VIL/VOL VIL/VOL **External System Clock Timing** 1/f<sub>EX</sub>/ 1/f<sub>EXS</sub> texl/ texн/ **t**EXLS **t**EXHS EXCLK/EXCLKS **TI/TO Timing** t⊤ı∟ tтıн TI00 to TI07, TI10 to TI17 **1/f**то TO00 to TO07, TO10 to TO17 **Interrupt Request Input Timing** tINTL **t**INTH INTP0 to INTP11 **Key Interrupt Input Timing t**ĸĸ KR0 to KR7 **RESET** Input Timing tRSL RESET



# (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only)

| Parameter                                                | Symbol        | Conditions                              |                                         | 、 <b>U</b>      | h-speed<br>Mode | ``              | /-speed<br>Mode | LV (low-<br>main) | -voltage<br>Mode | Unit |
|----------------------------------------------------------|---------------|-----------------------------------------|-----------------------------------------|-----------------|-----------------|-----------------|-----------------|-------------------|------------------|------|
|                                                          |               |                                         |                                         | MIN.            | MAX.            | MIN.            | MAX.            | MIN.              | MAX.             |      |
| SCKp cycle time                                          | tkCY1         | tксү1 $\geq$ 2/fclк                     | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 62.5            |                 | 250             |                 | 500               |                  | ns   |
|                                                          |               |                                         | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 83.3            |                 | 250             |                 | 500               |                  | ns   |
| SCKp high-/low-level width                               | tĸнı,<br>tĸ∟ı | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V$ |                                         | tксү1/2 –<br>7  |                 | tксү1/2 –<br>50 |                 | tксү1/2 –<br>50   |                  | ns   |
|                                                          |               | 2.7 V ≤ EV <sub>D</sub>                 | $500 \leq 5.5 \text{ V}$                | tксү1/2 –<br>10 |                 | tксү1/2 –<br>50 |                 | tксү1/2 –<br>50   |                  | ns   |
| SIp setup time (to SCKp <sup>↑</sup> )                   | tsik1         | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V$ |                                         | 23              |                 | 110             |                 | 110               |                  | ns   |
| Note 1                                                   |               | $2.7 \text{ V} \leq EV_{\text{DI}}$     | $00 \leq 5.5 \text{ V}$                 | 33              |                 | 110             |                 | 110               |                  | ns   |
| SIp hold time (from<br>SCKp↑) <sup>Note 2</sup>          | tksii         | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$ |                                         | 10              |                 | 10              |                 | 10                |                  | ns   |
| Delay time from SCKp↓ to<br>SOp output <sup>Note 3</sup> | tkso1         | C = 20 pF <sup>Not</sup>                | te 4                                    |                 | 10              |                 | 10              |                   | 10               | ns   |

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{EV}_{\text{DD}} = \text{EV}_{\text{DD}} \le 5.5 \text{ V}, \text{ Vss} = \text{EV}_{\text{SS}} = \text{EV}_{\text{SS}} = 0 \text{ V})$ 

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to  $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>↑</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SCKp and SOp output lines.

# Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- **Remarks 1.** This value is valid only when CSI00's peripheral I/O redirect function is not used.
  - p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0),
    g: PIM and POM numbers (g = 1)
  - 3. fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00))



3. The smaller maximum transfer rate derived by using fMcK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV<sub>DD0</sub> < 4.0 V and 2.3 V  $\leq$  V<sub>b</sub>  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =  $\frac{\frac{1}{|\text{Transfer rate} \times 2|} - \{-C_b \times R_b \times \ln(1 - \frac{2.0}{V_b})\}}{(\frac{1}{|\text{Transfer rate}|}) \times \text{Number of transferred bits}} \times 100 [\%]$ 

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

- 4. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.
- $\textbf{5.} \quad \textbf{Use it with } EV_{DD0} \geq V_{b}.$
- 6. The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  EV\_{DD0} < 3.3 V and 1.6 V  $\leq$  V\_b  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =  $\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$ 

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

#### UART mode connection diagram (during communication at different potential)









- **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)
- **3.** fMCK: Serial array unit operation clock frequency
  (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).
  m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))
- **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1.



CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



### CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



- **Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - **2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.



# (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input)

| Parameter                         | Symbol |                                                                                                                 | <u>≤ Vod ≤ 5.5 V, Vss =</u><br>nditions | HS (<br>speed  | high-<br>main)<br>de | LS (low-speed LV (low-voltage<br>main) Mode main) Mode |      |             | -    | e Unit |
|-----------------------------------|--------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------|----------------------|--------------------------------------------------------|------|-------------|------|--------|
|                                   |        |                                                                                                                 |                                         | MIN.           | MAX.                 | MIN.                                                   | MAX. | MIN.        | MAX. |        |
| SCKp cycle time <sup>Note 1</sup> |        | $4.0 V \le EV_{DD0} \le 5.5 V$ ,<br>$2.7 V \le V_b \le 4.0 V$                                                   | 24 MHz < fмск                           | 14/<br>fмск    |                      |                                                        |      | _           |      | ns     |
|                                   |        |                                                                                                                 | 20 MHz < fмск ≤ 24 MHz                  | 12/<br>fмск    |                      | _                                                      |      | —           |      | ns     |
|                                   |        |                                                                                                                 | 8 MHz < fмск ≤ 20 MHz                   | 10/<br>fмск    |                      |                                                        |      |             |      | ns     |
|                                   |        |                                                                                                                 | 4 MHz < fмск ≤ 8 MHz                    | 8/fмск         |                      | 16/<br>fмск                                            |      |             |      | ns     |
|                                   |        |                                                                                                                 | fмск ≤4 MHz                             | <b>6/f</b> мск |                      | 10/<br>fмск                                            |      | 10/<br>fмск |      | ns     |
|                                   |        | 2.7 V ≤ EV <sub>DD0</sub> < 4.0 V,<br>2.3 V ≤ V <sub>b</sub> ≤ 2.7 V                                            | 24 MHz < fмск                           | 20/<br>fмск    |                      |                                                        |      | _           |      | ns     |
|                                   |        |                                                                                                                 | 20 MHz < fмск ≤ 24 MHz                  | 16/<br>fмск    |                      |                                                        |      | —           |      | ns     |
|                                   |        |                                                                                                                 | 16 MHz < fмск ≤ 20 MHz                  | 14/<br>fмск    |                      |                                                        |      | _           |      | ns     |
|                                   |        |                                                                                                                 | 8 MHz < fмск ≤ 16 MHz                   | 12/<br>fмск    |                      |                                                        |      |             |      | ns     |
|                                   |        |                                                                                                                 | 4 MHz < fмск ≤ 8 MHz                    | 8/fмск         |                      | 16/<br>fмск                                            |      |             |      | ns     |
|                                   |        |                                                                                                                 | fмск ≤4 MHz                             | 6/fмск         |                      | 10/<br>fмск                                            |      | 10/<br>fмск |      | ns     |
|                                   |        | $\begin{split} & 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ & 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note}} \end{split}$ | 24 MHz < fмск                           | 48/<br>fмск    |                      | _                                                      |      | —           |      | ns     |
|                                   |        | 2                                                                                                               | 20 MHz < fмск ≤ 24 MHz                  | 36/<br>fмск    |                      | _                                                      |      |             |      | ns     |
|                                   |        |                                                                                                                 | 16 MHz < fмск ≤ 20 MHz                  | 32/<br>fмск    |                      | —                                                      |      | _           |      | ns     |
|                                   |        |                                                                                                                 | 8 MHz < fмск ≤ 16 MHz                   | 26/<br>fмск    |                      | _                                                      |      | _           |      | ns     |
|                                   |        |                                                                                                                 | 4 MHz < fмск ≤ 8 MHz                    | 16/<br>fмск    |                      | 16/<br>fмск                                            |      | _           |      | ns     |
|                                   |        |                                                                                                                 | fмск ≤4 MHz                             | 10/<br>fмск    |                      | 10/<br>fмск                                            |      | 10/<br>fмск |      | ns     |

(Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.)



### (3) I<sup>2</sup>C fast mode plus

 $(T_A = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le EV_{DD0} = EV_{DD1} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = EV_{SS0} = EV_{SS1} = 0 \text{ V})$ 

| Parameter                                          | Symbol  | Cor                                                  | Conditions                                                     |      | h-speed<br>Mode | LS (low<br>main) | /-speed<br>Mode | ,    | -voltage<br>Mode | Unit |
|----------------------------------------------------|---------|------------------------------------------------------|----------------------------------------------------------------|------|-----------------|------------------|-----------------|------|------------------|------|
|                                                    |         |                                                      |                                                                | MIN. | MAX.            | MIN.             | MAX.            | MIN. | MAX.             |      |
| SCLA0 clock frequency                              | fscL    | Fast mode plus:<br>fc∟κ≥ 10 MHz                      | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$                        | 0    | 1000            |                  | _               | _    | _                | kHz  |
| Setup time of restart condition                    | tsu:sta | $2.7 V \leq EV_{DD0} \leq 5.8$                       | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |      |                 | —                |                 | —    |                  | μS   |
| Hold time <sup>Note 1</sup>                        | thd:sta | $2.7 V \le EV_{DD0} \le 5.8$                         | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |      |                 |                  |                 |      |                  | μS   |
| Hold time when SCLA0 =<br>"L"                      | t∟ow    | $2.7 V \leq EV_{DD0} \leq 5.8$                       | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$                        |      |                 | —                |                 |      |                  | μS   |
| Hold time when SCLA0 =<br>"H"                      | tніgн   | $2.7 V \leq EV_{DD0} \leq 5.5$                       | $2.7 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$        |      |                 | _                | _               | _    | -                | μS   |
| Data setup time<br>(reception)                     | tsu:dat | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.9$   | 5 V                                                            | 50   |                 | _                | _               | _    | _                | μS   |
| Data hold time<br>(transmission) <sup>Note 2</sup> | thd:dat | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.9$ | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$                        |      | 0.45            | _                | _               | _    | _                | μS   |
| Setup time of stop condition                       | tsu:sto | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.9$   | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$                        |      |                 | _                | _               | _    | _                | μS   |
| Bus-free time                                      | tвиғ    | $2.7 V \le EV_{DD0} \le 5.8$                         | 5 V                                                            | 0.5  |                 | _                | _               | -    | _                | μS   |

<R>

**Notes 1.** The first clock pulse is generated after this period when the start/restart condition is detected.

- 2. The maximum value (MAX.) of the during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.
- Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Fast mode plus:  $C_b = 120 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 

### **IICA** serial transfer timing



**Remark** n = 0, 1



# (2) When reference voltage (+) = AV<sub>REFP</sub>/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AV<sub>REFM</sub>/ANI1 (ADREFM = 1), target pin : ANI16 to ANI26

| $(T_{A} = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 1.6 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V},$ |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reference voltage (+) = AVREFP, Reference voltage (–) = AVREFM = 0 V)                                                                                                                                                                                                                                                                     |

| Parameter                                | Symbol        | Condit                                                                  | ions                                                   | MIN.   | TYP. | MAX.                | Unit |
|------------------------------------------|---------------|-------------------------------------------------------------------------|--------------------------------------------------------|--------|------|---------------------|------|
| Resolution                               | RES           |                                                                         |                                                        | 8      |      | 10                  | bit  |
| Overall error <sup>Note 1</sup>          | AINL          | 10-bit resolution                                                       | $1.8~V \leq AV_{\text{REFP}} \leq 5.5~V$               |        | 1.2  | ±5.0                | LSB  |
|                                          |               | $EVDD0 = AV_{REFP} = V_{DD}^{Notes 3, 4}$                               | $1.6~V \leq AV_{REFP} \leq 5.5~V^{Note}$               |        | 1.2  | ±8.5                | LSB  |
| Conversion time                          | <b>t</b> CONV | 10-bit resolution                                                       | $3.6~V \le V \text{DD} \le 5.5~V$                      | 2.125  |      | 39                  | μs   |
|                                          |               | Target ANI pin : ANI16 to                                               | $2.7~V \leq V \text{DD} \leq 5.5~V$                    | 3.1875 |      | 39                  | μS   |
|                                          |               | ANI26                                                                   | $1.8~V \leq V \text{DD} \leq 5.5~V$                    | 17     |      | 39                  | μs   |
|                                          |               |                                                                         | $1.6~V \leq V \text{DD} \leq 5.5~V$                    | 57     |      | 95                  | μS   |
| Zero-scale error <sup>Notes 1, 2</sup>   | L23           | 10-bit resolution                                                       | $1.8~V \leq AV_{\text{REFP}} \leq 5.5~V$               |        |      | ±0.35               | %FSR |
|                                          |               | $EVDD0 = AV_{REFP} = V_{DD}^{Notes 3, 4}$                               | $1.6~V \leq AV_{\text{REFP}} \leq 5.5~V^{\text{Note}}$ |        |      | ±0.60               | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>   | Efs           | 10-bit resolution<br>EVDD0 = AV <sub>REFP</sub> = $V_{DD}^{Notes 3, 4}$ | $1.8~V \leq AV_{\text{REFP}} \leq 5.5~V$               |        |      | ±0.35               | %FSR |
|                                          |               |                                                                         | $1.6~V \leq AV_{REFP} \leq 5.5~V^{Note}$               |        |      | ±0.60               | %FSR |
| Integral linearity error <sup>Note</sup> | ILE           | 10-bit resolution                                                       | $1.8~V \leq AV_{\text{REFP}} \leq 5.5~V$               |        |      | ±3.5                | LSB  |
| 1                                        |               | $EVDD0 = AV_{REFP} = V_{DD}^{Notes 3, 4}$                               | $1.6~V \leq AV_{REFP} \leq 5.5~V^{Note}$               |        |      | ±6.0                | LSB  |
| Differential linearity                   | DLE           | 10-bit resolution                                                       | $1.8~V \leq AV_{\text{REFP}} \leq 5.5~V$               |        |      | ±2.0                | LSB  |
| error <sup>Note 1</sup>                  |               | $EVDD0 = AV_{REFP} = V_{DD}^{Notes 3,4}$                                | $1.6~V \leq AV_{REFP} \leq 5.5~V^{Note}$               |        |      | ±2.5                | LSB  |
| Analog input voltage                     | VAIN          | ANI16 to ANI26                                                          | ·                                                      | 0      |      | AVREFP<br>and EVDD0 | V    |

**Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. When AV<sub>REFP</sub> < V<sub>DD</sub>, the MAX. values are as follows. Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add  $\pm 0.05\%$ FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add  $\pm 0.5$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
- 4. When AV<sub>REFP</sub> < EV<sub>DD0</sub> ≤ V<sub>DD</sub>, the MAX. values are as follows. Overall error: Add ±4.0 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add ±0.20%FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
- 5. When the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).



### RL78/G13 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS TA = -40 to +105°C)

Remark The electrical characteristics of the products G: Industrial applications (T<sub>A</sub> = -40 to +105°C) are different from those of the products "A: Consumer applications, and D: Industrial applications". For details, refer to 3.1 to 3.10.

### 3.1 Absolute Maximum Ratings

| Parameter              | Symbols         | Conditions                                                                                                                                                                              | Ratings                                                                     | Unit |
|------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|
| Supply voltage         | VDD             |                                                                                                                                                                                         | –0.5 to +6.5                                                                | V    |
|                        | EVDD0, EVDD1    | EVDD0 = EVDD1                                                                                                                                                                           | –0.5 to +6.5                                                                | V    |
|                        | EVsso, EVss1    | EVsso = EVss1                                                                                                                                                                           | –0.5 to +0.3                                                                | V    |
| REGC pin input voltage | VIREGC          | REGC                                                                                                                                                                                    | $-0.3$ to +2.8 and $-0.3$ to $V_{\text{DD}}$ +0.3 $^{\text{Note 1}}$        | V    |
| Input voltage          | VI1             | P00 to P07, P10 to P17, P30 to P37, P40 to P47,                                                                                                                                         | -0.3 to EV <sub>DD0</sub> +0.3                                              | V    |
|                        |                 | P50 to P57, P64 to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to P117, P120,<br>P125 to P127, P140 to P147                                                          | and –0.3 to $V_{DD}$ +0.3 <sup>Note 2</sup>                                 |      |
|                        | V <sub>I2</sub> | P60 to P63 (N-ch open-drain)                                                                                                                                                            | -0.3 to +6.5                                                                | V    |
|                        | Vı3             | P20 to P27, P121 to P124, P137, P150 to P156,<br>EXCLK, EXCLKS, RESET                                                                                                                   | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                              | V    |
| Output voltage         | Voi             | P00 to P07, P10 to P17, P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to P117, P120,<br>P125 to P127, P130, P140 to P147 |                                                                             | V    |
|                        | V <sub>02</sub> | P20 to P27, P150 to P156                                                                                                                                                                | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                              | V    |
| Analog input voltage   | VAI1            | ANI16 to ANI26                                                                                                                                                                          | $-0.3$ to EV_DD0 +0.3 and $-0.3$ to AV_{REF}(+) +0.3 $^{\text{Notes 2, 3}}$ | V    |
|                        | Vai2            | ANI0 to ANI14                                                                                                                                                                           | $-0.3$ to V_DD +0.3 and $-0.3$ to AV_{REF}(+) +0.3^{Notes 2,3}              | V    |

### Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (1/2)

- **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.
  - 2. Must be 6.5 V or lower.
  - **3.** Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin.
- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - **2.**  $AV_{REF}(+)$  : + side reference voltage of the A/D converter.
  - **3.** Vss : Reference voltage



### 3.2 Oscillator Characteristics

3.2.1 X1, XT1 oscillator characteristics

 $(T_A = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ 

| Parameter                                            | Resonator          | Conditions                            | MIN. | TYP.   | MAX. | Unit |
|------------------------------------------------------|--------------------|---------------------------------------|------|--------|------|------|
| X1 clock oscillation                                 | Ceramic resonator/ | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 1.0  |        | 20.0 | MHz  |
| frequency (fx) <sup>Note</sup> crystal resonator     |                    | $2.4~V \leq V_{\text{DD}} < 2.7~V$    | 1.0  |        | 16.0 | MHz  |
| XT1 clock oscillation frequency (fx) <sup>Note</sup> | Crystal resonator  |                                       | 32   | 32.768 | 35   | kHz  |

- **Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.
- Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.
- **Remark** When using the X1 oscillator and XT1 oscillator, refer to **5.4 System Clock Oscillator**.

### 3.2.2 On-chip oscillator characteristics

### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

| Oscillators                                                            | Parameters |                | Conditions                            |      | TYP. | MAX. | Unit |
|------------------------------------------------------------------------|------------|----------------|---------------------------------------|------|------|------|------|
| High-speed on-chip oscillator<br>clock frequency <sup>Notes 1, 2</sup> | fін        |                |                                       | 1    |      | 32   | MHz  |
| High-speed on-chip oscillator                                          |            | –20 to +85 °C  | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ | -1.0 |      | +1.0 | %    |
| clock frequency accuracy                                               |            | –40 to –20 °C  | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ | -1.5 |      | +1.5 | %    |
|                                                                        |            | +85 to +105 °C | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ | -2.0 |      | +2.0 | %    |
| Low-speed on-chip oscillator<br>clock frequency                        | fı∟        |                |                                       |      | 15   |      | kHz  |
| Low-speed on-chip oscillator<br>clock frequency accuracy               |            |                |                                       | -15  |      | +15  | %    |

**Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register.

2. This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time.



| Items                                      | Symbol           | Conditions                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | MIN.                    | TYP. | MAX. | Unit |
|--------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------|------|
| Output voltage, N<br>high                  | V <sub>OH1</sub> | P00 to P07, P10 to P17, P30 to<br>P37, P40 to P47, P50 to P57, P64                                                                                     | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ I_{\text{OH1}} = -3.0 \ mA \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | EV <sub>DD0</sub> - 0.7 |      |      | V    |
|                                            |                  | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to                                                                                   | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>Ioh1 = -2.0 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | EV <sub>DD0</sub> - 0.6 |      |      | V    |
|                                            |                  | P117, P120, P125 to P127, P130,<br>P140 to P147                                                                                                        | $\begin{array}{l} 2.4 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ I_{\text{OH1}} = -1.5 \ mA \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | EV <sub>DD0</sub> - 0.5 |      |      | V    |
| V <sub>OH2</sub>                           | Vон2             | P20 to P27, P150 to P156                                                                                                                               | 2.4 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>Іон <sub>2</sub> = -100 $\mu$ А                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Vdd - 0.5               |      |      | V    |
| Output voltage,<br>low Vol1 Vol2 Vol2 Vol3 | Vol1             | P37, P40 to P47, P50 to P57, P64         Id           to P67, P70 to P77, P80 to P87,         4           P90 to P97, P100 to P106, P110 to         10 | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 8.5 \ mA \end{array} \end{array} \label{eq:eq:optimal_decay}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                         |      | 0.7  | V    |
|                                            |                  |                                                                                                                                                        | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 3.0 \ mA \end{array} \end{array} \label{eq:DD1}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                         |      | 0.6  | V    |
|                                            |                  | P117, P120, P125 to P127, P130,<br>P140 to P147                                                                                                        | $eq:local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_$ |                         |      | 0.4  | V    |
|                                            |                  |                                                                                                                                                        | $eq:local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_$ |                         |      | 0.4  | V    |
|                                            | Vol2             | P20 to P27, P150 to P156                                                                                                                               | $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ $\text{Iol2} = 400 \ \mu \text{ A}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                         |      | 0.4  | V    |
|                                            | Vol3             | V <sub>0L3</sub> P60 to P63                                                                                                                            | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ I_{\text{OL3}} = 15.0 \ mA \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                         |      | 2.0  | V    |
|                                            |                  | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OL3}} = 5.0 \ mA \end{array}$                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                         | 0.4  | V    |      |
|                                            |                  |                                                                                                                                                        | $\begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ I_{\text{OL3}} = 3.0 \ mA \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                         |      | 0.4  | V    |
|                                            |                  |                                                                                                                                                        | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $I_{\text{OL3}} = 2.0 \text{ mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                         |      | 0.4  | V    |

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$  (4/5)

# Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



| (2) | During communication at same potential (CSI mode) (master mode, SCKp internal clock output)                                                                                                                  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD}} = \text{EV}_{\text{DD}} \le 5.5 \text{ V}, \text{ Vss} = \text{EV}_{\text{SS}} = \text{EV}_{\text{SS}} = 0 \text{ V})$ |

| Parameter                                                | Symbol | Conditions                                                     |                                         | HS (high-spee | HS (high-speed main) Mode |    |  |
|----------------------------------------------------------|--------|----------------------------------------------------------------|-----------------------------------------|---------------|---------------------------|----|--|
|                                                          |        |                                                                |                                         | MIN.          | MAX.                      |    |  |
| SCKp cycle time                                          | tKCY1  | $t_{KCY1} \geq 4/f_{CLK}$                                      | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 250           |                           | ns |  |
|                                                          |        |                                                                | $2.4~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 500           |                           | ns |  |
| SCKp high-/low-level width                               | tкнı,  | $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                         | tксү1/2 – 24  |                           | ns |  |
|                                                          | tĸ∟ı   | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$                        |                                         | tĸcy1/2 – 36  |                           | ns |  |
|                                                          |        | $2.4~V \leq EV_{\text{DD0}} \leq 5.5~V$                        |                                         | tксү1/2 – 76  |                           | ns |  |
| SIp setup time (to SCKp↑) <sup>Note 1</sup>              | tsik1  | $4.0 \ V \le EV_{DD}$                                          | $_{0} \leq 5.5 \text{ V}$               | 66            |                           | ns |  |
|                                                          |        | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$                        |                                         | 66            |                           | ns |  |
|                                                          |        | $2.4 \ V \le EV_{DD}$                                          | $_{0} \leq 5.5 \text{ V}$               | 113           |                           | ns |  |
| SIp hold time (from SCKp^) $^{\mbox{Note 2}}$            | tksi1  |                                                                |                                         | 38            |                           | ns |  |
| Delay time from SCKp↓ to<br>SOp output <sup>Note 3</sup> | tkso1  | C = 30 pF <sup>Note 4</sup>                                    |                                         |               | 50                        | ns |  |

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to  $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>↑</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SCKp and SOp output lines.
- Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).
- **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3),

g: PIM and POM numbers (g = 0, 1, 4, 5, 8, 14)

2. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10 to 13))



3.6.5 Power supply voltage rising slope characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until  $V_{DD}$  reaches the operating voltage range shown in 3.4 AC Characteristics.

### 3.7 RAM Data Retention Characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{Vss} = 0 \text{ V})$

| Parameter                     | Symbol | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|--------|------------|----------------------|------|------|------|
| Data retention supply voltage | VDDDR  |            | 1.44 <sup>Note</sup> |      | 5.5  | V    |

**Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.





## 4.2 24-pin Products

R5F1007AANA, R5F1007CANA, R5F1007DANA, R5F1007EANA R5F1017AANA, R5F1017CANA, R5F1017DANA, R5F1017EANA R5F1007ADNA, R5F1007CDNA, R5F1007DDNA, R5F1007EDNA R5F1017ADNA, R5F1017CDNA, R5F1017DDNA, R5F1017EDNA R5F1007AGNA, R5F1007CGNA, R5F1007DGNA, R5F1007EGNA

| JEITA Package code | RENESAS code | Previous code  | MASS(TYP.)[g] |
|--------------------|--------------|----------------|---------------|
| P-HWQFN24-4x4-0.50 | PWQN0024KE-A | P24K8-50-CAB-3 | 0.04          |

0

О









| Referance      | Dimen | sion in Mi | llimeters |
|----------------|-------|------------|-----------|
| Symbol         | Min   | Nom        | Max       |
| D              | 3.95  | 4.00       | 4.05      |
| E              | 3.95  | 4.00       | 4.05      |
| А              |       |            | 0.80      |
| A <sub>1</sub> | 0.00  |            |           |
| b              | 0.18  | 0.25       | 0.30      |
| е              |       | 0.50       |           |
| Lp             | 0.30  | 0.40       | 0.50      |
| х              |       |            | 0.05      |
| у              |       |            | 0.05      |
| ZD             |       | 0.75       |           |
| Z <sub>E</sub> |       | 0.75       |           |
| C2             | 0.15  | 0.20       | 0.25      |
| D <sub>2</sub> |       | 2.50       |           |
| E <sub>2</sub> |       | 2.50       |           |



**Revision History** 

## RL78/G13 Data Sheet

|      |              |            | Description                                                                                                                      |
|------|--------------|------------|----------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page       | Summary                                                                                                                          |
| 1.00 | Feb 29, 2012 | -          | First Edition issued                                                                                                             |
| 2.00 | Oct 12, 2012 | 7          | Figure 1-1. Part Number, Memory Size, and Package of RL78/G13: Pin count corrected.                                              |
|      |              | 25         | 1.4 Pin Identification: Description of pins INTP0 to INTP11 corrected.                                                           |
|      |              | 40, 42, 44 | 1.6 Outline of Functions: Descriptions of Subsystem clock, Low-speed on-chip oscillator, and General-purpose register corrected. |
|      |              | 41, 43, 45 | 1.6 Outline of Functions: Lists of Descriptions changed.                                                                         |
|      |              | 59, 63, 67 | Descriptions of Note 8 in a table corrected.                                                                                     |
|      |              | 68         | (4) Common to RL78/G13 all products: Descriptions of Notes corrected.                                                            |
|      |              | 69         | 2.4 AC Characteristics: Symbol of external system clock frequency corrected.                                                     |
|      |              | 96 to 98   | 2.6.1 A/D converter characteristics: Notes of overall error corrected.                                                           |
|      |              | 100        | 2.6.2 Temperature sensor characteristics: Parameter name corrected.                                                              |
|      |              | 104        | 2.8 Flash Memory Programming Characteristics: Incorrect descriptions corrected.                                                  |
|      |              | 116        | 3.10 52-pin products: Package drawings of 52-pin products corrected.                                                             |
|      |              | 120        | 3.12 80-pin products: Package drawings of 80-pin products corrected.                                                             |
| 3.00 | Aug 02, 2013 | 1          | Modification of 1.1 Features                                                                                                     |
|      |              | 3          | Modification of 1.2 List of Part Numbers                                                                                         |
|      |              | 4 to 15    | Modification of Table 1-1. List of Ordering Part Numbers, note, and caution                                                      |
|      |              | 16 to 32   | Modification of package type in 1.3.1 to 1.3.14                                                                                  |
|      |              | 33         | Modification of description in 1.4 Pin Identification                                                                            |
|      |              | 48, 50, 52 | Modification of caution, table, and note in 1.6 Outline of Functions                                                             |
|      |              | 55         | Modification of description in table of Absolute Maximum Ratings ( $T_A = 25^{\circ}C$ )                                         |
|      |              | 57         | Modification of table, note, caution, and remark in 2.2.1 X1, XT1 oscillator characteristics                                     |
|      |              | 57         | Modification of table in 2.2.2 On-chip oscillator characteristics                                                                |
|      |              | 58         | Modification of note 3 of table (1/5) in 2.3.1 Pin characteristics                                                               |
|      |              | 59         | Modification of note 3 of table (2/5) in 2.3.1 Pin characteristics                                                               |
|      |              | 63         | Modification of table in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products                                                    |
|      |              | 64         | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products                                            |
|      |              | 65         | Modification of table in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products                                                    |
|      |              | 66         | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-<br>pin products                                    |
|      |              | 68         | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-<br>pin products                                      |
|      |              | 70         | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products                                      |
|      |              | 72         | Modification of notes 1 and 4 in (3) Flash ROM: 384 to 512 KB of 44- to 100-<br>pin products                                     |
|      |              | 74         | Modification of notes 1, 5, and 6 in (3) Flash ROM: 384 to 512 KB of 44- to 100-pin products                                     |
|      |              | 75         | Modification of (4) Peripheral Functions (Common to all products)                                                                |
|      |              | 77         | Modification of table in 2.4 AC Characteristics                                                                                  |
|      |              | 78, 79     | Addition of Minimum Instruction Execution Time during Main System Clock<br>Operation                                             |
|      |              | 80         | Modification of figures of AC Timing Test Points and External System Clock Timing                                                |