

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                   |                                                                                 |
|---------------------------|---------------------------------------------------------------------------------|
| Product Status            | Obsolete                                                                        |
| Core Processor            | RL78                                                                            |
| Core Size                 | 16-Bit                                                                          |
| Speed                     | 32MHz                                                                           |
| Connectivity              | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals               | DMA, LVD, POR, PWM, WDT                                                         |
| lumber of I/O             | 48                                                                              |
| Program Memory Size       | 32KB (32K x 8)                                                                  |
| rogram Memory Type        | FLASH                                                                           |
| EPROM Size                | 4K x 8                                                                          |
| RAM Size                  | 2K x 8                                                                          |
| oltage - Supply (Vcc/Vdd) | 2.4V ~ 5.5V                                                                     |
| Data Converters           | A/D 12x8/10b                                                                    |
| Oscillator Type           | Internal                                                                        |
| Operating Temperature     | -40°C ~ 105°C (TA)                                                              |
| Mounting Type             | Surface Mount                                                                   |
| Package / Case            | 64-LQFP                                                                         |
| Supplier Device Package   | 64-LFQFP (10x10)                                                                |
| urchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100lcgfb-v0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

RL78/G13 1. OUTLINE

[40-pin, 44-pin, 48-pin, 52-pin, 64-pin products]

### Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

(1/2)

|                   | Item                                   | 40                                      | ·pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4.4                                 | -pin                                                                 | 40                                                                         | ·pin                                     | F0                    | nin                                    |             | ·pin                                   |
|-------------------|----------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------|-----------------------|----------------------------------------|-------------|----------------------------------------|
|                   | item                                   |                                         | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 44                                  | i                                                                    |                                                                            |                                          | 52-                   | -pin<br>I                              |             | İ                                      |
|                   |                                        | R5F100Ex                                | R5F101Ex                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R5F100Fx                            | R5F101Fx                                                             | R5F100Gx                                                                   | R5F101Gx                                 | R5F100Jx              | R5F101Jx                               | R5F100Lx    | R5F101Lx                               |
|                   |                                        | 100                                     | 101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 100                                 | 101                                                                  | 100                                                                        | 101                                      | 100                   | 101                                    | 100         | 101                                    |
|                   |                                        | Ex                                      | Ex                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ×                                   | ×                                                                    | χ<br>Ω                                                                     | ωx                                       | ×                     | ×                                      | Ž           | Ž                                      |
| Code flash me     | emory (KB)                             | 16 to                                   | o 192                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 16 t                                | o 512                                                                | 16 t                                                                       | 512                                      | 32 to                 | o 512                                  | 32 to       | o 512                                  |
| Data flash me     | emory (KB)                             | 4 to 8                                  | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4 to 8                              | -                                                                    | 4 to 8                                                                     | -                                        | 4 to 8                | _                                      | 4 to 8      | _                                      |
| RAM (KB)          |                                        | 2 to 1                                  | 16 <sup>Note1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2 to :                              | 32 <sup>Note1</sup>                                                  | 2 to 3                                                                     | 32 <sup>Note1</sup>                      | 2 to 3                | 32 <sup>Note1</sup>                    | 2 to 3      | 32 <sup>Note1</sup>                    |
| Address space     | e                                      | 1 MB                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |                                                                      |                                                                            |                                          |                       |                                        |             |                                        |
| Main system clock | High-speed system clock                | HS (High<br>HS (High<br>LS (Low-        | n-speed ma<br>n-speed ma<br>speed ma                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ain) mode<br>ain) mode<br>in) mode: | on, externa<br>: 1 to 20 l<br>: 1 to 16 l<br>1 to 8 M<br>e: 1 to 4 M | MHz (V <sub>DD</sub> :<br>MHz (V <sub>DD</sub> :<br>IHz (V <sub>DD</sub> = | = 2.7 to 5.<br>= 2.4 to 5.<br>1.8 to 5.5 | 5 V),<br>5 V),<br>V), | CLK)                                   |             |                                        |
|                   | High-speed on-chip oscillator          | HS (High<br>LS (Low-                    | speed ma                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ain) mode<br>in) mode:              | : 1 to 32 M<br>: 1 to 16 M<br>: 1 to 8 M<br>e: 1 to 4 M              | MHz (Vdd =<br>Hz (Vdd =                                                    | = 2.4 to 5.5<br>1.8 to 5.5               | 5 V),<br>V),          |                                        |             |                                        |
| Subsystem cl      | ock                                    | XT1 (crys<br>32.768 k                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ation, exte                         | ernal subsy                                                          | stem cloc                                                                  | k input (E                               | XCLKS)                |                                        |             |                                        |
| Low-speed or      | n-chip oscillator                      | 15 kHz (                                | TYP.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                     |                                                                      |                                                                            |                                          |                       |                                        |             |                                        |
| General-purp      | ose registers                          | (8-bit register × 8) × 4 banks          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |                                                                      |                                                                            |                                          |                       |                                        |             |                                        |
| Minimum insti     | ruction execution time                 | 0.03125                                 | μs (High-s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | speed on-                           | chip oscilla                                                         | tor: fin = 3                                                               | 2 MHz op                                 | eration)              |                                        |             |                                        |
|                   |                                        | 0.05 <i>μ</i> s (                       | High-spee                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ed system                           | clock: fmx                                                           | = 20 MHz                                                                   | operation                                | )                     |                                        |             |                                        |
|                   |                                        | 30.5 μs (                               | Subsyster                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | n clock: fs                         | ыв = 32.76                                                           | 8 kHz ope                                                                  | ration)                                  |                       |                                        |             |                                        |
| Instruction se    | t                                      | <ul><li>Adder</li><li>Multipl</li></ul> | ication (8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | actor/logic<br>bits × 8 bit         | al operation<br>ts)<br>t manipula                                    |                                                                            |                                          | and Book              | ean opera                              | tion), etc. |                                        |
| I/O port          | Total                                  | 3                                       | 36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4                                   | 40                                                                   | 2                                                                          | 14                                       | 4                     | 18                                     | 5           | 58                                     |
|                   | CMOS I/O                               | (N-ch (                                 | 28<br>O.D. I/O<br>ithstand<br>ge]: 10)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (N-ch<br>[V <sub>DD</sub> w         | 31<br>O.D. I/O<br>rithstand<br>ge]: 10)                              | (N-ch (                                                                    | 34<br>O.D. I/O<br>ithstand<br>je]: 11)   | (N-ch (               | 38<br>O.D. I/O<br>ithstand<br>ge]: 13) | (N-ch (     | 18<br>O.D. I/O<br>ithstand<br>ge]: 15) |
|                   | CMOS input                             |                                         | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     | 5                                                                    |                                                                            | 5                                        |                       | 5                                      |             | 5                                      |
|                   | CMOS output                            |                                         | =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     | =                                                                    |                                                                            | 1                                        |                       | 1                                      |             | 1                                      |
|                   | N-ch O.D. I/O (withstand voltage: 6 V) |                                         | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     | 4                                                                    |                                                                            | 4                                        |                       | 4                                      |             | 4                                      |
| Timer             | 16-bit timer                           |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |                                                                      | 8 cha                                                                      | nnels                                    |                       |                                        |             |                                        |
|                   | Watchdog timer                         | 1 channel                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |                                                                      |                                                                            |                                          |                       |                                        |             |                                        |
|                   | Real-time clock (RTC)                  |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     |                                                                      | 1 cha                                                                      | annel                                    |                       |                                        |             |                                        |
|                   | 12-bit interval timer (IT)             |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                     | -                                                                    |                                                                            | annel                                    |                       |                                        |             |                                        |
|                   | Timer output                           | outputs: 3<br>8 channels                | 4 channels (PWM outputs: 4 Note 2), a channels (PWM outputs: 7 Note 2) Note 3 outputs: 7 Note 2 output |                                     |                                                                      |                                                                            |                                          |                       |                                        |             |                                        |
|                   | RTC output                             | 1 channe<br>• 1 Hz (s                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ı clock: fsu                        | ıв = 32.768                                                          | 3 kHz)                                                                     |                                          |                       |                                        |             |                                        |

Notes 1. The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xD, R5F101xD (x = E to G, J, L): Start address FF300H R5F100xE, R5F101xE (x = E to G, J, L): Start address FEF00H R5F100xJ, R5F101xJ (x = F, G, J, L): Start address F7F00H Start address F7F00H

For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944)**.

### 2.3.2 Supply current characteristics

### (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products

### (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = 0 V) (1/2)

| Parameter      | Symbol           |           |                            | Conditions                                 |                         |                          | MIN.                 | TYP. | MAX. | Unit |    |
|----------------|------------------|-----------|----------------------------|--------------------------------------------|-------------------------|--------------------------|----------------------|------|------|------|----|
| Supply         | I <sub>DD1</sub> | Operating | HS (high-                  | fin = 32 MHz <sup>Note 3</sup>             | Basic                   | $V_{DD} = 5.0 \text{ V}$ |                      | 2.1  |      | mA   |    |
| current Note 1 |                  | mode      | speed main)<br>mode Note 5 |                                            | operation               | $V_{DD} = 3.0 \text{ V}$ |                      | 2.1  |      | mA   |    |
|                |                  |           | mode                       |                                            | Normal                  | $V_{DD} = 5.0 \text{ V}$ |                      | 4.6  | 7.0  | mA   |    |
|                |                  |           |                            |                                            | operation               | V <sub>DD</sub> = 3.0 V  |                      | 4.6  | 7.0  | mA   |    |
|                |                  |           |                            | fin = 24 MHz Note 3                        | Normal                  | V <sub>DD</sub> = 5.0 V  |                      | 3.7  | 5.5  | mA   |    |
|                |                  |           |                            |                                            | operation               | V <sub>DD</sub> = 3.0 V  |                      | 3.7  | 5.5  | mA   |    |
|                |                  |           |                            | fin = 16 MHz Note 3                        | Normal                  | V <sub>DD</sub> = 5.0 V  |                      | 2.7  | 4.0  | mA   |    |
|                |                  |           |                            |                                            | operation               | V <sub>DD</sub> = 3.0 V  |                      | 2.7  | 4.0  | mA   |    |
|                |                  |           | LS (low-                   | fin = 8 MHz Note 3                         | Normal                  | $V_{DD} = 3.0 \text{ V}$ |                      | 1.2  | 1.8  | mA   |    |
|                |                  |           | speed main)<br>mode Note 5 |                                            | operation               | V <sub>DD</sub> = 2.0 V  |                      | 1.2  | 1.8  | mA   |    |
|                |                  |           | LV (low-                   | fin = 4 MHz Note 3                         | Normal                  | $V_{DD} = 3.0 \text{ V}$ |                      | 1.2  | 1.7  | mA   |    |
|                |                  |           | voltage<br>main) mode      |                                            | operation               | V <sub>DD</sub> = 2.0 V  |                      | 1.2  | 1.7  | mA   |    |
|                |                  |           | HS (high-                  | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal                  | Square wave input        |                      | 3.0  | 4.6  | mA   |    |
|                |                  |           | speed main)<br>mode Note 5 | V <sub>DD</sub> = 5.0 V                    | operation               | Resonator connection     |                      | 3.2  | 4.8  | mA   |    |
|                |                  |           |                            | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal                  | Square wave input        |                      | 3.0  | 4.6  | mA   |    |
|                |                  |           |                            | V <sub>DD</sub> = 3.0 V                    | operation               | Resonator connection     |                      | 3.2  | 4.8  | mA   |    |
|                |                  |           |                            | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal                  | Square wave input        |                      | 1.9  | 2.7  | mA   |    |
|                |                  |           |                            | V <sub>DD</sub> = 5.0 V                    | V <sub>DD</sub> = 5.0 V | operation                | Resonator connection |      | 1.9  | 2.7  | mA |
|                |                  |           |                            | $f_{MX} = 10 \text{ MHz}^{Note 2},$        | Normal                  | Square wave input        |                      | 1.9  | 2.7  | mA   |    |
|                |                  |           |                            | V <sub>DD</sub> = 3.0 V                    | operation               | Resonator connection     |                      | 1.9  | 2.7  | mA   |    |
|                |                  |           | LS (low-                   | $f_{MX} = 8 MHz^{Note 2}$                  | Normal                  | Square wave input        |                      | 1.1  | 1.7  | mA   |    |
|                |                  |           | speed main)<br>mode Note 5 | V <sub>DD</sub> = 3.0 V                    | operation               | Resonator connection     |                      | 1.1  | 1.7  | mA   |    |
|                |                  |           |                            | $f_{MX} = 8 MHz^{Note 2},$                 | Normal                  | Square wave input        |                      | 1.1  | 1.7  | mA   |    |
|                |                  |           |                            | V <sub>DD</sub> = 2.0 V                    | operation               | Resonator connection     |                      | 1.1  | 1.7  | mA   |    |
|                |                  |           | Subsystem                  | fsuв = 32.768 kHz                          | Normal                  | Square wave input        |                      | 4.1  | 4.9  | μА   |    |
|                |                  |           | clock<br>operation         | Note 4 $T_A = -40^{\circ}C$                | operation               | Resonator connection     |                      | 4.2  | 5.0  | μА   |    |
|                |                  |           |                            | fsuB = 32.768 kHz                          | Normal                  | Square wave input        |                      | 4.1  | 4.9  | μA   |    |
|                |                  |           |                            | Note 4  TA = +25°C                         | operation               | Resonator connection     |                      | 4.2  | 5.0  | μА   |    |
|                |                  |           |                            | fsuB = 32.768 kHz                          | Normal                  | Square wave input        |                      | 4.2  | 5.5  | μΑ   |    |
|                |                  |           |                            | Note 4 $T_A = +50^{\circ}C$                | operation               | Resonator connection     |                      | 4.3  | 5.6  | μА   |    |
|                |                  |           | fsui<br>Note               | fsuв = 32.768 kHz                          | Normal                  | Square wave input        |                      | 4.3  | 6.3  | μΑ   |    |
|                |                  |           |                            | Note 4                                     |                         | operation                | Resonator connection |      | 4.4  | 6.4  | μΑ |
|                |                  |           |                            | fsuB = 32.768 kHz                          | Normal                  | Square wave input        |                      | 4.6  | 7.7  | μА   |    |
|                |                  |           |                            | Note 4 $T_A = +85^{\circ}C$                | operation               | Resonator connection     |                      | 4.7  | 7.8  | μА   |    |

(Notes and Remarks are listed on the next page.)



Note The following conditions are required for low voltage interface when EVDDO < VDD

 $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V} : \text{MIN. } 125 \text{ ns}$  $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V} : \text{MIN. } 250 \text{ ns}$ 

Remark fmck: Timer array unit operation clock frequency

(Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn).

m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7))

#### Minimum Instruction Execution Time during Main System Clock Operation



### **AC Timing Test Points**



#### **External System Clock Timing**



### **TI/TO Timing**





### **Interrupt Request Input Timing**



### **Key Interrupt Input Timing**



### **RESET** Input Timing



# (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) (1/2)

(Ta = -40 to +85°C, 2.7 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                                  | Symbol |                                                                                                                       | Conditions                                                                                                                                                                                                                                      | HS (hig                      |      | LS (low<br>main)          | -speed | LV (low-<br>main)         | •    | Unit |
|--------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------|---------------------------|--------|---------------------------|------|------|
|                                            |        |                                                                                                                       |                                                                                                                                                                                                                                                 | MIN.                         | MAX. | MIN.                      | MAX.   | MIN.                      | MAX. |      |
| SCKp cycle time                            | tkcy1  | tkcy1 ≥ 2/fclk                                                                                                        | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 20 \; pF, \; R_b = 1.4 \\ &k\Omega \end{aligned} $                                                                                      | 200                          |      | 1150                      |        | 1150                      |      | ns   |
|                                            |        |                                                                                                                       | $\begin{split} & 2.7 \; \text{V} \leq \text{EV}_{\text{DD0}} < 4.0 \; \text{V}, \\ & 2.3 \; \text{V} \leq \text{V}_{\text{b}} \leq 2.7 \; \text{V}, \\ & C_{\text{b}} = 20 \; \text{pF}, \; R_{\text{b}} = 2.7 \\ & \text{k}\Omega \end{split}$ | 300                          |      | 1150                      |        | 1150                      |      | ns   |
| SCKp high-level width                      | tкнı   | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 6$ $C_{b} = 20 \text{ pF, F}$               | 4.0 V,                                                                                                                                                                                                                                          | tксү1/2 —<br>50              |      | tксу1/2 —<br>50           |        | tксү1/2 —<br>50           |      | ns   |
|                                            |        | $2.7 \text{ V} \leq \text{EV}_{DD}$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2.2 \text{ C}$ $C_{b} = 20 \text{ pF, F}$   | 2.7 V,                                                                                                                                                                                                                                          | tксу1/2 —<br>120             |      | tксу1/2 —<br>120          |        | tксу1/2 —<br>120          |      | ns   |
| SCKp low-level width                       | tĸL1   | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 6$ $C_{b} = 20 \text{ pF, F}$               | 4.0 V,                                                                                                                                                                                                                                          | tксү1/2 —<br>7               |      | t <sub>KCY1</sub> /2 – 50 |        | t <sub>KCY1</sub> /2 – 50 |      | ns   |
|                                            |        | $2.7 \text{ V} \leq \text{EV}_{DD}$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2$ $C_{b} = 20 \text{ pF, F}$               | 2.7 V,                                                                                                                                                                                                                                          | tксу <sub>1</sub> /2 –<br>10 |      | tксү1/2 —<br>50           |        | tксү1/2 —<br>50           |      | ns   |
| SIp setup time<br>(to SCKp↑) Note 1        | tsıĸı  | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 4$ $C_{b} = 20 \text{ pF, F}$               | 4.0 V,                                                                                                                                                                                                                                          | 58                           |      | 479                       |        | 479                       |      | ns   |
|                                            |        | $2.7 \text{ V} \le \text{EV}_{DD}$<br>$2.3 \text{ V} \le \text{V}_{b} \le 2$<br>$C_{b} = 20 \text{ pF, F}$            | 2.7 V,                                                                                                                                                                                                                                          | 121                          |      | 479                       |        | 479                       |      | ns   |
| SIp hold time<br>(from SCKp↑) Note 1       | tksi1  | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 4$ $C_{b} = 20 \text{ pF, F}$               | 4.0 V,                                                                                                                                                                                                                                          | 10                           |      | 10                        |        | 10                        |      | ns   |
|                                            |        | $2.7 \text{ V} \leq \text{EV}_{DD}$<br>$2.3 \text{ V} \leq \text{V}_{b} \leq 2$<br>$C_{b} = 20 \text{ pF}, \text{ F}$ | 2.7 V,                                                                                                                                                                                                                                          | 10                           |      | 10                        |        | 10                        |      | ns   |
| Delay time from SCKp↓ to SOp output Note 1 | tkso1  | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ C}$ $C_{b} = 20 \text{ pF, F}$   | o ≤ 5.5 V,<br>4.0 V,                                                                                                                                                                                                                            |                              | 60   |                           | 60     |                           | 60   | ns   |
|                                            |        | $2.7 \text{ V} \le \text{EV}_{DD}$ $2.3 \text{ V} \le \text{V}_{b} \le 2$ $C_{b} = 20 \text{ pF, F}$                  | o < 4.0 V,<br>2.7 V,                                                                                                                                                                                                                            |                              | 130  |                           | 130    |                           | 130  | ns   |

(Notes, Caution, and Remarks are listed on the next page.)

## (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (1/3)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter             | Symbol           |                                                                                                                     | Conditions                                                                                                                                      | HS (hig          | h-speed<br>Mode | LS (low          | r-speed<br>Mode |                  | -voltage<br>Mode | Unit |
|-----------------------|------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|------------------|-----------------|------------------|------------------|------|
|                       |                  |                                                                                                                     |                                                                                                                                                 | MIN.             | MAX.            | MIN.             | MAX.            | MIN.             | MAX.             |      |
| SCKp cycle time       | tkcy1            | tkcy1 ≥ 4/fclk                                                                                                      | $\begin{split} 4.0 & \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b = 30 & \ pF, \ R_b = 1.4 \ k\Omega \end{split}$ | 300              |                 | 1150             |                 | 1150             |                  | ns   |
|                       |                  |                                                                                                                     | $\begin{split} 2.7 \ V & \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V & \leq V_b \leq 2.7 \ V, \\ C_b & = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$    | 500              |                 | 1150             |                 | 1150             |                  | ns   |
|                       |                  |                                                                                                                     | $\begin{aligned} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{Note}, \end{aligned}$                                     | 1150             |                 | 1150             |                 | 1150             |                  | ns   |
| SCKp high-level width | tкн1             | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq$ $C_{b} = 30 \text{ pF},$                 | 4.0 V,                                                                                                                                          | tксү1/2 –<br>75  |                 | tксү1/2 –<br>75  |                 | tксу1/2 —<br>75  |                  | ns   |
|                       |                  | $2.7 \text{ V} \le \text{EV}_{DD}$<br>$2.3 \text{ V} \le \text{V}_{b} \le$<br>$C_{b} = 30 \text{ pF},$              | 00 < 4.0 V,<br>2.7 V,                                                                                                                           | tксу1/2 —<br>170 |                 | tксу1/2 —<br>170 |                 | tксу1/2 —<br>170 |                  | ns   |
|                       |                  | $1.8 \text{ V} \le \text{EV}_{DD}$ $1.6 \text{ V} \le \text{V}_{b} \le \text{C}_{b} = 30 \text{ pF},$               | 00 < 3.3 V,<br>2.0 V <sup>Note</sup> ,                                                                                                          | tксү1/2 –<br>458 |                 | tксү1/2 –<br>458 |                 | tксү1/2 –<br>458 |                  | ns   |
| SCKp low-level width  | t <sub>KL1</sub> | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq$                                          | 00 ≤ 5.5 V,<br>4.0 V,                                                                                                                           | tксу1/2 —<br>12  |                 | tксү1/2 —<br>50  |                 | tксү1/2 —<br>50  |                  | ns   |
|                       |                  | $C_b = 30 \text{ pF},$ $2.7 \text{ V} \leq \text{EVor}$ $2.3 \text{ V} \leq \text{V}_b \leq$ $C_b = 30 \text{ pF},$ | 00 < 4.0 V,<br>2.7 V,                                                                                                                           | tксү1/2 —<br>18  |                 | tксү1/2 —<br>50  |                 | tксү1/2 —<br>50  |                  | ns   |
|                       |                  | $1.8 \text{ V} \leq \text{EV}_{DD}$ $1.6 \text{ V} \leq \text{V}_{b} \leq$ $C_{b} = 30 \text{ pF},$                 | 00 < 3.3 V,<br>2.0 V <sup>Note</sup> ,                                                                                                          | tксү1/2 —<br>50  |                 | tксү1/2 –<br>50  |                 | tксу1/2 —<br>50  |                  | ns   |

Note Use it with  $EV_{DD0} \ge V_b$ .

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed two pages after the next page.)

## (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter                            | Symbol        | Conditions                                                                                                          | , 0  | h-speed<br>Mode | `    | /-speed<br>Mode | ,    | -voltage<br>Mode | Unit |
|--------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------|
|                                      |               |                                                                                                                     | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SIp setup time<br>(to SCKp↓) Note 1  | tsıĸı         | $ 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, $                                           | 44   |                 | 110  |                 | 110  |                  | ns   |
|                                      |               | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                    |      |                 |      |                 |      |                  |      |
|                                      |               |                                                                                                                     | 44   |                 | 110  |                 | 110  |                  | ns   |
|                                      |               | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                    |      |                 |      |                 |      |                  |      |
|                                      |               | $ \begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array} $ | 110  |                 | 110  |                 | 110  |                  | ns   |
|                                      |               | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$                                                                               |      |                 |      |                 |      |                  |      |
| SIp hold time<br>(from SCKp↓) Note 1 | <b>t</b> KSI1 | $ 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, $                                           | 19   |                 | 19   |                 | 19   |                  | ns   |
|                                      |               | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                    |      |                 |      |                 |      |                  |      |
|                                      |               | $ 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, $                                              | 19   |                 | 19   |                 | 19   |                  | ns   |
|                                      |               | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                    |      |                 |      |                 |      |                  |      |
|                                      |               | $ \begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array} $ | 19   |                 | 19   |                 | 19   |                  | ns   |
|                                      |               | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$                                                                               |      |                 |      |                 |      |                  |      |
| Delay time from SCKp↑ to             | tkso1         | $ \begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array} $              |      | 25              |      | 25              |      | 25               | ns   |
| SOp output Note 1                    |               | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                    |      |                 |      |                 |      |                  |      |
|                                      |               | $ \begin{array}{c} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \end{array} $             |      | 25              |      | 25              |      | 25               | ns   |
|                                      |               | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                    |      |                 |      |                 |      |                  |      |
|                                      |               | $\begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$   |      | 25              |      | 25              |      | 25               | ns   |
|                                      |               | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$                                                                               |      |                 |      |                 |      |                  |      |

Notes

- 1. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 2. Use it with  $EV_{DD0} \ge V_b$ .

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



- **Remarks 1.**  $R_b[\Omega]$ :Communication line (SDAr, SCLr) pull-up resistance,  $C_b[F]$ : Communication line (SDAr, SCLr) load capacitance,  $V_b[V]$ : Communication line voltage
  - 2. r: IIC number (r = 00, 01, 10, 20, 30, 31), g: PIM, POM number (g = 0, 1, 4, 5, 8, 14)
  - 3. fmck: Serial array unit operation clock frequency
    (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,
    n: Channel number (mn = 00, 01, 02, 10, 12, 13)

(3) When reference voltage (+) = VDD (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = Vss (ADREFM = 0), target pin : ANI0 to ANI14, ANI16 to ANI26, internal reference voltage, and temperature sensor output voltage

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD}0} = \text{EV}_{\text{DD}1} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS}0} = \text{EV}_{\text{SS}1} = 0 \text{ V}, \text{Reference voltage (+)} = \text{V}_{\text{DD}}, \text{Reference voltage (-)} = \text{V}_{\text{SS}})$ 

| Parameter                              | Symbol | Conditio                                                                                      | ns                                                      | MIN.                    | TYP.           | MAX.              | Unit |
|----------------------------------------|--------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------|----------------|-------------------|------|
| Resolution                             | RES    |                                                                                               |                                                         | 8                       |                | 10                | bit  |
| Overall error <sup>Note 1</sup>        | AINL   | 10-bit resolution                                                                             | $1.8~V \leq V_{DD} \leq 5.5~V$                          |                         | 1.2            | ±7.0              | LSB  |
|                                        |        |                                                                                               | $1.6~V \leq V_{DD} \leq 5.5~V$ Note 3                   |                         | 1.2            | ±10.5             | LSB  |
| Conversion time                        | tconv  | 10-bit resolution                                                                             | $3.6~V \leq V_{DD} \leq 5.5~V$                          | 2.125                   |                | 39                | μS   |
|                                        |        | Target pin: ANI0 to ANI14,                                                                    | $2.7~V \leq V_{DD} \leq 5.5~V$                          | 3.1875                  |                | 39                | μS   |
|                                        |        | ANI16 to ANI26                                                                                | $1.8~V \leq V_{DD} \leq 5.5~V$                          | 17                      |                | 39                | μS   |
|                                        |        |                                                                                               | $1.6~V \leq V_{DD} \leq 5.5~V$                          | 57                      |                | 95                | μS   |
| Conversion time                        | tconv  | 10-bit resolution                                                                             | $3.6~V \leq V_{DD} \leq 5.5~V$                          | 2.375                   |                | 39                | μS   |
|                                        |        | Target pin: Internal                                                                          | $2.7~V \leq V_{DD} \leq 5.5~V$                          | 3.5625                  |                | 39                | μS   |
|                                        |        | reference voltage, and<br>temperature sensor output<br>voltage (HS (high-speed<br>main) mode) | $2.4~V \leq V \text{DD} \leq 5.5~V$                     | 17                      |                | 39                | μS   |
| Zero-scale error <sup>Notes 1, 2</sup> | Ezs    | 10-bit resolution                                                                             | $1.8~V \leq V_{DD} \leq 5.5~V$                          |                         |                | ±0.60             | %FSR |
|                                        |        |                                                                                               | $1.6~V \leq V_{DD} \leq 5.5~V$ Note 3                   |                         |                | ±0.85             | %FSR |
| Full-scale error <sup>Notes 1, 2</sup> | Ers    | 10-bit resolution                                                                             | $1.8~V \leq V_{DD} \leq 5.5~V$                          |                         |                | ±0.60             | %FSR |
|                                        |        |                                                                                               | $1.6~V \leq V_{DD} \leq 5.5~V$ Note 3                   |                         |                | ±0.85             | %FSR |
| Integral linearity errorNote 1         | ILE    | 10-bit resolution                                                                             | $1.8~V \leq V_{DD} \leq 5.5~V$                          |                         |                | ±4.0              | LSB  |
|                                        |        |                                                                                               | $1.6~V \leq V_{DD} \leq 5.5~V$ Note 3                   |                         |                | ±6.5              | LSB  |
| Differential linearity error Note 1    | DLE    | 10-bit resolution                                                                             | $1.8~V \leq V_{DD} \leq 5.5~V$                          |                         |                | ±2.0              | LSB  |
|                                        |        |                                                                                               | $1.6~\text{V} \leq \text{VDD} \leq 5.5~\text{V}$ Note 3 |                         |                | ±2.5              | LSB  |
| Analog input voltage                   | Vain   | ANI0 to ANI14                                                                                 |                                                         | 0                       |                | V <sub>DD</sub>   | ٧    |
|                                        |        | ANI16 to ANI26                                                                                |                                                         | 0                       |                | EV <sub>DD0</sub> | ٧    |
|                                        |        | Internal reference voltage (2.4 V ≤ VDD ≤ 5.5 V, HS (hi                                       |                                                         | V <sub>BGR</sub> Note 4 |                | V                 |      |
|                                        |        | Temperature sensor output (2.4 V ≤ VDD ≤ 5.5 V, HS (hi                                        | -                                                       |                         | VTMPS25 Note 4 | 1                 | V    |

Notes 1. Excludes quantization error (±1/2 LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. When the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).
- 4. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics.

### 2.10 Timing of Entry to Flash Memory Programming Modes

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter                                                                                                                                                                   | Symbol  | Conditions                                                                | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------|
| Time to complete the communication for the initial setting after the external reset is released                                                                             | tsuіліт | POR and LVD reset must be released before the external reset is released. |      |      | 100  | ms   |
| Time to release the external reset after the TOOL0 pin is set to the low level                                                                                              | tsu     | POR and LVD reset must be released before the external reset is released. | 10   |      |      | μS   |
| Time to hold the TOOL0 pin at<br>the low level after the external<br>reset is released<br>(excluding the processing time of<br>the firmware to control the flash<br>memory) | tно     | POR and LVD reset must be released before the external reset is released. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.

**Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.

tsu: Time to release the external reset after the TOOL0 pin is set to the low level

thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (3/5)$ 

| Items                  | Symbol           | Conditions                                                                                                                                                               |                                                    | MIN.                 | TYP. | MAX.                 | Unit |
|------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------|----------------------|------|
| Input voltage,<br>high | V <sub>IH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer                                | 0.8EV <sub>DD0</sub> |      | EV <sub>DD0</sub>    | V    |
|                        | V <sub>IH2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                            | TTL input buffer 4.0 V ≤ EVDD0 ≤ 5.5 V             | 2.2                  |      | EV <sub>DD0</sub>    | V    |
|                        |                  | P80, P81, P142, P143                                                                                                                                                     | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V             | 2.0                  |      | EV <sub>DD0</sub>    | V    |
|                        |                  |                                                                                                                                                                          | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 1.5                  |      | EV <sub>DD0</sub>    | V    |
|                        | V <sub>IH3</sub> | P20 to P27, P150 to P156                                                                                                                                                 |                                                    | 0.7V <sub>DD</sub>   |      | $V_{DD}$             | ٧    |
|                        | V <sub>IH4</sub> | P60 to P63                                                                                                                                                               |                                                    | 0.7EV <sub>DD0</sub> |      | 6.0                  | ٧    |
|                        | V <sub>IH5</sub> | P121 to P124, P137, EXCLK, EXCL                                                                                                                                          | KS, RESET                                          | 0.8V <sub>DD</sub>   |      | $V_{DD}$             | ٧    |
| Input voltage,<br>low  | VIL1             | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer                                | 0                    |      | 0.2EVDD0             | V    |
|                        | V <sub>IL2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                            | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0                    |      | 0.8                  | V    |
|                        |                  | P80, P81, P142, P143                                                                                                                                                     | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V             | 0                    |      | 0.5                  | V    |
|                        |                  |                                                                                                                                                                          | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 0                    |      | 0.32                 | V    |
|                        | VIL3             | P20 to P27, P150 to P156                                                                                                                                                 |                                                    | 0                    |      | 0.3V <sub>DD</sub>   | V    |
|                        | V <sub>IL4</sub> | P60 to P63                                                                                                                                                               |                                                    | 0                    |      | 0.3EV <sub>DD0</sub> | ٧    |
|                        | V <sub>IL5</sub> | P121 to P124, P137, EXCLK, EXCLK                                                                                                                                         | KS, RESET                                          | 0                    |      | 0.2V <sub>DD</sub>   | V    |

Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 is EV<sub>DD0</sub>, even in the N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

- Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 32 MHz  $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 16 MHz

- 8. Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$

### 3.4 AC Characteristics

### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

| Items                                                              | Symbol          |                                         | Conditions     | 6                                                      | MIN.      | TYP. | MAX. | Unit               |
|--------------------------------------------------------------------|-----------------|-----------------------------------------|----------------|--------------------------------------------------------|-----------|------|------|--------------------|
| Instruction cycle (minimum                                         | Tcy             | Main                                    | HS (high-speed | $1 2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$  | 0.03125   |      | 1    | μS                 |
| instruction execution time)                                        |                 | system<br>clock (fmain)<br>operation    | main) mode     | $2.4 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$      | 0.0625    |      | 1    | μS                 |
|                                                                    |                 | Subsystem of operation                  | clock (fsua)   | $2.4~V \le V_{DD} \le 5.5~V$                           | 28.5      | 30.5 | 31.3 | μS                 |
|                                                                    |                 | In the self                             | HS (high-speed | $1  2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 0.03125   |      | 1    | μS                 |
|                                                                    |                 | programming mode                        | main) mode     | $2.4 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$      | 0.0625    |      | 1    | μS                 |
| External system clock frequency                                    | fex             | $2.7 \text{ V} \leq \text{V}_{DD} \leq$ | ≤ 5.5 V        |                                                        | 1.0       |      | 20.0 | MHz                |
|                                                                    |                 | 2.4 V ≤ V <sub>DD</sub> <               | < 2.7 V        |                                                        | 1.0       |      | 16.0 | MHz                |
|                                                                    | fexs            |                                         |                |                                                        | 32        |      | 35   | kHz                |
| External system clock input high-                                  | texh, texl      | 2.7 V ≤ V <sub>DD</sub> ≤               | ≤ 5.5 V        |                                                        | 24        |      |      | ns                 |
| level width, low-level width                                       |                 | 2.4 V ≤ V <sub>DD</sub> <               | < 2.7 V        |                                                        | 30        |      |      | ns                 |
|                                                                    | texhs,<br>texhs |                                         |                |                                                        | 13.7      |      |      | μS                 |
| TI00 to TI07, TI10 to TI17 input high-level width, low-level width | tтін,<br>tтіL   |                                         |                |                                                        | 1/fмск+10 |      |      | ns <sup>Note</sup> |
| TO00 to TO07, TO10 to TO17                                         | <b>f</b> то     | HS (high-spe                            | eed 4.0 V      | ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |           |      | 16   | MHz                |
| output frequency                                                   |                 | main) mode                              | 2.7 V          | ≤ EV <sub>DD0</sub> < 4.0 V                            |           |      | 8    | MHz                |
|                                                                    |                 |                                         | 2.4 V          | ≤ EV <sub>DD0</sub> < 2.7 V                            |           |      | 4    | MHz                |
| PCLBUZ0, PCLBUZ1 output                                            | fpcL            | HS (high-spe                            | eed 4.0 V      | ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |           |      | 16   | MHz                |
| frequency                                                          |                 | main) mode                              | 2.7 V          | ≤ EV <sub>DD0</sub> < 4.0 V                            |           |      | 8    | MHz                |
|                                                                    |                 |                                         | 2.4 V          | ≤ EV <sub>DD0</sub> < 2.7 V                            |           |      | 4    | MHz                |
| Interrupt input high-level width,                                  | tinth,          | INTP0                                   | 2.4 V          | $\leq V_{DD} \leq 5.5 \text{ V}$                       | 1         |      |      | μS                 |
| low-level width                                                    | tintl           | INTP1 to INT                            | TP11 2.4 V     | $\leq EV_{DD0} \leq 5.5 V$                             | 1         |      |      | μS                 |
| Key interrupt input low-level width                                | <b>t</b> kr     | KR0 to KR7                              | 2.4 V          | $\leq EV_{DD0} \leq 5.5 \text{ V}$                     | 250       |      |      | ns                 |
| RESET low-level width                                              | trsL            |                                         | •              |                                                        | 10        |      |      | μS                 |

**Note** The following conditions are required for low voltage interface when  $E_{VDD0} < V_{DD}$  $2.4V \le EV_{DD0} < 2.7 \text{ V}$ : MIN. 125 ns

Remark fmck: Timer array unit operation clock frequency

(Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn).

m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7))

## (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter                                  | Symbol           |                          | Conditions                              | HS (high-spee | ed main) Mode | Unit |
|--------------------------------------------|------------------|--------------------------|-----------------------------------------|---------------|---------------|------|
|                                            |                  |                          |                                         | MIN.          | MAX.          |      |
| SCKp cycle time                            | tkcy1            | tkcy1 ≥ 4/fclk           | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 250           |               | ns   |
|                                            |                  |                          | $2.4~V \leq EV_{DD0} \leq 5.5~V$        | 500           |               | ns   |
| SCKp high-/low-level width                 | <b>t</b> кн1,    | 4.0 V ≤ EV <sub>DD</sub> | <sub>00</sub> ≤ 5.5 V                   | tkcy1/2 - 24  |               | ns   |
|                                            | t <sub>KL1</sub> | 2.7 V ≤ EV <sub>DD</sub> | <sub>00</sub> ≤ 5.5 V                   | tkcy1/2 - 36  |               | ns   |
|                                            |                  | 2.4 V ≤ EV <sub>DD</sub> | <sub>00</sub> ≤ 5.5 V                   | tkcy1/2 - 76  |               | ns   |
| SIp setup time (to SCKp↑) Note 1           | tsıĸ1            | 4.0 V ≤ EV <sub>DD</sub> | <sub>00</sub> ≤ 5.5 V                   | 66            |               | ns   |
|                                            |                  | 2.7 V ≤ EV <sub>DD</sub> | <sub>00</sub> ≤ 5.5 V                   | 66            |               | ns   |
|                                            |                  | 2.4 V ≤ EV <sub>DD</sub> | $2.4~V \leq EV_{DD0} \leq 5.5~V$        |               |               | ns   |
| SIp hold time (from SCKp↑) Note 2          | <b>t</b> KSI1    |                          |                                         | 38            |               | ns   |
| Delay time from SCKp↓ to SOp output Note 3 | tkso1            | C = 30 pF Note           | o 4                                     |               | 50            | ns   |

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SCKp and SOp output lines.

Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3).
  - g: PIM and POM numbers (g = 0, 1, 4, 5, 8, 14)
  - 2. fmck: Serial array unit operation clock frequency
    - (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,
    - n: Channel number (mn = 00 to 03, 10 to 13))

5. The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.4 V  $\leq$  EV<sub>DD0</sub> < 3.3 V and 1.6 V  $\leq$  V<sub>b</sub>  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{1.5}{V_b})}\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **6.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 5 above to calculate the maximum transfer rate under conditions of the customer.

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

**UART** mode connection diagram (during communication at different potential)



## (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (1/3)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter             | Symbol |                                                                      | Conditions                                                                                                | HS (high-speed | d main) Mode | Unit |
|-----------------------|--------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------|--------------|------|
|                       |        |                                                                      |                                                                                                           | MIN.           | MAX.         |      |
| SCKp cycle time       | tkcy1  | tkcy1 ≥ 4/fclk                                                       | $4.0~V \leq EV_{DD0} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0$ $V,$ $C_b = 30~pF,~R_b = 1.4~k\Omega$           | 600            |              | ns   |
|                       |        |                                                                      | $2.7~V \leq EV_{DD0} < 4.0~V,~2.3~V \leq V_b \leq 2.7$ $V,$ $C_b = 30~pF,~R_b = 2.7~k\Omega$              | 1000           |              | ns   |
|                       |        |                                                                      | $2.4~V \leq EV_{DD0} < 3.3~V,~1.6~V \leq V_b \leq 2.0$ $V,$ $C_b = 30~pF,~R_b = 5.5~k\Omega$              | 2300           |              | ns   |
| SCKp high-level width | tкн1   | $4.0 \text{ V} \leq \text{EV}_{DD}$ $C_b = 30 \text{ pF, F}$         | $_{0} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{b} \le 4.0 \text{ V},$ $R_{b} = 1.4 \text{ k}\Omega$ | tксу1/2 - 150  |              | ns   |
|                       |        | $2.7 \text{ V} \leq \text{EV}_{DD}$ $C_b = 30 \text{ pF, F}$         | $_{0}<4.0$ V, 2.3 V $\leq$ V $_{b}\leq$ 2.7 V, $R_{b}=2.7$ k $\Omega$                                     | tkcy1/2 - 340  |              | ns   |
|                       |        | $2.4 \text{ V} \leq \text{EV}_{DD}$<br>$C_b = 30 \text{ pF, F}$      | $_{0} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V,$ $R_{b} = 5.5 \ k\Omega$                              | tkcy1/2 - 916  |              | ns   |
| SCKp low-level width  | tĸL1   | $4.0 \text{ V} \leq \text{EV}_{DD}$ $C_b = 30 \text{ pF, F}$         | $_{0}$ $\leq$ 5.5 V, 2.7 V $\leq$ V $_{b}$ $\leq$ 4.0 V, $R_{b}$ = 1.4 k $\Omega$                         | tксу1/2 - 24   |              | ns   |
|                       |        | $2.7 \text{ V} \leq \text{EV}_{DD}$<br>$C_b = 30 \text{ pF, F}$      | $_{0}$ < 4.0 V, 2.3 V $\leq$ V $_{b}$ $\leq$ 2.7 V, $R_{b}$ = 2.7 k $\Omega$                              | tксү1/2 – 36   |              | ns   |
|                       |        | $2.4 \text{ V} \leq \text{EV}_{DD}$ $C_b = 30 \text{ pF}, \text{ F}$ | $_{0}$ < 3.3 V, 1.6 V $\leq$ V $_{b}$ $\leq$ 2.0 V, $R_{b}$ = 5.5 k $\Omega$                              | tkcy1/2 - 100  |              | ns   |

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (Vpd tolerance (for the 20- to 52-pin products)/EVpd tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed two pages after the next page.)

(4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI0, ANI2 to ANI14, ANI16 to ANI26

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD}0} = \text{EV}_{\text{DD}1} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS}0} = \text{EV}_{\text{SS}1} = 0 \text{ V}, \text{Reference voltage (+)} = \text{V}_{\text{BGR}}^{\text{Note 3}}, \text{Reference voltage (-)} = \text{AV}_{\text{REFM}}^{\text{Note 4}} = 0 \text{ V}, \text{HS (high-speed main) mode)}$ 

| Parameter                                  | Symbol | Conditions       |                                | MIN. | TYP. | MAX.                    | Unit |
|--------------------------------------------|--------|------------------|--------------------------------|------|------|-------------------------|------|
| Resolution                                 | RES    |                  |                                |      | 8    |                         | bit  |
| Conversion time                            | tconv  | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17   |      | 39                      | μS   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±0.60                   | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±2.0                    | LSB  |
| Differential linearity error Note 1        | DLE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±1.0                    | LSB  |
| Analog input voltage                       | Vain   |                  |                                | 0    |      | V <sub>BGR</sub> Note 3 | V    |

- **Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).
  - 2. This value is indicated as a ratio (%FSR) to the full-scale value.
  - 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics.
  - 4. When reference voltage (-) = Vss, the MAX. values are as follows.
    Zero-scale error: Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM.
    Integral linearity error: Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM.
    Differential linearity error: Add ±0.2 LSB to the MAX. value when reference voltage (-) = AVREFM.

### 3.6.2 Temperature sensor/internal reference voltage characteristics

(Ta = -40 to +105°C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, HS (high-speed main) mode)

| Parameter                         | Symbol              | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------------------|----------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | V <sub>TMPS25</sub> | Setting ADS register = 80H, Ta = +25°C             |      | 1.05 |      | V     |
| Internal reference voltage        | V <sub>BGR</sub>    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | ٧     |
| Temperature coefficient           | FVTMPS              | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp                |                                                    | 5    |      |      | μS    |

### 4. PACKAGE DRAWINGS

### 4.1 20-pin Products

R5F1006AASP, R5F1006CASP, R5F1006DASP, R5F1006EASP R5F1016AASP, R5F1016CASP, R5F1016DASP, R5F1016EASP R5F1006ADSP, R5F1006CDSP, R5F1006DDSP, R5F1006EDSP R5F1016ADSP, R5F1016CDSP, R5F1016DDSP, R5F1016EDSP R5F1006AGSP, R5F1006CGSP, R5F1006DGSP, R5F1006EGSP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LSSOP20-0300-0.65 | PLSP0020JC-A | S20MC-65-5A4-3 | 0.12            |



© 2012 Renesas Electronics Corporation. All rights reserved.

R5F100MFAFB, R5F100MGAFB, R5F100MHAFB, R5F100MJAFB, R5F100MKAFB, R5F100MLAFB R5F101MFAFB, R5F101MGAFB, R5F101MHAFB, R5F101MJAFB, R5F101MKAFB, R5F101MLAFB R5F100MFDFB, R5F100MGDFB, R5F100MHDFB, R5F100MJDFB, R5F100MKDFB, R5F100MLDFB R5F101MFDFB, R5F101MGDFB, R5F101MHDFB, R5F101MJDFB, R5F101MKDFB, R5F101MLDFB R5F100MFGFB, R5F100MGGFB, R5F100MHGFB, R5F100MJGFB

| JEITA Package Code   | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|----------------------|--------------|----------------|-----------------|
| P-LFQFP80-12x12-0.50 | PLQP0080KE-A | P80GK-50-8EU-2 | 0.53            |



#### NOTE

Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

©2012 Renesas Electronics Corporation. All rights reserved.