

Welcome to **E-XFL.COM** 

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 48                                                                              |
| Program Memory Size        | 48KB (48K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 4K x 8                                                                          |
| RAM Size                   | 3K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 12x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-LQFP                                                                         |
| Supplier Device Package    | 64-LFQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100ldafb-x0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 1-1. List of Ordering Part Numbers

(5/12)

| Pin     | Package                           | Data    | Fields of   | Ordering Part Number                            |
|---------|-----------------------------------|---------|-------------|-------------------------------------------------|
| count   |                                   | flash   | Application |                                                 |
|         |                                   |         | Note        |                                                 |
| 48 pins | 48-pin plastic                    | Mounted | Α           | R5F100GAAFB#V0, R5F100GCAFB#V0, R5F100GDAFB#V0, |
|         | LFQFP ( $7 \times 7 \text{ mm}$ , |         |             | R5F100GEAFB#V0, R5F100GFAFB#V0, R5F100GGAFB#V0, |
|         | 0.5 mm pitch)                     |         |             | R5F100GHAFB#V0, R5F100GJAFB#V0, R5F100GKAFB#V0, |
|         |                                   |         |             | R5F100GLAFB#V0                                  |
|         |                                   |         |             | R5F100GAAFB#X0, R5F100GCAFB#X0, R5F100GDAFB#X0, |
|         |                                   |         |             | R5F100GEAFB#X0, R5F100GFAFB#X0, R5F100GGAFB#X0, |
|         |                                   |         |             | R5F100GHAFB#X0, R5F100GJAFB#X0, R5F100GKAFB#X0, |
|         |                                   |         |             | R5F100GLAFB#X0                                  |
|         |                                   |         | D           | R5F100GADFB#V0, R5F100GCDFB#V0, R5F100GDDFB#V0, |
|         |                                   |         |             | R5F100GEDFB#V0, R5F100GFDFB#V0, R5F100GGDFB#V0, |
|         |                                   |         |             | R5F100GHDFB#V0, R5F100GJDFB#V0, R5F100GKDFB#V0, |
|         |                                   |         |             | R5F100GLDFB#V0                                  |
|         |                                   |         |             | R5F100GADFB#X0, R5F100GCDFB#X0, R5F100GDDFB#X0, |
|         |                                   |         |             | R5F100GEDFB#X0, R5F100GFDFB#X0, R5F100GGDFB#X0, |
|         |                                   |         |             | R5F100GHDFB#X0, R5F100GJDFB#X0, R5F100GKDFB#X0, |
|         |                                   |         |             | R5F100GLDFB#X0                                  |
|         |                                   |         | G           | R5F100GAGFB#V0, R5F100GCGFB#V0, R5F100GDGFB#V0, |
|         |                                   |         |             | R5F100GEGFB#V0, R5F100GFGFB#V0, R5F100GGGFB#V0, |
|         |                                   |         |             | R5F100GHGFB#V0, R5F100GJGFB#V0                  |
|         |                                   |         |             | R5F100GAGFB#X0, R5F100GCGFB#X0, R5F100GDGFB#X0, |
|         |                                   |         |             | R5F100GEGFB#X0, R5F100GFGFB#X0, R5F100GGGFB#X0, |
|         |                                   |         |             | R5F100GHGFB#X0, R5F100GJGFB#X0                  |
|         |                                   | Not     | Α           | R5F101GAAFB#V0, R5F101GCAFB#V0, R5F101GDAFB#V0, |
|         |                                   | mounted |             | R5F101GEAFB#V0, R5F101GFAFB#V0, R5F101GGAFB#V0, |
|         |                                   |         |             | R5F101GHAFB#V0, R5F101GJAFB#V0, R5F101GKAFB#V0, |
|         |                                   |         |             | R5F101GLAFB#V0                                  |
|         |                                   |         |             | R5F101GAAFB#X0, R5F101GCAFB#X0, R5F101GDAFB#X0, |
|         |                                   |         |             | R5F101GEAFB#X0, R5F101GFAFB#X0, R5F101GGAFB#X0, |
|         |                                   |         |             | R5F101GHAFB#X0, R5F101GJAFB#X0, R5F101GKAFB#X0, |
|         |                                   |         |             | R5F101GLAFB#X0                                  |
|         |                                   |         | D           | R5F101GADFB#V0, R5F101GCDFB#V0, R5F101GDDFB#V0, |
|         |                                   |         |             | R5F101GEDFB#V0, R5F101GFDFB#V0, R5F101GGDFB#V0, |
|         |                                   |         |             | R5F101GHDFB#V0, R5F101GJDFB#V0, R5F101GKDFB#V0, |
|         |                                   |         |             | R5F101GLDFB#V0                                  |
|         |                                   |         |             | R5F101GADFB#X0, R5F101GCDFB#X0, R5F101GDDFB#X0, |
|         |                                   |         |             | R5F101GEDFB#X0, R5F101GFDFB#X0, R5F101GGDFB#X0, |
| 1       |                                   |         |             | R5F101GHDFB#X0, R5F101GJDFB#X0, R5F101GKDFB#X0, |
|         |                                   |         |             | R5F101GLDFB#X0                                  |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.

### 1.3.4 30-pin products

• 30-pin plastic LSSOP (7.62 mm (300), 0.65 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

### 1.3.6 36-pin products

• 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch)



|   | Α                         | В                              | С                                                 | D                                                     | E                               | F                   |   |
|---|---------------------------|--------------------------------|---------------------------------------------------|-------------------------------------------------------|---------------------------------|---------------------|---|
| 6 | P60/SCLA0                 | V <sub>DD</sub>                | P121/X1                                           | P122/X2/EXCLK                                         | P137/INTP0                      | P40/TOOL0           | 6 |
| 5 | P62                       | P61/SDAA0                      | Vss                                               | REGC                                                  | RESET                           | P120/ANI19          | 5 |
| 4 | P72/SO21                  | P71/SI21/<br>SDA21             | P14/RxD2/SI20/<br>SDA20/(SCLA0)<br>/(TI03)/(TO03) | P31/TI03/TO03/<br>INTP4/<br>PCLBUZ0                   | P00/TI00/TxD1                   | P01/TO00/RxD1       | 4 |
| 3 | P50/INTP1/<br>SI11/SDA11  | P70/SCK21/<br>SCL21            | P15/PCLBUZ1/<br>SCK20/SCL20/<br>(TI02)/(TO02)     | P22/ANI2                                              | P20/ANI0/<br>AV <sub>REFP</sub> | P21/ANI1/<br>AVREFM | 3 |
| 2 | P30/INTP3/<br>SCK11/SCL11 | P16/TI01/TO01/<br>INTP5/(RxD0) | P12/SO00/<br>TxD0/TOOLTxD<br>/(TI05)/(TO05)       | P11/SI00/RxD0/<br>TOOLRxD/<br>SDA00/(TI06)/<br>(TO06) | P24/ANI4                        | P23/ANI3            | 2 |
| 1 | P51/INTP2/<br>SO11        | P17/Tl02/TO02/<br>(TxD0)       | P13/TxD2/<br>SO20/(SDAA0)/<br>(TI04)/(TO04)       | P10/SCK00/<br>SCL00/(TI07)/<br>(T007)                 | P147/ANI18                      | P25/ANI5            | 1 |
|   | Α                         | В                              | С                                                 | D                                                     | F                               | F                   |   |

Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

### 1.5.12 80-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

[80-pin, 100-pin, 128-pin products]

Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

(1/2)

|                          | Itam                                         | 90                                                                                                                                                                                                                                                                                                                                                                   | nin                                                                                 | 100                                                                                                                                             | nin                                                    | 100                          | (1/Z)                                        |  |  |  |
|--------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------|----------------------------------------------|--|--|--|
|                          | Item                                         | 80-<br>R5F100Mx                                                                                                                                                                                                                                                                                                                                                      | R5F101Mx                                                                            | R5F100Px                                                                                                                                        | -pin<br>R5F101Px                                       | 128<br>R5F100Sx              | R5F101Sx                                     |  |  |  |
| Code flash me            | emory (KB)                                   |                                                                                                                                                                                                                                                                                                                                                                      | 512                                                                                 |                                                                                                                                                 | o 512                                                  |                              | o 512                                        |  |  |  |
| Data flash me            | - , ,                                        | 8                                                                                                                                                                                                                                                                                                                                                                    | =                                                                                   | 8                                                                                                                                               | =                                                      | 8                            | =                                            |  |  |  |
| RAM (KB)                 |                                              | 8 to 3                                                                                                                                                                                                                                                                                                                                                               | 2 Note 1                                                                            | 8 to 3                                                                                                                                          | 2 Note 1                                               | 16 to 3                      | 32 Note 1                                    |  |  |  |
| Address spac             | е                                            | 1 MB                                                                                                                                                                                                                                                                                                                                                                 |                                                                                     | 1                                                                                                                                               |                                                        |                              |                                              |  |  |  |
| Main system clock        | High-speed system clock                      | HS (High-speed<br>HS (High-speed<br>LS (Low-speed                                                                                                                                                                                                                                                                                                                    | I main) mode: 1<br>I main) mode: 1<br>main) mode: 1                                 | external main sys<br>to 20 MHz (V <sub>DD</sub> =<br>to 16 MHz (V <sub>DD</sub> =<br>to 8 MHz (V <sub>DD</sub> =<br>to 4 MHz (V <sub>DD</sub> = | = 2.7 to 5.5 V),<br>= 2.4 to 5.5 V),<br>1.8 to 5.5 V), | (EXCLK)                      |                                              |  |  |  |
|                          | High-speed on-chip oscillator                | HS (High-speed main) mode: 1 to 32 MHz (V <sub>DD</sub> = 2.7 to 5.5 V), HS (High-speed main) mode: 1 to 16 MHz (V <sub>DD</sub> = 2.4 to 5.5 V), LS (Low-speed main) mode: 1 to 8 MHz (V <sub>DD</sub> = 1.8 to 5.5 V), LV (Low-voltage main) mode: 1 to 4 MHz (V <sub>DD</sub> = 1.6 to 5.5 V)  XT1 (crystal) oscillation, external subsystem clock input (EXCLKS) |                                                                                     |                                                                                                                                                 |                                                        |                              |                                              |  |  |  |
| Subsystem cl             | ock                                          | XT1 (crystal) os<br>32.768 kHz                                                                                                                                                                                                                                                                                                                                       | cillation, externa                                                                  | l subsystem cloc                                                                                                                                | k input (EXCLKS                                        | 5)                           |                                              |  |  |  |
| Low-speed or             | n-chip oscillator                            | 15 kHz (TYP.)                                                                                                                                                                                                                                                                                                                                                        |                                                                                     |                                                                                                                                                 |                                                        |                              |                                              |  |  |  |
| General-purpose register |                                              | (8-bit register × 8) × 4 banks                                                                                                                                                                                                                                                                                                                                       |                                                                                     |                                                                                                                                                 |                                                        |                              |                                              |  |  |  |
| Minimum insti            | Minimum instruction execution time           |                                                                                                                                                                                                                                                                                                                                                                      | 0.03125 $\mu$ s (High-speed on-chip oscillator: f <sub>IH</sub> = 32 MHz operation) |                                                                                                                                                 |                                                        |                              |                                              |  |  |  |
|                          |                                              | 0.05 μs (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                                                                                                                                                |                                                                                     |                                                                                                                                                 |                                                        |                              |                                              |  |  |  |
|                          |                                              | 30.5 <i>μ</i> s (Subsys                                                                                                                                                                                                                                                                                                                                              | stem clock: fsub =                                                                  | = 32.768 kHz ope                                                                                                                                | ration)                                                |                              |                                              |  |  |  |
| Instruction se           | t                                            | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul>                                                                                                              |                                                                                     |                                                                                                                                                 |                                                        |                              |                                              |  |  |  |
| I/O port                 | Total                                        | 7                                                                                                                                                                                                                                                                                                                                                                    | '4                                                                                  | 9                                                                                                                                               | 92                                                     | 1                            | 20                                           |  |  |  |
|                          | CMOS I/O                                     | (N-ch O.D. I/O                                                                                                                                                                                                                                                                                                                                                       | 64<br>[EV <sub>DD</sub> withstand<br>e]: 21)                                        | (N-ch O.D. I/O                                                                                                                                  | 32<br>[EV <sub>DD</sub> withstand<br>je]: 24)          | (N-ch O.D. I/O               | 10<br>[EV <sub>DD</sub> withstand<br>e]: 25) |  |  |  |
|                          | CMOS input                                   | !                                                                                                                                                                                                                                                                                                                                                                    | 5                                                                                   |                                                                                                                                                 | 5                                                      |                              | 5                                            |  |  |  |
|                          | CMOS output                                  |                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                   |                                                                                                                                                 | 1                                                      |                              | 1                                            |  |  |  |
|                          | N-ch O.D. I/O<br>(withstand voltage: 6<br>V) |                                                                                                                                                                                                                                                                                                                                                                      | 4                                                                                   |                                                                                                                                                 | 4                                                      |                              | 4                                            |  |  |  |
| Timer                    | 16-bit timer                                 | 12 cha                                                                                                                                                                                                                                                                                                                                                               | annels                                                                              | 12 cha                                                                                                                                          | annels                                                 | 16 cha                       | annels                                       |  |  |  |
|                          | Watchdog timer                               | 1 cha                                                                                                                                                                                                                                                                                                                                                                | ınnel                                                                               | 1 cha                                                                                                                                           | annel                                                  | 1 cha                        | annel                                        |  |  |  |
|                          | Real-time clock (RTC)                        | 1 cha                                                                                                                                                                                                                                                                                                                                                                | nnel                                                                                | 1 cha                                                                                                                                           | annel                                                  | 1 cha                        | annel                                        |  |  |  |
|                          | 12-bit interval timer (IT)                   | 1 cha                                                                                                                                                                                                                                                                                                                                                                | nnel                                                                                | 1 cha                                                                                                                                           | annel                                                  | 1 cha                        | annel                                        |  |  |  |
|                          | Timer output                                 | 12 channels<br>(PWM outputs:                                                                                                                                                                                                                                                                                                                                         | 10 Note 2)                                                                          | 12 channels<br>(PWM outputs:                                                                                                                    | 10 Note 2)                                             | 16 channels<br>(PWM outputs: | 14 <sup>Note 2</sup> )                       |  |  |  |
|                          | RTC output                                   | 1 channel • 1 Hz (subsyst                                                                                                                                                                                                                                                                                                                                            | em clock: fsub =                                                                    | 32.768 kHz)                                                                                                                                     |                                                        |                              |                                              |  |  |  |

**Notes 1.** The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xJ, R5F101xJ (x = M, P): Start address FAF00H R5F100xL, R5F101xL (x = M, P, S): Start address F7F00H

For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944).

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$  (3/5)

| Items                  | Symbol           | Conditions                                                                                                                                                               |                                                                              | MIN.                 | TYP.            | MAX.                 | Unit |
|------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------|-----------------|----------------------|------|
| Input voltage,<br>high | V <sub>IH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 |                                                                              | 0.8EVDD0             |                 | EV <sub>DD0</sub>    | V    |
|                        | V <sub>IH2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                            | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                           | 2.2                  |                 | EV <sub>DD0</sub>    | V    |
|                        |                  | P80, P81, P142, P143                                                                                                                                                     | TTL input buffer $3.3 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$ | 2.0                  |                 | EV <sub>DD0</sub>    | V    |
|                        |                  |                                                                                                                                                                          | TTL input buffer 1.6 V ≤ EV <sub>DD0</sub> < 3.3 V                           | 1.5                  |                 | EV <sub>DD0</sub>    | V    |
|                        | V <sub>IH3</sub> | P20 to P27, P150 to P156                                                                                                                                                 |                                                                              | 0.7V <sub>DD</sub>   |                 | V <sub>DD</sub>      | ٧    |
|                        | V <sub>IH4</sub> | P60 to P63                                                                                                                                                               |                                                                              | 0.7EV <sub>DD0</sub> |                 | 6.0                  | ٧    |
|                        | V <sub>IH5</sub> | P121 to P124, P137, EXCLK, EXCL                                                                                                                                          | 0.8V <sub>DD</sub>                                                           |                      | V <sub>DD</sub> | ٧                    |      |
| Input voltage,<br>low  | V <sub>IL1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | ,                                                                            | 0                    |                 | 0.2EV <sub>DD0</sub> | V    |
|                        | V <sub>IL2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                            | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                           | 0                    |                 | 0.8                  | V    |
|                        |                  | P80, P81, P142, P143                                                                                                                                                     | TTL input buffer 3.3 V ≤ EV <sub>DD0</sub> < 4.0 V                           | 0                    |                 | 0.5                  | V    |
|                        |                  |                                                                                                                                                                          | TTL input buffer 1.6 V ≤ EV <sub>DD0</sub> < 3.3 V                           | 0                    |                 | 0.32                 | V    |
|                        | VIL3             | P20 to P27, P150 to P156                                                                                                                                                 |                                                                              | 0                    |                 | 0.3V <sub>DD</sub>   | ٧    |
|                        | V <sub>IL4</sub> | P60 to P63                                                                                                                                                               |                                                                              | 0                    |                 | 0.3EV <sub>DD0</sub> | ٧    |
|                        | V <sub>IL5</sub> | P121 to P124, P137, EXCLK, EXCL                                                                                                                                          | KS, RESET                                                                    | 0                    |                 | 0.2V <sub>DD</sub>   | ٧    |

Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 is EV<sub>DD0</sub>, even in the N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

### (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products

## (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (1/2)

| Parameter         | Symbol           |                        |                                            | Conditions                                 |                      |                         | MIN. | TYP.       | MAX. | Unit |
|-------------------|------------------|------------------------|--------------------------------------------|--------------------------------------------|----------------------|-------------------------|------|------------|------|------|
| Supply            | I <sub>DD1</sub> | ' '                    |                                            | fin = 32 MHz <sup>Note 3</sup>             | Basic                | V <sub>DD</sub> = 5.0 V |      | 2.3        |      | mA   |
| Current<br>Note 1 |                  | mode                   | speed main)<br>mode Note 5                 |                                            | operation            | V <sub>DD</sub> = 3.0 V |      | 2.3        |      | mA   |
|                   |                  |                        | modo                                       |                                            | Nomal                | V <sub>DD</sub> = 5.0 V |      | 5.2        | 8.5  | mA   |
|                   |                  |                        |                                            |                                            | operation            | V <sub>DD</sub> = 3.0 V |      | 5.2        | 8.5  | mA   |
|                   |                  |                        |                                            | fin = 24 MHz Note 3                        | Nomal                | V <sub>DD</sub> = 5.0 V |      | 4.1        | 6.6  | mA   |
|                   |                  |                        |                                            |                                            | operation            | V <sub>DD</sub> = 3.0 V |      | 4.1        | 6.6  | mA   |
|                   |                  |                        |                                            | fin = 16 MHz <sup>Note 3</sup>             | Normal               | V <sub>DD</sub> = 5.0 V |      | 3.0        | 4.7  | mA   |
|                   |                  |                        |                                            |                                            | operation            | V <sub>DD</sub> = 3.0 V |      | 3.0        | 4.7  | mA   |
|                   |                  |                        | LS (low-<br>speed main)<br>mode Note 5     | f <sub>IH</sub> = 8 MHz <sup>Note 3</sup>  | Normal               | V <sub>DD</sub> = 3.0 V |      | 1.3        | 2.1  | mA   |
|                   |                  |                        |                                            |                                            | operation            | V <sub>DD</sub> = 2.0 V |      | 1.3        | 2.1  | mA   |
|                   |                  |                        | LV (low-                                   | fin = 4 MHz Note 3                         | Nomal                | V <sub>DD</sub> = 3.0 V |      | 1.3        | 1.8  | mA   |
|                   |                  |                        | voltage<br>main) mode                      |                                            | operation            | V <sub>DD</sub> = 2.0 V |      | 1.3        | 1.8  | mA   |
|                   |                  |                        | HS (high-                                  | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Nomal                | Square wave input       |      | 3.4        | 5.5  | mA   |
|                   |                  |                        | speed main)<br>mode Note 5                 | V <sub>DD</sub> = 5.0 V                    | operation            | Resonator connection    |      | 3.6        | 5.7  | mA   |
|                   |                  | mode ******            | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal                                     | Square wave input    |                         | 3.4  | 5.5        | mA   |      |
|                   |                  |                        | V <sub>DD</sub> = 3.0 V                    | operation                                  | Resonator connection |                         | 3.6  | 5.7        | mA   |      |
|                   |                  |                        | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal                                     | Square wave input    |                         | 2.1  | 3.2        | mA   |      |
|                   |                  |                        | LS (low-<br>speed main)<br>mode Note 5     | V <sub>DD</sub> = 5.0 V                    | operation            | Resonator connection    |      | 2.1        | 3.2  | mA   |
|                   |                  |                        |                                            | $f_{MX} = 10 \text{ MHz}^{Note 2},$        | Nomal                | Square wave input       |      | 2.1        | 3.2  | mA   |
|                   |                  |                        |                                            | V <sub>DD</sub> = 3.0 V                    | operation            | Resonator connection    |      | 2.1        | 3.2  | mA   |
|                   |                  |                        |                                            | $f_{MX} = 8 MHz^{Note 2},$                 | Normal               | Square wave input       |      | 1.2        | 2.0  | mA   |
|                   |                  |                        |                                            | V <sub>DD</sub> = 3.0 V                    | operation<br>Normal  | Resonator connection    |      | 1.2        | 2.0  | mA   |
|                   |                  |                        |                                            | $f_{MX} = 8 MHz^{Note 2}$                  |                      | Square wave input       |      | 1.2        | 2.0  | mA   |
|                   |                  |                        |                                            | V <sub>DD</sub> = 2.0 V                    | operation            | Resonator connection    |      | 1.2        | 2.0  | mA   |
|                   |                  |                        | Subsystem                                  | fsub = 32.768 kHz                          | Nomal                | Square wave input       |      | 4.8        | 5.9  | μA   |
|                   |                  |                        | clock<br>operation                         | T <sub>A</sub> = -40°C                     | operation            | Resonator connection    |      | 4.9        | 6.0  | μΑ   |
|                   |                  |                        |                                            | fsub = 32.768 kHz                          | Normal               | Square wave input       |      | 4.9        | 5.9  | μΑ   |
|                   |                  |                        |                                            | T <sub>A</sub> = +25°C                     | operation            | Resonator connection    |      | 5.0        | 6.0  | μΑ   |
|                   |                  |                        |                                            | fsuB = 32.768 kHz                          | Normal               | Square wave input       |      | 5.0        | 7.6  | μΑ   |
|                   |                  |                        |                                            | Note 4                                     | operation            | Resonator connection    |      | 5.1        | 7.7  | μΑ   |
|                   |                  |                        |                                            | T <sub>A</sub> = +50°C                     | Nies 1               | 0                       |      | <b>5</b> 0 | 0.0  |      |
|                   |                  |                        |                                            | fsub = 32.768 kHz                          | Normal<br>operation  | Square wave input       |      | 5.2        | 9.3  | μA   |
|                   |                  |                        |                                            | T <sub>A</sub> = +70°C                     | operation            | Resonator connection    |      | 5.3        | 9.4  | μΑ   |
|                   |                  |                        | fs                                         | fsub = 32.768 kHz                          | Normal operation     | Square wave input       |      | 5.7        | 13.3 | μA   |
|                   |                  | T <sub>A</sub> = +85°C | υρειαιιστ                                  | Resonator connection                       |                      | 5.8                     | 13.4 | μA         |      |      |

(Notes and Remarks are listed on the next page.)

- Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$   $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 16 \text{ MHz}$ LS (low-speed main) mode:  $1.8 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 8 \text{ MHz}$ 

LS (low-speed main) mode: 1.8 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V@1 MHz to 4 MHz

- **8.** Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C

- Notes 1. Total current flowing into VDD, EVDDD, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDD, and EVDD1, or Vss, EVSSD, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - **4.** When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$   $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 16 \text{ MHz}$  LS (low-speed main) mode:  $1.8 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 8 \text{ MHz}$  LV (low-voltage main) mode:  $1.6 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 4 \text{ MHz}$ 

- **8.** Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$

3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV<sub>DD0</sub> < 4.0 V and 2.3 V  $\leq$  V<sub>b</sub>  $\leq$  2.7 V

$$\label{eq:maximum transfer rate} \text{Maximum transfer rate} = \frac{1}{\{-C_b \times R_b \times \text{ln } (1 - \frac{2.0}{V_b})\} \times 3} \text{ [bps]}$$

$$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.0}{V_b})}\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.
- 5. Use it with  $EV_{DD0} \ge V_b$ .
- **6.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  EV<sub>DD0</sub> < 3.3 V and 1.6 V  $\leq$  V<sub>b</sub>  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times ln \ (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer.

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

**UART** mode connection diagram (during communication at different potential)





## (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (1/3)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter             | Symbol                                                        |                                                                                                                     | Conditions                                                                                                                                      | HS (hig          | h-speed<br>Mode | LS (low          | r-speed<br>Mode |                  | -voltage<br>Mode | Unit |
|-----------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|------------------|-----------------|------------------|------------------|------|
|                       |                                                               |                                                                                                                     |                                                                                                                                                 | MIN.             | MAX.            | MIN.             | MAX.            | MIN.             | MAX.             |      |
| SCKp cycle time       | tkcy1                                                         | tkcy1 ≥ 4/fclk                                                                                                      | $\begin{split} 4.0 & \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b = 30 & \ pF, \ R_b = 1.4 \ k\Omega \end{split}$ | 300              |                 | 1150             |                 | 1150             |                  | ns   |
|                       |                                                               |                                                                                                                     | $\begin{split} 2.7 \ V & \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V & \leq V_b \leq 2.7 \ V, \\ C_b & = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$    | 500              |                 | 1150             |                 | 1150             |                  | ns   |
|                       |                                                               |                                                                                                                     | $\begin{aligned} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V^{Note}, \end{aligned}$                                     | 1150             |                 | 1150             |                 | 1150             |                  | ns   |
| SCKp high-level width | 2                                                             | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq$ $C_{b} = 30 \text{ pF},$                 | 4.0 V,                                                                                                                                          | tксү1/2 –<br>75  |                 | tксү1/2 –<br>75  |                 | tксу1/2 —<br>75  |                  | ns   |
|                       |                                                               | $2.7 \text{ V} \le \text{EV}_{DD}$<br>$2.3 \text{ V} \le \text{V}_{b} \le$<br>$C_{b} = 30 \text{ pF},$              | 00 < 4.0 V,<br>2.7 V,                                                                                                                           | tксу1/2 —<br>170 |                 | tксу1/2 —<br>170 |                 | tксу1/2 —<br>170 |                  | ns   |
|                       |                                                               | $1.8 \text{ V} \le \text{EV}_{DD}$ $1.6 \text{ V} \le \text{V}_{b} \le \text{C}_{b} = 30 \text{ pF},$               | 00 < 3.3 V,<br>2.0 V <sup>Note</sup> ,                                                                                                          | tксү1/2 –<br>458 |                 | tксү1/2 –<br>458 |                 | tксү1/2 –<br>458 |                  | ns   |
| SCKp low-level width  | t <sub>KL1</sub>                                              | $ 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, $ $ 2.7 \ V \leq V_b \leq 4.0 \ V, $                                          |                                                                                                                                                 | tксу1/2 —<br>12  |                 | tксү1/2 —<br>50  |                 | tксү1/2 —<br>50  |                  | ns   |
|                       | 2.7 V ≤ E<br>2.3 V ≤ V<br>Cb = 30 p<br>1.8 V ≤ E<br>1.6 V ≤ V | $C_b = 30 \text{ pF},$ $2.7 \text{ V} \leq \text{EVor}$ $2.3 \text{ V} \leq \text{V}_b \leq$ $C_b = 30 \text{ pF},$ | 00 < 4.0 V,<br>2.7 V,                                                                                                                           | tксү1/2 —<br>18  |                 | tксү1/2 —<br>50  |                 | tксү1/2 —<br>50  |                  | ns   |
|                       |                                                               | $1.8 \text{ V} \leq \text{EV}_{DD}$ $1.6 \text{ V} \leq \text{V}_{b} \leq$ $C_{b} = 30 \text{ pF},$                 | 00 < 3.3 V,<br>2.0 V <sup>Note</sup> ,                                                                                                          | tксү1/2 —<br>50  |                 | tксү1/2 –<br>50  |                 | tксу1/2 —<br>50  |                  | ns   |

Note Use it with  $EV_{DD0} \ge V_b$ .

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed two pages after the next page.)

### CSI mode connection diagram (during communication at different potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage
  - **2.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number , n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)
  - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00))
  - **4.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

### 3.3 DC Characteristics

### 3.3.1 Pin characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (1/5)$ 

| Items                                  | Symbol | Conditions                                                                                                                                                                                                |                                                             | MIN. | TYP. | MAX.                   | Unit |
|----------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|------|------------------------|------|
| Output current, high <sup>Note 1</sup> | Іон1   | Per pin for P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47, P50 to P57, P64<br>to P67, P70 to P77, P80 to P87, P90 to<br>P97, P100 to P106,<br>P110 to P117, P120, P125 to P127,<br>P130, P140 to P147 | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                           |      |      | -3.0 Note 2            | mA   |
|                                        |        | P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to P145                                                                                                                                       | $4.0~V \leq EV_{DD0} \leq 5.5~V$                            |      |      | -30.0                  | mA   |
|                                        |        |                                                                                                                                                                                                           | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V}$  |      |      | -10.0                  | mA   |
|                                        |        |                                                                                                                                                                                                           | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ |      |      | -5.0                   | mA   |
|                                        |        | Total of P05, P06, P10 to P17, P30, P31, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100, P101, P110 to P117, P146, P147 (When duty ≤ 70% Note 3)                                        |                                                             |      |      | -30.0                  | mA   |
|                                        |        |                                                                                                                                                                                                           | $2.7~V \leq EV_{DD0} < 4.0~V$                               |      |      | -19.0                  | mA   |
|                                        |        |                                                                                                                                                                                                           | 2.4 V ≤ EVDD0 < 2.7 V                                       |      |      | -10.0                  | mA   |
|                                        |        | Total of all pins (When duty $\leq 70\%^{\text{Note 3}}$ )                                                                                                                                                | $2.4~V \le EV_{DD0} \le 5.5~V$                              |      |      | -60.0                  | mA   |
|                                        | Іон2   | Per pin for P20 to P27, P150 to P156                                                                                                                                                                      | $2,4~V \leq V_{DD} \leq 5.5~V$                              |      |      | -0.1 <sup>Note 2</sup> | mA   |
|                                        |        | Total of all pins (When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                                                    | $2.4~V \leq V_{DD} \leq 5.5~V$                              |      |      | -1.5                   | mA   |

- **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the EV<sub>DD0</sub>, EV<sub>DD1</sub>, V<sub>DD</sub> pins to an output pin.
  - 2. Do not exceed the total current value.
  - **3.** Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(IOH \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and  $I_{OH} = -10.0$  mA

Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \cong -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

### 3.3.2 Supply current characteristics

# (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (Ta = -40 to +105°C, 2.4 V $\leq$ EVDD0 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = 0 V) (1/2)

| Parameter      | Symbol           |                |                            | Conditions                                 |                  |                         | MIN. | TYP. | MAX. | Unit |
|----------------|------------------|----------------|----------------------------|--------------------------------------------|------------------|-------------------------|------|------|------|------|
| Supply current | I <sub>DD1</sub> | Operating mode | HS (high-<br>speed main)   | fih = 32 MHz <sup>Note 3</sup>             | Basic operatio   | V <sub>DD</sub> = 5.0 V |      | 2.1  |      | mA   |
| Note 1         |                  | mode           | mode Note 5                |                                            | n                | V <sub>DD</sub> = 3.0 V |      | 2.1  |      | mA   |
|                |                  |                |                            |                                            | Normal           | V <sub>DD</sub> = 5.0 V |      | 4.6  | 7.5  | mA   |
|                |                  |                |                            |                                            | operatio<br>n    | V <sub>DD</sub> = 3.0 V |      | 4.6  | 7.5  | mA   |
|                |                  |                |                            | fin = 24 MHz Note 3                        | Normal           | V <sub>DD</sub> = 5.0 V |      | 3.7  | 5.8  | mA   |
|                |                  |                |                            |                                            | operatio<br>n    | V <sub>DD</sub> = 3.0 V |      | 3.7  | 5.8  | mA   |
|                |                  |                |                            | fih = 16 MHz <sup>Note 3</sup>             | Normal           | V <sub>DD</sub> = 5.0 V |      | 2.7  | 4.2  | mA   |
|                |                  |                |                            |                                            | operatio<br>n    | V <sub>DD</sub> = 3.0 V |      | 2.7  | 4.2  | mA   |
|                |                  |                | HS (high-                  | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal           | Square wave input       |      | 3.0  | 4.9  | mA   |
|                |                  |                | speed main)<br>mode Note 5 | $V_{DD} = 5.0 \text{ V}$                   | operatio<br>n    | Resonator connection    |      | 3.2  | 5.0  | mA   |
|                |                  |                |                            | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal           | Square wave input       |      | 3.0  | 4.9  | mA   |
|                |                  |                |                            | $V_{DD} = 3.0 \text{ V}$                   | operatio<br>n    | Resonator connection    |      | 3.2  | 5.0  | mA   |
|                |                  |                |                            | $f_{MX} = 10 \text{ MHz}^{Note 2},$        | Normal           | Square wave input       |      | 1.9  | 2.9  | mA   |
|                |                  |                |                            | n                                          | operatio<br>n    | Resonator connection    |      | 1.9  | 2.9  | mA   |
|                |                  |                |                            | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal           | Square wave input       |      | 1.9  | 2.9  | mA   |
|                |                  |                | clock                      | $V_{DD} = 3.0 \text{ V}$                   | operatio<br>n    | Resonator connection    |      | 1.9  | 2.9  | mA   |
|                |                  |                |                            | fsuв = 32.768 kHz                          | Normal operation | Square wave input       |      | 4.1  | 4.9  | μΑ   |
|                |                  |                |                            | Note 4 $T_A = -40^{\circ}C$                |                  | Resonator connection    |      | 4.2  | 5.0  | μΑ   |
|                |                  |                |                            | fsub = 32.768 kHz                          | Normal           | Square wave input       |      | 4.1  | 4.9  | μΑ   |
|                |                  |                |                            | T <sub>A</sub> = +25°C                     | operatio<br>n    | Resonator connection    |      | 4.2  | 5.0  | μΑ   |
|                |                  |                |                            | fsuв = 32.768 kHz                          | Normal           | Square wave input       |      | 4.2  | 5.5  | μΑ   |
|                |                  |                |                            | Note 4 $T_A = +50^{\circ}C$                | operatio<br>n    | Resonator connection    |      | 4.3  | 5.6  | μΑ   |
|                |                  |                |                            | fsuв = 32.768 kHz                          | Normal           | Square wave input       |      | 4.3  | 6.3  | μΑ   |
|                |                  |                |                            | Note 4 $T_A = +70^{\circ}C$                | operatio<br>n    | Resonator connection    |      | 4.4  | 6.4  | μА   |
|                |                  |                |                            | fsuB = 32.768 kHz                          | Normal           | Square wave input       |      | 4.6  | 7.7  | μΑ   |
|                |                  |                |                            | Note 4 $T_A = +85^{\circ}C$                | operation        | Resonator connection    |      | 4.7  | 7.8  | μА   |
|                |                  |                |                            | fsus = 32.768 kHz                          | Normal           | Square wave input       |      | 6.9  | 19.7 | μΑ   |
|                |                  |                | 1                          | Note 4 $T_A = +105^{\circ}C$               | operation        | Resonator connection    |      | 7.0  | 19.8 | μΑ   |

(Notes and Remarks are listed on the next page.)

- **6.** Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter is in operation.
- 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
- 8. Current flowing only during data flash rewrite.
- **9.** Current flowing only during self programming.
- 10. For shift time to the SNOOZE mode, see 18.3.3 SNOOZE mode in the RL78/G13 User's Manual.
- Remarks 1. fil: Low-speed on-chip oscillator clock frequency
  - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 3. fclk: CPU/peripheral hardware clock frequency
  - **4.** Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



## CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

**2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

## (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (1/2) (T<sub>A</sub> = -40 to +105°C, 2.4 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V)

| Parameter                 | Symbol | Conditions                                                                                                                                                                                                                                  |      | speed main)<br>ode | Unit |
|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|
|                           |        |                                                                                                                                                                                                                                             | MIN. | MAX.               |      |
| SCLr clock frequency      | fscL   | $\begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$                                                                                            |      | 400 Note 1         | kHz  |
|                           |        | $\begin{aligned} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$                                                                                               |      | 400 Note 1         | kHz  |
|                           |        | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $                                                                                  |      | 100 Note 1         | kHz  |
|                           |        | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V},$ $2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$                                       |      | 100 Note 1         | kHz  |
|                           |        | $\begin{aligned} &2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{aligned}$                                                                                       |      | 100 Note 1         | kHz  |
| Hold time when SCLr = "L" | tLOW   | $\begin{aligned} 4.0 & \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b = 50 & \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$                                                                                         | 1200 |                    | ns   |
|                           |        | $\begin{split} 2.7 \ V & \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V & \leq V_b \leq 2.7 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                                                                | 1200 |                    | ns   |
|                           |        | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $                                                                                  | 4600 |                    | ns   |
|                           |        | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V},$ $2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$                                       | 4600 |                    | ns   |
|                           |        | $2.4 \ V \leq EV_{DD0} < 3.3 \ V,$ $1.6 \ V \leq V_b \leq 2.0 \ V,$ $C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega$                                                                                                                                 | 4650 |                    | ns   |
| Hold time when SCLr = "H" | tнівн  | $\begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$                                                                                            | 620  |                    | ns   |
|                           |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ $C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$                                           | 500  |                    | ns   |
|                           |        | $\begin{aligned} &4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.8 \text{ k}\Omega \end{aligned}$ | 2700 |                    | ns   |
|                           |        | $\begin{aligned} 2.7 & \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{aligned}$   | 2400 |                    | ns   |
|                           |        | $2.4 \ V \leq EV_{DD0} < 3.3 \ V,$ $1.6 \ V \leq V_b \leq 2.0 \ V,$ $C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega$                                                                                                                                 | 1830 |                    | ns   |

( ${f Notes}$  and  ${f Caution}$  are listed on the next page, and  ${f Remarks}$  are listed on the page after the next page.)

## 3.6 Analog Characteristics

### 3.6.1 A/D converter characteristics

Classification of A/D converter characteristics

|                            |                                | Reference Voltage           |                                          |
|----------------------------|--------------------------------|-----------------------------|------------------------------------------|
|                            | Reference voltage (+) = AVREFP | Reference voltage (+) = VDD | Reference voltage (+) = V <sub>BGR</sub> |
| Input channel              | Reference voltage (–) = AVREFM | Reference voltage (-) = Vss | Reference voltage (–) = AVREFM           |
| ANI0 to ANI14              | Refer to <b>3.6.1 (1)</b> .    | Refer to <b>3.6.1 (3)</b> . | Refer to <b>3.6.1 (4)</b> .              |
| ANI16 to ANI26             | Refer to <b>3.6.1 (2)</b> .    |                             |                                          |
| Internal reference voltage | Refer to <b>3.6.1 (1)</b> .    |                             | -                                        |
| Temperature sensor output  |                                |                             |                                          |
| voltage                    |                                |                             |                                          |

(1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage

(TA = -40 to +105°C, 2.4 V  $\leq$  AVREFP  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                              | Symbol                                                                           | Condition                                                                                   | าร                                                                                | MIN.   | TYP.        | MAX.           | Unit |  |
|----------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------|-------------|----------------|------|--|
| Resolution                             | RES                                                                              |                                                                                             |                                                                                   | 8      |             | 10             | bit  |  |
| Overall error <sup>Note 1</sup>        | AINL                                                                             | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                            | 2.4 V ≤ AVREFP ≤ 5.5 V                                                            |        | 1.2         | ±3.5           | LSB  |  |
| Conversion time                        | tconv                                                                            | 10-bit resolution                                                                           | $3.6~V \leq V_{DD} \leq 5.5~V$                                                    | 2.125  |             | 39             | μs   |  |
|                                        |                                                                                  | Target pin: ANI2 to ANI14                                                                   | $2.7~V \leq V_{DD} \leq 5.5~V$                                                    | 3.1875 |             | 39             | μS   |  |
|                                        |                                                                                  |                                                                                             | $2.4~V \leq V_{DD} \leq 5.5~V$                                                    | 17     |             | 39             | μs   |  |
|                                        |                                                                                  | 10-bit resolution Target pin: Internal reference                                            | $3.6~V \leq V_{DD} \leq 5.5~V$                                                    | 2.375  |             | 39             | μs   |  |
|                                        |                                                                                  |                                                                                             | $2.7~V \leq V_{DD} \leq 5.5~V$                                                    | 3.5625 |             | 39             | μs   |  |
|                                        | voltage, and temperature<br>sensor output voltage (HS<br>(high-speed main) mode) | $2.4~V \leq V \text{DD} \leq 5.5~V$                                                         | 17                                                                                |        | 39          | μs             |      |  |
| Zero-scale error <sup>Notes 1, 2</sup> | Ezs                                                                              | 10-bit resolution<br>AVREFP = VDD Note 3                                                    | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$               |        |             | ±0.25          | %FSR |  |
| Full-scale error <sup>Notes 1, 2</sup> | Ers                                                                              | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                            | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$               |        |             | ±0.25          | %FSR |  |
| Integral linearity error               | ILE                                                                              | 10-bit resolution AVREFP = VDD Note 3                                                       | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$               |        |             | ±2.5           | LSB  |  |
| Differential linearity error           | DLE                                                                              | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                            | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$               |        |             | ±1.5           | LSB  |  |
| Analog input voltage                   | Vain                                                                             | ANI2 to ANI14                                                                               |                                                                                   | 0      |             | AVREFP         | V    |  |
|                                        |                                                                                  | Internal reference voltage output (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-speed main) mode |                                                                                   |        | VBGR Note 4 |                | V    |  |
|                                        |                                                                                  | '                                                                                           | remperature sensor output voltage 2.4 V ≤ VDD ≤ 5.5 V, HS (high-speed main) mode) |        |             | VTMPS25 Note 4 |      |  |

(Notes are listed on the next page.)



### 3.10 Timing of Entry to Flash Memory Programming Modes

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter                                                                                                                                                    | Symbol  | Conditions                                                                | MIN. | TYP. | MAX. | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------|
| Time to complete the communication for the initial setting after the external reset is released                                                              | tsuinit | POR and LVD reset must be released before the external reset is released. |      |      | 100  | ms   |
| Time to release the external reset after the TOOL0 pin is set to the low level                                                                               | tsu     | POR and LVD reset must be released before the external reset is released. | 10   |      |      | μS   |
| Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory) |         | POR and LVD reset must be released before the external reset is released. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.

**Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.

 $t_{\text{SU}}$ : Time to release the external reset after the TOOL0 pin is set to the low level

thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below

"Standard": Computers: office equipment: communications equipment: test and measurement equipment: audio and visual equipment: home electronic appliances: machine tools: personal electronic equipment: and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- nt may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### SALES OFFICES

### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

California Eastern Laboratories, Inc.

4590 Patrick Henry Drive, Santa Clara, California 95054-1817, U.S.A Tel: +1-408-919-2500, Fax: +1-408-988-0279

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd.
No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2016 Renesas Electronics Corporation. All rights reserved.