

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 48                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 12K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 12x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-VFBGA                                                                        |
| Supplier Device Package    | 64-VFBGA (4x4)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100lgabg-u0 |

RL78/G13 1. OUTLINE

Table 1-1. List of Ordering Part Numbers

(3/12)

| Pin<br>count | Package                                             | Data flash     | Fields of<br>Application | Ordering Part Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------|-----------------------------------------------------|----------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |                                                     |                | Note                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 36 pins      | 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch)       | Mounted        | A<br>G                   | R5F100CAALA#U0, R5F100CCALA#U0, R5F100CDALA#U0, R5F100CEALA#U0, R5F100CFALA#U0, R5F100CGALA#U0 R5F100CAALA#W0, R5F100CAALA#W0, R5F100CAALA#W0, R5F100CEALA#W0, R5F100CGALA#W0 R5F100CAGLA#W0 R5F100CAGLA#U0, R5F100CAGLA#U0, R5F100CAGLA#U0, R5F100CAGLA#U0 R5F100CAGLA#U0, R5F100CAGLA#W0 R5F100CAGLA#W0, R5F100CAGLA#W0, R5F100CAGLA#W0, R5F100CAGLA#W0, R5F100CAGLA#W0, R5F100CAGLA#W0, R5F100CAGLA#W0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|              |                                                     | Not<br>mounted | A                        | R5F101CAALA#U0, R5F101CCALA#U0, R5F101CDALA#U0, R5F101CEALA#U0, R5F101CFALA#U0, R5F101CGALA#U0 R5F101CAALA#W0, R5F101CAALA#W0, R5F101CDALA#W0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 40 pins      | 40-pin plastic HWQFN<br>(6 × 6 mm, 0.5 mm<br>pitch) | Mounted        | A                        | R5F101CEALA#W0, R5F101CFALA#W0, R5F101CGALA#W0 R5F100EAANA#U0, R5F100ECANA#U0, R5F100EDANA#U0, R5F100EEANA#U0, R5F100EFANA#U0, R5F100EGANA#U0, R5F100EHANA#U0 R5F100EAANA#W0, R5F100ECANA#W0, R5F100EDANA#W0, R5F100EEANA#W0, R5F100EFANA#W0, R5F100EGANA#W0, R5F100EHANA#W0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|              |                                                     |                | D                        | R5F100EADNA#U0, R5F100ECDNA#U0, R5F100EDDNA#U0, R5F100EEDNA#U0, R5F100EEDNA#U0, R5F100EGDNA#U0, R5F100EHDNA#U0 R5F100EADNA#W0, R5F100ECDNA#W0, R5F100EDDNA#W0, R5F100EEDNA#W0, R5F100EFDNA#W0, R5F100EGDNA#W0, R5F100EHDNA#W0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|              |                                                     |                | G                        | R5F100EAGNA#U0, R5F100ECGNA#U0, R5F100EDGNA#U0, R5F100EEGNA#U0, R5F100EEGNA#U0, R5F100EGGNA#U0, R5F100EHGNA#U0 R5F100EAGNA#W0, R5F100ECGNA#W0, R5F100EDGNA#W0, R5F100EEGNA#W0, R5F100EFGNA#W0, R5F100EHGNA#W0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|              |                                                     | Not<br>mounted | A<br>D                   | R5F101EAANA#U0, R5F101ECANA#U0, R5F101EDANA#U0, R5F101EEANA#U0, R5F101EFANA#U0, R5F101EGANA#U0, R5F101EHANA#U0 R5F101EAANA#W0, R5F101ECANA#W0, R5F101EDANA#W0, R5F101EEANA#W0, R5F101EFANA#W0, R5F101EGANA#W0, R5F101EHANA#W0 R5F101EHANA#W0 R5F101EADNA#U0, R5F101ECDNA#U0, R5F101EDDNA#U0, R5F101EDNA#U0, R5F101EDNA#U0, R5F101EDNA#W0, R5F101 |
|              |                                                     |                |                          | R5F101EDDNA#W0, R5F101EEDNA#W0, R5F101EFDNA#W<br>R5F101EGDNA#W0, R5F101EHDNA#W0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



RL78/G13 1. OUTLINE

### 1.3.4 30-pin products

• 30-pin plastic LSSOP (7.62 mm (300), 0.65 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

RL78/G13 1. OUTLINE

## 1.5 Block Diagram

#### 1.5.1 20-pin products



RL78/G13 1. OUTLINE

#### 1.6 Outline of Functions

[20-pin, 24-pin, 25-pin, 30-pin, 32-pin, 36-pin products]

Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

(1/2)

|                                       |                                           |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                             |                      |                                     |                      |                                     |                                                    |                     |                                               |                     | (1/2                                        | )                  |
|---------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------------|----------------------|-------------------------------------|----------------------------------------------------|---------------------|-----------------------------------------------|---------------------|---------------------------------------------|--------------------|
|                                       | Item                                      | 20-                                                                                                                                                                                                                                                                                                                                                                         | pin                                                                                                                         | 24-                  | pin                                 | 25-pin 30-pin        |                                     | 32-pin                                             |                     | 36-pin                                        |                     |                                             |                    |
|                                       |                                           | R5F1006x                                                                                                                                                                                                                                                                                                                                                                    | R5F1016x                                                                                                                    | R5F1007x             | R5F1017x                            | R5F1008x             | R5F1018x                            | R5F100Ax                                           | R5F101Ax            | R5F100Bx                                      | R5F101Bx            | R5F100Cx                                    | R5F101Cx           |
| Code flash me                         | emory (KB)                                | 16 to                                                                                                                                                                                                                                                                                                                                                                       | o 64                                                                                                                        | 16 t                 | o 64                                | 16 t                 | o 64                                | 16 to                                              | 128                 | 16 to                                         | 128                 | 16 to                                       | 128                |
| Data flash me                         | mory (KB)                                 | 4                                                                                                                                                                                                                                                                                                                                                                           | _                                                                                                                           | 4                    | -                                   | 4                    | =                                   | 4 to 8                                             | =                   | 4 to 8                                        | -                   | 4 to 8                                      | =                  |
| RAM (KB)                              |                                           | 2 to                                                                                                                                                                                                                                                                                                                                                                        | 4 <sup>Note1</sup>                                                                                                          | 2 to                 | 4 <sup>Note1</sup>                  | 2 to                 | 4 <sup>Note1</sup>                  | 2 to 1                                             | 2 <sup>Note1</sup>  | 2 to <sup>-</sup>                             | 12 <sup>Note1</sup> | 2 to 1                                      | 2 <sup>Note1</sup> |
| Address space                         | е                                         | 1 MB                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                             |                      |                                     |                      |                                     |                                                    |                     |                                               |                     |                                             |                    |
| Main system clock                     | High-speed system clock                   | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK) HS (High-speed main) mode: 1 to 20 MHz (V <sub>DD</sub> = 2.7 to 5.5 V), HS (High-speed main) mode: 1 to 16 MHz (V <sub>DD</sub> = 2.4 to 5.5 V), LS (Low-speed main) mode: 1 to 8 MHz (V <sub>DD</sub> = 1.8 to 5.5 V), LV (Low-voltage main) mode: 1 to 4 MHz (V <sub>DD</sub> = 1.6 to 5.5 V) |                                                                                                                             |                      |                                     |                      |                                     |                                                    |                     |                                               |                     |                                             |                    |
|                                       | High-speed on-chip oscillator             | HS (Hig<br>LS (Lov                                                                                                                                                                                                                                                                                                                                                          | jh-speed<br>v-speed                                                                                                         | l main) m<br>main) m | node: 1 t<br>ode: 1 t               | :o 16 MH<br>:o 8 MHz | Iz (Vdd =                           | 2.7 to 5.<br>2.4 to 5.<br>1.8 to 5.5<br>1.6 to 5.5 | 5 V),<br>V),        |                                               |                     |                                             |                    |
| Subsystem clo                         | ock                                       | -                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                             |                      |                                     |                      |                                     |                                                    |                     |                                               |                     |                                             |                    |
| Low-speed on                          | n-chip oscillator                         | 15 kHz                                                                                                                                                                                                                                                                                                                                                                      | (TYP.)                                                                                                                      |                      |                                     |                      |                                     |                                                    |                     |                                               |                     |                                             |                    |
| General-purpo                         | ose registers                             | (8-bit re                                                                                                                                                                                                                                                                                                                                                                   | gister ×                                                                                                                    | 8) × 4 ba            | nks                                 |                      |                                     |                                                    |                     |                                               |                     |                                             |                    |
| Minimum instr                         | ruction execution time                    | 0.03125 $\mu$ s (High-speed on-chip oscillator: f <sub>IH</sub> = 32 MHz operation)                                                                                                                                                                                                                                                                                         |                                                                                                                             |                      |                                     |                      |                                     |                                                    |                     |                                               |                     |                                             |                    |
|                                       |                                           | 0.05 <i>μ</i> s                                                                                                                                                                                                                                                                                                                                                             | (High-s                                                                                                                     | peed sys             | tem cloc                            | :k: fмx = 1          | 20 MHz                              | operatior                                          | ۱)                  |                                               |                     |                                             |                    |
| Instruction set                       | t                                         | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul>                                                                                                                     |                                                                                                                             |                      |                                     |                      |                                     |                                                    |                     |                                               |                     |                                             |                    |
| I/O port                              | Total                                     | 1                                                                                                                                                                                                                                                                                                                                                                           | 6                                                                                                                           | 2                    | 0                                   | 2                    | 21                                  | 2                                                  | 6                   | 2                                             | 8                   | 3                                           | 2                  |
|                                       | CMOS I/O                                  | 1<br>(N-ch C<br>[Vpp wit<br>voltag                                                                                                                                                                                                                                                                                                                                          | D.D. I/O<br>thstand                                                                                                         | (N-ch C              | 5<br>D.D. I/O<br>thstand<br>ge]: 6) | (N-ch (              | 5<br>D.D. I/O<br>thstand<br>ge]: 6) | 2<br>(N-ch C<br>[V <sub>DD</sub> wit<br>voltag     | D.D. I/O<br>thstand | 2<br>(N-ch (<br>[V <sub>DD</sub> wi<br>voltag | thstand             | (N-ch C<br>[V <sub>DD</sub> with<br>voltage | thstand            |
|                                       | CMOS input                                | 3                                                                                                                                                                                                                                                                                                                                                                           | 3                                                                                                                           | ;                    | 3                                   | ;                    | 3                                   | 3                                                  | 3                   | ;                                             | 3                   | 3                                           | 3                  |
|                                       | CMOS output                               | -                                                                                                                                                                                                                                                                                                                                                                           | -                                                                                                                           | -                    | -                                   |                      | 1                                   | _                                                  | _                   | -                                             | -                   | -                                           | -                  |
|                                       | N-ch O.D. I/O<br>(withstand voltage: 6 V) | =                                                                                                                                                                                                                                                                                                                                                                           | _                                                                                                                           | 2                    | 2                                   | :                    | 2                                   | 2                                                  | 2                   | (                                             | 3                   | 3                                           | 3                  |
| Timer                                 | 16-bit timer                              | 8 channels                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                             |                      |                                     |                      |                                     |                                                    |                     |                                               |                     |                                             |                    |
|                                       | Watchdog timer                            | 1 channel                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                             |                      |                                     |                      |                                     |                                                    |                     |                                               |                     |                                             |                    |
|                                       | Real-time clock (RTC)                     | 1 channel Note 2                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                             |                      |                                     |                      |                                     |                                                    |                     |                                               |                     |                                             |                    |
|                                       | 12-bit interval timer (IT)                |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                             |                      |                                     |                      | 1 cha                               | annel                                              |                     |                                               |                     |                                             |                    |
|                                       | Timer output                              |                                                                                                                                                                                                                                                                                                                                                                             | 3 channels 4 channels 4 channels (PWM outputs: 3 (PWM outputs: 3 (PWM outputs: 3 (PWM outputs: 7 8 channels (PWM outputs: 7 |                      |                                     |                      |                                     |                                                    |                     |                                               |                     |                                             |                    |
|                                       | RTC output                                |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                             |                      |                                     |                      | =                                   | =                                                  |                     |                                               |                     |                                             |                    |
| · · · · · · · · · · · · · · · · · · · |                                           |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                             |                      |                                     |                      |                                     |                                                    |                     |                                               |                     |                                             |                    |

Notes 1. The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xD, R5F101xD (x = 6 to 8, A to C): Start address FF300H R5F100xE, R5F101xE (x = 6 to 8, A to C): Start address FEF00H

For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944).

2. Only the constant-period interrupt function when the low-speed on-chip oscillator clock (fill) is selected

- Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode: 2.7 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 32 MHz

 $2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 16 MHz

LS (low-speed main) mode:  $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz}$  to 8 MHz LV (low-voltage main) mode:  $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz}$  to 4 MHz

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - **3.** fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

- Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$   $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 16 \text{ MHz}$ LS (low-speed main) mode:  $1.8 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 8 \text{ MHz}$ 

LS (low-speed main) mode: 1.8 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V@1 MHz to 4 MHz

- **8.** Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C





- When the high-speed on-chip oscillator clock is selected
- During self programming
   When high-speed system clock is selected

### Tcy vs Vdd (LV (low-voltage main) mode)



- When the high-speed on-chip oscillator clock is selected During self programming
- --- When high-speed system clock is selected

220

220

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (2/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ Parameter Symbo Conditions HS (high-speed LS (low-speed main) LV (low-voltage main) Unit main) Mode ı Mode Mode MIN. MIN. MAX. MIN. MAX. MAX. Slp setup time tsik2  $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$  $1/f_{MCK}+2$ 1/fmck+30 1/fmck+30 ns (to SCKp↑) Note 1 n  $1.8~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+3 1/fмск+30 1/fмcк+30 ns 0  $1.7~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+4  $1/f_{MCK}+40$  $1/f_{MCK}+40$ ns 0 1/fмск+40 1/fмск+40  $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$ ns Slp hold time tks12  $1.8~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+3 1/fмcк+31 1/fмcк+31 ns (from SCKp↑) 1  $1.7~V \leq EV_{DD0} \leq 5.5~V$ 1/fмcк+ 1/fмск+ 1/fмcк+ ns 250 250 250  $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$ 1/fmck+ 1/fмcк+ ns 250 250 2/f<sub>MCK+</sub> 2/f<sub>MCK+</sub> Delay time tks02 C = 30 $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ ns pF Note 4 from SCKp↓ to 44 110 110 SOp output Note  $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ 2/fмcк+ 2/fmck+ ns 110 75 110 2/fмск+  $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fмск+ 2/fмск+ ns 110 110 110  $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ 2/fmck+ 2/fмск+ ns 220 220 220  $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fмск+ 2/fмск+ ns

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to  $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SOp output lines.
  - 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 4, 5, 8, 14)
  - 2. fmck: Serial array unit operation clock frequency

    (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

    n: Channel number (mn = 00 to 03, 10 to 13))

# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

### 2.6.2 Temperature sensor/internal reference voltage characteristics

(TA = -40 to  $+85^{\circ}$ C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, HS (high-speed main) mode)

| Parameter                         | Symbol              | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------------------|----------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | V <sub>TMPS25</sub> | Setting ADS register = 80H, Ta = +25°C             |      | 1.05 |      | V     |
| Internal reference voltage        | V <sub>BGR</sub>    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | FVTMPS              | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp                |                                                    | 5    |      |      | μS    |

#### 2.6.3 POR circuit characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ 

| Parameter                           | Symbol           | Conditions             | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|------------------|------------------------|------|------|------|------|
| Detection voltage                   | VPOR             | Power supply rise time | 1.47 | 1.51 | 1.55 | V    |
|                                     | V <sub>PDR</sub> | Power supply fall time | 1.46 | 1.50 | 1.54 | V    |
| Minimum pulse width <sup>Note</sup> | T <sub>PW</sub>  |                        | 300  |      |      | μS   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).



# 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS $T_A = -40$ to +105°C)

This chapter describes the following electrical specifications.

Target products G: Industrial applications  $T_A = -40$  to +105°C R5F100xxGxx

- Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS.
  - 3. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 Functions for each product.
  - 4. Please contact Renesas Electronics sales office for derating of operation under  $T_A = +85^{\circ}C$  to  $+105^{\circ}C$ . Derating is the systematic reduction of load for the sake of improved reliability.

Remark When RL78/G13 is used in the range of  $T_A = -40$  to +85°C, see CHAPTER 2 ELECTRICAL SPECIFICATIONS ( $T_A = -40$  to +85°C).

There are following differences between the products "G: Industrial applications ( $T_A = -40$  to  $+105^{\circ}$ C)" and the products "A: Consumer applications, and D: Industrial applications".

| Parameter                                    | Aŗ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | oplication                                                                                                                                                                                                                   |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                              | A: Consumer applications,     D: Industrial applications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | G: Industrial applications                                                                                                                                                                                                   |
| Operating ambient temperature                | T <sub>A</sub> = -40 to +85°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | T <sub>A</sub> = -40 to +105°C                                                                                                                                                                                               |
| Operating mode Operating voltage range       | HS (high-speed main) mode: $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 16 \text{ MHz}$ $LS \text{ (low-speed main) mode:}$ $1.8 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 8 \text{ MHz}$ $LV \text{ (low-voltage main) mode:}$ $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 4 \text{ MHz}$ | HS (high-speed main) mode only: $2.7~V \le V_{DD} \le 5.5~V @ 1~MHz~to~32~MHz$ $2.4~V \le V_{DD} \le 5.5~V @ 1~MHz~to~16~MHz$                                                                                                |
| High-speed on-chip oscillator clock accuracy | 1.8 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V<br>$\pm$ 1.0%@ T <sub>A</sub> = -20 to +85°C<br>$\pm$ 1.5%@ T <sub>A</sub> = -40 to -20°C<br>1.6 V $\leq$ V <sub>DD</sub> $<$ 1.8 V<br>$\pm$ 5.0%@ T <sub>A</sub> = -20 to +85°C<br>$\pm$ 5.5%@ T <sub>A</sub> = -40 to -20°C                                                                                                                                                                                                                                                                                | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$<br>$\pm 2.0\%$ $\bigcirc$ T <sub>A</sub> = +85 to +105°C<br>$\pm 1.0\%$ $\bigcirc$ T <sub>A</sub> = -20 to +85°C<br>$\pm 1.5\%$ $\bigcirc$ T <sub>A</sub> = -40 to -20°C |
| Serial array unit                            | UART CSI: fclk/2 (supporting 16 Mbps), fclk/4 Simplified I <sup>2</sup> C communication                                                                                                                                                                                                                                                                                                                                                                                                                                                                | UART CSI: fclk/4 Simplified I <sup>2</sup> C communication                                                                                                                                                                   |
| IICA                                         | Normal mode Fast mode Fast mode plus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Normal mode<br>Fast mode                                                                                                                                                                                                     |
| Voltage detector                             | Rise detection voltage: 1.67 V to 4.06 V (14 levels) Fall detection voltage: 1.63 V to 3.98 V (14 levels)                                                                                                                                                                                                                                                                                                                                                                                                                                              | Rise detection voltage: 2.61 V to 4.06 V (8 levels) Fall detection voltage: 2.55 V to 3.98 V (8 levels)                                                                                                                      |

(Remark is listed on the next page.)



 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (3/5)$ 

| Items                  | Symbol           | Conditions                                                                                                                                                               |                                                    | MIN.                 | TYP.            | MAX.                 | Unit |
|------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------|-----------------|----------------------|------|
| Input voltage,<br>high | V <sub>IH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer                                | 0.8EV <sub>DD0</sub> |                 | EV <sub>DD0</sub>    | V    |
|                        | V <sub>IH2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                            | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 2.2                  |                 | EV <sub>DD0</sub>    | ٧    |
|                        |                  |                                                                                                                                                                          | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V             | 2.0                  |                 | EV <sub>DD0</sub>    | V    |
|                        |                  |                                                                                                                                                                          | TTL input buffer 2.4 V ≤ EVDD0 < 3.3 V             | 1.5                  |                 | EV <sub>DD0</sub>    | V    |
|                        | V <sub>IH3</sub> | P20 to P27, P150 to P156                                                                                                                                                 | 0.7V <sub>DD</sub>                                 |                      | V <sub>DD</sub> | V                    |      |
|                        | V <sub>IH4</sub> | P60 to P63                                                                                                                                                               | 0.7EV <sub>DD0</sub>                               |                      | 6.0             | V                    |      |
|                        | V <sub>IH5</sub> | P121 to P124, P137, EXCLK, EXCL                                                                                                                                          | KS, RESET                                          | 0.8V <sub>DD</sub>   |                 | V <sub>DD</sub>      | V    |
| Input voltage,<br>low  | V <sub>IL1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer                                | 0                    |                 | 0.2EV <sub>DD0</sub> | V    |
|                        | V <sub>IL2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                            | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0                    |                 | 0.8                  | ٧    |
|                        |                  | P80, P81, P142, P143                                                                                                                                                     | TTL input buffer 3.3 V ≤ EV <sub>DD0</sub> < 4.0 V | 0                    |                 | 0.5                  | V    |
|                        |                  |                                                                                                                                                                          | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 0                    |                 | 0.32                 | V    |
|                        | V <sub>IL3</sub> | P20 to P27, P150 to P156                                                                                                                                                 |                                                    | 0                    |                 | 0.3V <sub>DD</sub>   | V    |
|                        | VIL4             | P60 to P63                                                                                                                                                               |                                                    | 0                    |                 | 0.3EV <sub>DD0</sub> | V    |
|                        | V <sub>IL5</sub> | P121 to P124, P137, EXCLK, EXCL                                                                                                                                          | (S, RESET                                          | 0                    |                 | 0.2V <sub>DD</sub>   | V    |

Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 is EV<sub>DD0</sub>, even in the N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- Notes 1. Total current flowing into V<sub>DD</sub> and EV<sub>DDO</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub>, EV<sub>DDO</sub> or Vss, EVsso. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

- **8.** Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$

- Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode: 2.7 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 32 MHz  $2.4~V \leq$  VDD  $\leq$  5.5 V@1 MHz to 16 MHz

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

#### 4.2 24-pin Products

R5F1007AANA, R5F1007CANA, R5F1007DANA, R5F1007EANA R5F1017AANA, R5F1017CANA, R5F1017DANA, R5F1017EANA R5F1007ADNA, R5F1007CDNA, R5F1007DDNA, R5F1007EDNA R5F1007AGNA, R5F1007CGNA, R5F1007DGNA, R5F1007EGNA

| JEITA Package code | RENESAS code | Previous code  | MASS(TYP.)[g] |
|--------------------|--------------|----------------|---------------|
| P-HWQFN24-4x4-0.50 | PWQN0024KE-A | P24K8-50-CAB-3 | 0.04          |











| Referance      | Dimens | sion in Mil | limeters |
|----------------|--------|-------------|----------|
| Symbol         | Min    | Nom         | Max      |
| D              | 3.95   | 4.00        | 4.05     |
| Е              | 3.95   | 4.00        | 4.05     |
| Α              |        | _           | 0.80     |
| A <sub>1</sub> | 0.00   |             |          |
| b              | 0.18   | 0.25        | 0.30     |
| е              | _      | 0.50        | _        |
| Lp             | 0.30   | 0.40        | 0.50     |
| х              | _      | _           | 0.05     |
| у              |        | -           | 0.05     |
| Z <sub>D</sub> |        | 0.75        |          |
| Z <sub>E</sub> |        | 0.75        |          |
| C <sub>2</sub> | 0.15   | 0.20        | 0.25     |
| D <sub>2</sub> |        | 2.50        |          |
| E <sub>2</sub> | _      | 2.50        |          |

#### 4.5 32-pin Products

R5F100BAANA, R5F100BCANA, R5F100BDANA, R5F100BEANA, R5F100BFANA, R5F100BGANA R5F101BAANA, R5F101BCANA, R5F101BDANA, R5F101BEANA, R5F101BFANA, R5F101BGANA R5F100BADNA, R5F100BCDNA, R5F100BDDNA, R5F100BEDNA, R5F100BFDNA, R5F100BGDNA R5F101BADNA, R5F101BCDNA, R5F101BDDNA, R5F101BEDNA, R5F100BGGNA, R5F100BGNA, R5F100BGN

| JEITA Package code | RENESAS code | Previous code  | MASS (TYP.)[g] |
|--------------------|--------------|----------------|----------------|
| P-HWQFN32-5x5-0.50 | PWQN0032KB-A | P32K8-50-3B4-5 | 0.06           |









| Referance      | Dimens | sion in Mil | limeters |
|----------------|--------|-------------|----------|
| Symbol         | Min    | Nom         | Max      |
| D              | 4.95   | 5.00        | 5.05     |
| E              | 4.95   | 5.00        | 5.05     |
| Α              |        |             | 0.80     |
| A <sub>1</sub> | 0.00   | _           |          |
| b              | 0.18   | 0.25        | 0.30     |
| е              |        | 0.50        |          |
| Lp             | 0.30   | 0.40        | 0.50     |
| х              |        |             | 0.05     |
| у              |        |             | 0.05     |
| Z <sub>D</sub> | _      | 0.75        | _        |
| Z <sub>E</sub> |        | 0.75        |          |
| C <sub>2</sub> | 0.15   | 0.20        | 0.25     |
| D <sub>2</sub> |        | 3.50        |          |
| E <sub>2</sub> |        | 3.50        |          |

©2013 Renesas Electronics Corporation. All rights reserved.

#### 4.6 36-pin Products

R5F100CAALA, R5F100CCALA, R5F100CDALA, R5F100CEALA, R5F100CFALA, R5F100CGALA R5F101CAALA, R5F101CCALA, R5F101CDALA, R5F101CEALA, R5F101CFALA, R5F101CGALA R5F100CAGLA, R5F100CCGLA, R5F100CDGLA, R5F100CEGLA, R5F100CFGLA, R5F100CGGLA

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-WFLGA36-4x4-0.50 | PWLG0036KA-A | P36FC-50-AA4-2 | 0.023           |





©2012 Renesas Electronics Corporation. All rights reserved.

R5F100MFAFB, R5F100MGAFB, R5F100MHAFB, R5F100MJAFB, R5F100MKAFB, R5F100MLAFB R5F101MFAFB, R5F101MGAFB, R5F101MHAFB, R5F101MJAFB, R5F101MKAFB, R5F101MLAFB R5F100MFDFB, R5F100MGDFB, R5F100MHDFB, R5F100MJDFB, R5F100MKDFB, R5F100MLDFB R5F101MFDFB, R5F101MGDFB, R5F101MHDFB, R5F101MJDFB, R5F101MKDFB, R5F101MLDFB R5F100MFGFB, R5F100MGGFB, R5F100MHGFB, R5F100MJGFB

| JEITA Package Code   | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|----------------------|--------------|----------------|-----------------|
| P-LFQFP80-12x12-0.50 | PLQP0080KE-A | P80GK-50-8EU-2 | 0.53            |



#### NOTE

Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

©2012 Renesas Electronics Corporation. All rights reserved.

|      |                   | Description                                                |                                                                                                                                                    |  |
|------|-------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev. | Date              | Page                                                       | Summary                                                                                                                                            |  |
| 3.00 | 3.00 Aug 02, 2013 | 118                                                        | Modification of table in 2.6.2 Temperature sensor/internal reference voltage characteristics                                                       |  |
|      |                   | 118                                                        | Modification of table and note in 2.6.3 POR circuit characteristics                                                                                |  |
|      | 119               | Modification of table in 2.6.4 LVD circuit characteristics |                                                                                                                                                    |  |
|      |                   | 120                                                        | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode                                                                           |  |
|      |                   | 120                                                        | Renamed to 2.6.5 Power supply voltage rising slope characteristics                                                                                 |  |
|      |                   | 122                                                        | Modification of table, figure, and remark in 2.10 Timing Specs for Switching Flash Memory Programming Modes                                        |  |
|      |                   | 123                                                        | Modification of caution 1 and description                                                                                                          |  |
|      |                   | 124                                                        | Modification of table and remark 3 in Absolute Maximum Ratings (T <sub>A</sub> = 25°                                                               |  |
|      |                   | 126                                                        | Modification of table, note, caution, and remark in 3.2.1 X1, XT1 oscillator characteristics                                                       |  |
|      |                   | 126                                                        | Modification of table in 3.2.2 On-chip oscillator characteristics                                                                                  |  |
|      |                   | 127                                                        | Modification of note 3 in 3.3.1 Pin characteristics (1/5)                                                                                          |  |
|      |                   | 128                                                        | Modification of note 3 in 3.3.1 Pin characteristics (2/5)                                                                                          |  |
|      |                   | 133                                                        | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (1/2)                                                        |  |
|      |                   | 135                                                        | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (2/2)                                                    |  |
|      |                   | 137                                                        | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (1/2)                                                      |  |
|      |                   | 139                                                        | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (2/2)                                                  |  |
|      |                   | 140                                                        | Modification of (3) Peripheral Functions (Common to all products)                                                                                  |  |
|      |                   | 142                                                        | Modification of table in 3.4 AC Characteristics                                                                                                    |  |
|      |                   | 143                                                        | Addition of Minimum Instruction Execution Time during Main System Clock Operation                                                                  |  |
|      |                   | 143                                                        | Modification of figure of AC Timing Test Points                                                                                                    |  |
|      |                   | 143                                                        | Modification of figure of External System Clock Timing                                                                                             |  |
|      |                   | 145                                                        | Modification of figure of AC Timing Test Points                                                                                                    |  |
|      |                   | 145                                                        | Modification of description, note 1, and caution in (1) During communication at same potential (UART mode)                                         |  |
|      |                   | 146                                                        | Modification of description in (2) During communication at same potential (CSI mode)                                                               |  |
|      |                   | 147                                                        | Modification of description in (3) During communication at same potential (CSI mode)                                                               |  |
|      |                   | 149                                                        | Modification of table, note 1, and caution in (4) During communication at same potential (simplified I <sup>2</sup> C mode)                        |  |
|      |                   | 151                                                        | Modification of table, note 1, and caution in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)                       |  |
|      |                   | 152 to<br>154                                              | Modification of table, notes 2 to 6, caution, and remarks 1 to 4 in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) |  |
|      |                   | 155                                                        | Modification of table in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3)                                             |  |
|      |                   | 156                                                        | Modification of table and caution in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3)                                 |  |
|      |                   | 157, 158                                                   | Modification of table, caution, and remarks 3 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)               |  |
|      |                   | 160, 161                                                   | Modification of table and caution in (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode)                                       |  |

#### NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE: Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.