

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 48                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 12K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 12x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-LQFP                                                                         |
| Supplier Device Package    | 64-LFQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100lgafb-30 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

RL78/G13 1. OUTLINE

## 1.3.7 40-pin products

• 40-pin plastic HWQFN (6 × 6 mm, 0.5 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

- Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.
- 3. It is recommended to connect an exposed die pad to Vss.

RL78/G13 1. OUTLINE

• 64-pin plastic VFBGA (4 × 4 mm, 0.4 mm pitch)



| Pin No. | Name                              | Pin No. | Name                            | Pin No. | Name                                                | Pin No. | Name                |
|---------|-----------------------------------|---------|---------------------------------|---------|-----------------------------------------------------|---------|---------------------|
| A1      | P05/TI05/TO05                     | C1      | P51/INTP2/SO11                  | E1      | P13/TxD2/SO20/<br>(SDAA0)/(TI04)/(TO04)             | G1      | P146                |
| A2      | P30/INTP3/RTC1HZ<br>/SCK11/SCL11  | C2      | P71/KR1/SI21/SDA21              | E2      | P14/RxD2/SI20/SDA20<br>/(SCLA0)/(TI03)/(TO03)       | -       | P25/ANI5            |
| A3      | P70/KR0/SCK21<br>/SCL21           | СЗ      | P74/KR4/INTP8/SI01<br>/SDA01    | E3      | P15/SCK20/SCL20/<br>(TI02)/(TO02)                   | G3      | P24/ANI4            |
| A4      | P75/KR5/INTP9<br>/SCK01/SCL01     | C4      | P52/(INTP10)                    | E4      | P16/TI01/TO01/INTP5<br>/(SI00)/(RxD0)               | G4      | P22/ANI2            |
| A5      | P77/KR7/INTP11/<br>(TxD2)         | C5      | P53/(INTP11)                    | E5      | P03/ANI16/SI10/RxD1<br>/SDA10                       | G5      | P130                |
| A6      | P61/SDAA0                         | C6      | P63                             | E6      | P41/TI07/TO07                                       | G6      | P02/ANI17/SO10/TxD1 |
| A7      | P60/SCLA0                         | C7      | Vss                             | E7      | RESET                                               | G7      | P00/TI00            |
| A8      | EV <sub>DD0</sub>                 | C8      | P121/X1                         | E8      | P137/INTP0                                          | G8      | P124/XT2/EXCLKS     |
| B1      | P50/INTP1/SI11<br>/SDA11          | D1      | P55/(PCLBUZ1)/<br>(SCK00)       | F1      | P10/SCK00/SCL00/<br>(TI07)/(TO07)                   | H1      | P147/ANI18          |
| B2      | P72/KR2/SO21                      | D2      | P06/TI06/TO06                   | F2      | P11/SI00/RxD0<br>/TOOLRxD/SDA00/<br>(TI06)/(TO06)   | H2      | P27/ANI7            |
| B3      | P73/KR3/SO01                      | D3      | P17/TI02/TO02/<br>(SO00)/(TxD0) | F3      | P12/SO00/TxD0<br>/TOOLTxD/(INTP5)/<br>(TI05)/(TO05) | H3      | P26/ANI6            |
| B4      | P76/KR6/INTP10/<br>(RxD2)         | D4      | P54                             | F4      | P21/ANI1/AVREFM                                     | H4      | P23/ANI3            |
| B5      | P31/TI03/TO03<br>/INTP4/(PCLBUZ0) | D5      | P42/TI04/TO04                   | F5      | P04/SCK10/SCL10                                     | H5      | P20/ANI0/AVREFP     |
| B6      | P62                               | D6      | P40/TOOL0                       | F6      | P43                                                 | H6      | P141/PCLBUZ1/INTP7  |
| B7      | V <sub>DD</sub>                   | D7      | REGC                            | F7      | P01/TO00                                            | H7      | P140/PCLBUZ0/INTP6  |
| B8      | EVsso                             | D8      | P122/X2/EXCLK                   | F8      | P123/XT1                                            | H8      | P120/ANI19          |

Cautions 1. Make EVsso pin the same potential as Vss pin.

- 2. Make  $V_{\text{DD}}$  pin the potential that is higher than  $\text{EV}_{\text{DD0}}$  pin.
- 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

- 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub> and EV<sub>DD0</sub> pins and connect the Vss and EV<sub>SS0</sub> pins to separate ground lines.
- **3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to **Figure 4-8 Format of Peripheral I/O Redirection Register** (**PIOR**) in the RL78/G13 User's Manual.

RL78/G13 1. OUTLINE

## 1.5.4 30-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

RL78/G13 1. OUTLINE

#### 1.6 Outline of Functions

[20-pin, 24-pin, 25-pin, 30-pin, 32-pin, 36-pin products]

Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

(1/2)

|                                       |                                           |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                   |                 |                                     |           |                                     |                                                |                     |                                               |          | (1/2                                        | )        |
|---------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------------------|-----------|-------------------------------------|------------------------------------------------|---------------------|-----------------------------------------------|----------|---------------------------------------------|----------|
|                                       | Item                                      | 20-                                                                                                                                                                                                                                                                                                                                                                         | pin                                                                                                                               | 24-             | pin                                 | 25        | -pin                                | 30-                                            | pin                 | 32-                                           | pin      | 36-                                         | pin      |
|                                       |                                           | R5F1006x                                                                                                                                                                                                                                                                                                                                                                    | R5F1016x                                                                                                                          | R5F1007x        | R5F1017x                            | R5F1008x  | R5F1018x                            | R5F100Ax                                       | R5F101Ax            | R5F100Bx                                      | R5F101Bx | R5F100Cx                                    | R5F101Cx |
| Code flash me                         | emory (KB)                                | 16 to                                                                                                                                                                                                                                                                                                                                                                       | o 64                                                                                                                              | 16 t            | o 64                                | 16 t      | o 64                                | 16 to                                          | 128                 | 16 to                                         | 128      | 16 to                                       | 128      |
| Data flash me                         | mory (KB)                                 | 4                                                                                                                                                                                                                                                                                                                                                                           | _                                                                                                                                 | 4               | -                                   | 4         | =                                   | 4 to 8                                         | =                   | 4 to 8                                        | -        | 4 to 8                                      | =        |
| RAM (KB)                              |                                           | 2 to                                                                                                                                                                                                                                                                                                                                                                        | 2 to 4 <sup>Note1</sup> 2 to 4 <sup>Note1</sup> 2 to 4 <sup>Note1</sup> 2 to 12 <sup>Note1</sup> 2 to 12 <sup>Note1</sup> 2 to 12 |                 |                                     |           |                                     |                                                |                     |                                               | 2 to 1   | 2 <sup>Note1</sup>                          |          |
| Address space                         | е                                         | 1 MB                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                   |                 |                                     |           |                                     |                                                |                     |                                               |          |                                             |          |
| Main system clock                     | High-speed system clock                   | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK) HS (High-speed main) mode: 1 to 20 MHz (V <sub>DD</sub> = 2.7 to 5.5 V), HS (High-speed main) mode: 1 to 16 MHz (V <sub>DD</sub> = 2.4 to 5.5 V), LS (Low-speed main) mode: 1 to 8 MHz (V <sub>DD</sub> = 1.8 to 5.5 V), LV (Low-voltage main) mode: 1 to 4 MHz (V <sub>DD</sub> = 1.6 to 5.5 V) |                                                                                                                                   |                 |                                     |           |                                     |                                                |                     |                                               |          |                                             |          |
|                                       | High-speed on-chip oscillator             |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                   |                 |                                     |           |                                     |                                                |                     |                                               |          |                                             |          |
| Subsystem clo                         | ock                                       |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                   |                 |                                     |           |                                     |                                                |                     |                                               |          |                                             |          |
| Low-speed on                          | n-chip oscillator                         | 15 kHz (TYP.)                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                   |                 |                                     |           |                                     |                                                |                     |                                               |          |                                             |          |
| General-purpo                         | ose registers                             | (8-bit register × 8) × 4 banks                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                   |                 |                                     |           |                                     |                                                |                     |                                               |          |                                             |          |
| Minimum instr                         | ruction execution time                    | 0.03125 μs (High-speed on-chip oscillator: f <sub>IH</sub> = 32 MHz operation)                                                                                                                                                                                                                                                                                              |                                                                                                                                   |                 |                                     |           |                                     |                                                |                     |                                               |          |                                             |          |
|                                       |                                           | 0.05 $\mu$ s (High-speed system clock: $f_{MX}$ = 20 MHz operation)                                                                                                                                                                                                                                                                                                         |                                                                                                                                   |                 |                                     |           |                                     |                                                |                     |                                               |          |                                             |          |
| Instruction set                       | t                                         | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul>                                                                                                                     |                                                                                                                                   |                 |                                     |           |                                     |                                                |                     |                                               |          |                                             |          |
| I/O port                              | Total                                     | 1                                                                                                                                                                                                                                                                                                                                                                           | 6                                                                                                                                 | 2               | 0                                   | 2         | 21                                  | 2                                              | 6                   | 2                                             | 8        | 3                                           | 2        |
|                                       | CMOS I/O                                  | 1<br>(N-ch C<br>[Vpp wit<br>voltag                                                                                                                                                                                                                                                                                                                                          | D.D. I/O<br>thstand                                                                                                               | (N-ch C         | 5<br>D.D. I/O<br>thstand<br>ge]: 6) | (N-ch (   | 5<br>D.D. I/O<br>thstand<br>ge]: 6) | 2<br>(N-ch C<br>[V <sub>DD</sub> wit<br>voltag | D.D. I/O<br>thstand | 2<br>(N-ch (<br>[V <sub>DD</sub> wi<br>voltag | thstand  | (N-ch C<br>[V <sub>DD</sub> with<br>voltage | thstand  |
|                                       | CMOS input                                | 3                                                                                                                                                                                                                                                                                                                                                                           | 3                                                                                                                                 | ;               | 3                                   | ;         | 3                                   | 3                                              | 3                   | ;                                             | 3        | 3                                           | 3        |
|                                       | CMOS output                               | -                                                                                                                                                                                                                                                                                                                                                                           | -                                                                                                                                 | -               | -                                   |           | 1                                   | _                                              | -                   | -                                             | -        | -                                           | -        |
|                                       | N-ch O.D. I/O<br>(withstand voltage: 6 V) | =                                                                                                                                                                                                                                                                                                                                                                           | _                                                                                                                                 | 2               | 2                                   | :         | 2                                   | 2                                              | 2                   | (                                             | 3        | 3                                           | 3        |
| Timer                                 | 16-bit timer                              |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                   |                 |                                     |           | 8 cha                               | nnels                                          |                     |                                               |          |                                             |          |
|                                       | Watchdog timer                            |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                   |                 |                                     |           | 1 cha                               | annel                                          |                     |                                               |          |                                             |          |
|                                       | Real-time clock (RTC)                     |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                   |                 |                                     |           | 1 chan                              | nel Note 2                                     |                     |                                               |          |                                             |          |
|                                       | 12-bit interval timer (IT)                |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                   |                 |                                     |           | 1 cha                               | annel                                          |                     |                                               |          |                                             |          |
|                                       | Timer output                              | 3 chann<br>(PWM c<br>2 Note 3)                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                   | 4 chanr<br>(PWM | nels<br>outputs:                    | 3 Note 3) |                                     |                                                |                     | M output<br>M output                          |          |                                             |          |
|                                       | RTC output                                |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                   |                 |                                     |           | =                                   | =                                              |                     |                                               |          |                                             |          |
| · · · · · · · · · · · · · · · · · · · |                                           |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                   |                 |                                     |           |                                     |                                                |                     |                                               |          |                                             |          |

Notes 1. The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xD, R5F101xD (x = 6 to 8, A to C): Start address FF300H R5F100xE, R5F101xE (x = 6 to 8, A to C): Start address FEF00H

For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944).

2. Only the constant-period interrupt function when the low-speed on-chip oscillator clock (fill) is selected

## 2.1 Absolute Maximum Ratings

## Absolute Maximum Ratings ( $T_A = 25$ °C) (1/2)

| Parameter              | Symbols                               | Conditions                                                                                                                                                                     | Ratings                                                                                        | Unit |
|------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------|
| Supply voltage         | V <sub>DD</sub>                       |                                                                                                                                                                                | -0.5 to +6.5                                                                                   | V    |
|                        | EV <sub>DD0</sub> , EV <sub>DD1</sub> | EV <sub>DD0</sub> = EV <sub>DD1</sub>                                                                                                                                          | -0.5 to +6.5                                                                                   | V    |
|                        | EVsso, EVss1                          | EVsso = EVss1                                                                                                                                                                  | -0.5 to +0.3                                                                                   | V    |
| REGC pin input voltage | VIREGC                                | REGC                                                                                                                                                                           | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup>                             | V    |
| Input voltage          | Vıı                                   | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147       |                                                                                                | V    |
|                        | V <sub>I2</sub>                       | P60 to P63 (N-ch open-drain)                                                                                                                                                   | -0.3 to +6.5                                                                                   | V    |
|                        | Vı3                                   | P20 to P27, P121 to P124, P137, P150 to P156, EXCLK, EXCLKS, RESET                                                                                                             | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                                                 | V    |
| Output voltage         | Vo <sub>1</sub>                       | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 |                                                                                                | ٧    |
|                        | V <sub>O2</sub>                       | P20 to P27, P150 to P156                                                                                                                                                       | -0.3 to V <sub>DD</sub> +0.3 Note 2                                                            | V    |
| Analog input voltage   | VAI1                                  | ANI16 to ANI26                                                                                                                                                                 | -0.3 to EV <sub>DD0</sub> +0.3<br>and -0.3 to AV <sub>REF</sub> (+) +0.3 <sup>Notes 2, 3</sup> | V    |
|                        | V <sub>Al2</sub>                      | ANI0 to ANI14                                                                                                                                                                  | -0.3 to V <sub>DD</sub> +0.3 and -0.3 to AV <sub>REF</sub> (+) +0.3 Notes 2, 3                 | V    |

- **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.
  - 2. Must be 6.5 V or lower.
  - 3. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin.

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - **2.**  $AV_{REF}(+)$ : + side reference voltage of the A/D converter.
  - 3. Vss: Reference voltage

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (4/5)$ 

| Items                   | Symbol           | Conditions                                                                                                              |                                                                                                                                                    | MIN.                    | TYP. | MAX. | Unit |
|-------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------|------|
| Output voltage,<br>high | V <sub>OH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64                                                         | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = -10.0 mA                                                                      | EV <sub>DD0</sub> –     |      |      | V    |
|                         |                  | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to                                                    | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = $-3.0 \text{ mA}$                                                             | EV <sub>DD0</sub> – 0.7 |      |      | V    |
|                         |                  | P140 to P147                                                                                                            | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = -2.0 mA                                                                       | EV <sub>DD0</sub> – 0.6 |      |      | V    |
|                         |                  |                                                                                                                         | $\label{eq:loss_loss} \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OH1}} = -1.5 \ mA \end{array}$                    | EV <sub>DD0</sub> – 0.5 |      |      | ٧    |
| V <sub>OH2</sub>        |                  |                                                                                                                         | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $I_{\text{OH1}} = -1.0 \text{ mA}$                                                     | EV <sub>DD0</sub> – 0.5 |      |      | V    |
|                         | V <sub>OH2</sub> | P20 to P27, P150 to P156                                                                                                | 1.6 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>Іон2 = $-100~\mu$ A                                                                                  | V <sub>DD</sub> - 0.5   |      |      | V    |
| Output voltage, low     | V <sub>OL1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64                                                         | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 20~mA$                                                                                                |                         |      | 1.3  | ٧    |
|                         |                  | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to<br>P117, P120, P125 to P127, P130,<br>P140 to P147 | $\label{eq:loss_state} \begin{cases} 4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ \\ \text{Iol1} = 8.5 \text{ mA} \end{cases}$ |                         |      | 0.7  | >    |
|                         |                  |                                                                                                                         | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$ $I_{\text{OL1}} = 3.0~\text{mA}$                                                                          |                         |      | 0.6  | >    |
|                         |                  |                                                                                                                         | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 1.5~mA$                                                                                               |                         |      | 0.4  | V    |
|                         |                  |                                                                                                                         | $\label{eq:local_decomposition} \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OL1}} = 0.6 \ mA \end{array}$           |                         |      | 0.4  | V    |
|                         |                  |                                                                                                                         | $1.6~V \leq EV_{DD0} < 5.5~V,$ $I_{OL1} = 0.3~mA$                                                                                                  |                         |      | 0.4  | V    |
|                         | V <sub>OL2</sub> | P20 to P27, P150 to P156                                                                                                | 1.6 V $\leq$ VDD $\leq$ 5.5 V, lol2 = 400 $\mu$ A                                                                                                  |                         |      | 0.4  | V    |
|                         | Vol3             | P60 to P63                                                                                                              | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $I_{\text{OL3}} = 15.0 \text{ mA}$                                                   |                         |      | 2.0  | ٧    |
|                         |                  |                                                                                                                         | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 5.0~mA$                                                                                               |                         |      | 0.4  | V    |
|                         |                  |                                                                                                                         | $2.7~\textrm{V} \leq \textrm{EV}_\textrm{DD0} \leq 5.5~\textrm{V},$ $\textrm{Iol3} = 3.0~\textrm{mA}$                                              |                         |      | 0.4  | V    |
|                         |                  |                                                                                                                         | $1.8~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 2.0~mA$                                                                                               |                         |      | 0.4  | V    |
|                         |                  |                                                                                                                         | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $\text{Iol3} = 1.0 \text{ mA}$                                                        |                         |      | 0.4  | V    |

Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

## (3) 128-pin products, and flash ROM: 384 to 512 KB of 44- to 100-pin products

## (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) (1/2)

| Parameter             | Symbol                     |                          |                                            | Conditions                                 | ,                    | _                        | MIN. | TYP. | MAX. | Unit |
|-----------------------|----------------------------|--------------------------|--------------------------------------------|--------------------------------------------|----------------------|--------------------------|------|------|------|------|
| Supply current Note 1 | I <sub>DD1</sub>           | Operating                | HS (high-                                  | fih = 32 MHz Note 3                        | Basic                | V <sub>DD</sub> = 5.0 V  |      | 2.6  |      | mA   |
| current               |                            | mode                     | speed main)<br>mode Note 5                 |                                            | operation            | $V_{DD} = 3.0 \text{ V}$ |      | 2.6  |      | mA   |
|                       |                            |                          |                                            |                                            | Normal               | $V_{DD} = 5.0 \text{ V}$ |      | 6.1  | 9.5  | mA   |
|                       |                            |                          |                                            |                                            | operation            | $V_{DD} = 3.0 \text{ V}$ |      | 6.1  | 9.5  | mA   |
|                       |                            |                          |                                            | $f_{IH} = 24 \text{ MHz}^{Note 3}$         | Normal               | $V_{DD} = 5.0 \text{ V}$ |      | 4.8  | 7.4  | mA   |
|                       |                            |                          |                                            |                                            | operation            | $V_{DD} = 3.0 \text{ V}$ |      | 4.8  | 7.4  | mA   |
|                       |                            |                          |                                            | $f_{IH} = 16 \text{ MHz}^{Note 3}$         | Normal               | $V_{DD} = 5.0 \text{ V}$ |      | 3.5  | 5.3  | mA   |
|                       |                            |                          |                                            |                                            | operation            | $V_{DD} = 3.0 \text{ V}$ |      | 3.5  | 5.3  | mA   |
|                       |                            |                          | LS (low-                                   | $f_{IH} = 8 \text{ MHz}^{Note 3}$          | Nomal                | $V_{DD} = 3.0 \text{ V}$ |      | 1.5  | 2.3  | mA   |
|                       |                            |                          | speed main)<br>mode Note 5                 |                                            | operation            | V <sub>DD</sub> = 2.0 V  |      | 1.5  | 2.3  | mA   |
|                       |                            |                          | LV (low-                                   | $f_{IH} = 4 \text{ MHz}^{Note 3}$          | Normal               | V <sub>DD</sub> = 3.0 V  |      | 1.5  | 2.0  | mA   |
|                       |                            | n                        | voltage<br>main) mode                      |                                            | operation            | V <sub>DD</sub> = 2.0 V  |      | 1.5  | 2.0  | mA   |
|                       |                            |                          | HS (high-                                  | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal               | Square wave input        |      | 3.9  | 6.1  | mA   |
|                       | speed main)<br>mode Note 5 | $V_{DD} = 5.0 \text{ V}$ | operation                                  | Resonator connection                       |                      | 4.1                      | 6.3  | mA   |      |      |
|                       |                            |                          |                                            | $f_{MX} = 20 \text{ MHz}^{\text{Note 2}},$ | Normal               | Square wave input        |      | 3.9  | 6.1  | mA   |
|                       |                            |                          | $V_{DD} = 3.0 \text{ V}$                   | operation                                  | Resonator connection |                          | 4.1  | 6.3  | mA   |      |
|                       |                            |                          | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal                                     | Square wave input    |                          | 2.5  | 3.7  | mA   |      |
|                       |                            |                          | $V_{DD} = 5.0 \text{ V}$                   | operation                                  | Resonator connection |                          | 2.5  | 3.7  | mA   |      |
|                       |                            |                          | LS (low-                                   | $f_{MX} = 10 \text{ MHz}^{\text{Note 2}},$ | Normal               | Square wave input        |      | 2.5  | 3.7  | mA   |
|                       |                            |                          |                                            | $V_{DD} = 3.0 \text{ V}$                   | operation            | Resonator connection     |      | 2.5  | 3.7  | mA   |
|                       |                            |                          |                                            | $f_{MX} = 8 MHz^{Note 2}$                  | Nomal                | Square wave input        |      | 1.4  | 2.2  | mA   |
|                       |                            |                          | speed main)<br>mode Note 5                 | $V_{DD} = 3.0 \text{ V}$                   | operation            | Resonator connection     |      | 1.4  | 2.2  | mA   |
|                       |                            |                          |                                            | $f_{MX} = 8 MHz^{Note 2}$                  | Nomal                | Square wave input        |      | 1.4  | 2.2  | mA   |
|                       |                            |                          |                                            | $V_{DD} = 2.0 \text{ V}$                   | operation            | Resonator connection     |      | 1.4  | 2.2  | mA   |
|                       |                            |                          | Subsystem                                  | fsub = 32.768 kHz                          | Nomal                | Square wave input        |      | 5.4  | 6.5  | μΑ   |
|                       |                            |                          | clock<br>operation                         | T <sub>A</sub> = -40°C                     | operation            | Resonator connection     |      | 5.5  | 6.6  | μΑ   |
|                       |                            |                          |                                            | fsub = 32.768 kHz                          | Nomal                | Square wave input        |      | 5.5  | 6.5  | μΑ   |
|                       |                            |                          |                                            | T <sub>A</sub> = +25°C                     | operation            | Resonator connection     |      | 5.6  | 6.6  | μΑ   |
|                       |                            |                          |                                            | fsub = 32.768 kHz                          | Nomal                | Square wave input        |      | 5.6  | 9.4  | μΑ   |
|                       |                            |                          |                                            | TA = +50°C                                 | operation            | Resonator connection     |      | 5.7  | 9.5  | μΑ   |
|                       |                            |                          |                                            | fsuB = 32.768 kHz                          | Normal               | Square wave input        |      | 5.9  | 12.0 | μΑ   |
|                       |                            | Not                      | Note 4 $T_A = +70^{\circ}C$                | operation                                  | Resonator connection |                          | 6.0  | 12.1 | μΑ   |      |
|                       |                            |                          |                                            | fsuв = 32.768 kHz                          | Normal               | Square wave input        |      | 6.6  | 16.3 | μΑ   |
|                       |                            |                          | No                                         | Note 4 $T_A = +85^{\circ}C$                | operation            | Resonator connection     |      | 6.7  | 16.4 | μΑ   |

(Notes and Remarks are listed on the next page.)



# (3) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \leq \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter                       | Symbol        | C                                                                                                                             | Conditions                       | HS (high<br>main) | •    | LS (low<br>main) | •    | LV (low-<br>main) | -voltage<br>Mode | Unit |
|---------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------|------|------------------|------|-------------------|------------------|------|
|                                 |               |                                                                                                                               |                                  | MIN.              | MAX. | MIN.             | MAX. | MIN.              | MAX.             |      |
| SCKp cycle time                 | tkcy1         | tксү1 ≥ 4/fс∟к                                                                                                                | $2.7~V \leq EV_{DD0} \leq 5.5$ V | 125               |      | 500              |      | 1000              |                  | ns   |
|                                 |               |                                                                                                                               | $2.4~V \leq EV_{DD0} \leq 5.5$ V | 250               |      | 500              |      | 1000              |                  | ns   |
|                                 |               |                                                                                                                               | $1.8~V \le EV_{DD0} \le 5.5$ V   | 500               |      | 500              |      | 1000              |                  | ns   |
|                                 |               |                                                                                                                               | $1.7~V \le EV_{DD0} \le 5.5$ V   | 1000              |      | 1000             |      | 1000              |                  | ns   |
|                                 |               |                                                                                                                               | $1.6~V \le EV_{DD0} \le 5.5$ V   | _                 |      | 1000             |      | 1000              |                  | ns   |
| SCKp high-/low-level width      | tkhi,<br>tkli | 4.0 V ≤ EV <sub>D</sub>                                                                                                       | 00 ≤ 5.5 V                       | tксү1/2 –<br>12   |      | tксу1/2 —<br>50  |      | tксү1/2 –<br>50   |                  | ns   |
|                                 |               | $2.7~V \leq EV_{DD0} \leq 5.5~V$                                                                                              |                                  | tксү1/2 –<br>18   |      | tксу1/2 —<br>50  |      | tксү1/2 –<br>50   |                  | ns   |
|                                 |               | $2.4~V \leq EV_{DD0} \leq 5.5~V$                                                                                              |                                  | tксү1/2 –<br>38   |      | tксу1/2 —<br>50  |      | tксү1/2 —<br>50   |                  | ns   |
|                                 |               | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                  | tксү1/2 —<br>50   |      | tксү1/2 —<br>50  |      | tксү1/2 –<br>50   |                  | ns   |
|                                 |               |                                                                                                                               |                                  | tксу1/2 —<br>100  |      | tксу1/2 —<br>100 |      | tксу1/2 —<br>100  |                  | ns   |
|                                 |               | $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$                                                                                       |                                  | _                 |      | tксу1/2 —<br>100 |      | tксу1/2 —<br>100  |                  | ns   |
| SIp setup time                  | tsıĸı         | 4.0 V ≤ EV <sub>DI</sub>                                                                                                      | 00 ≤ 5.5 V                       | 44                |      | 110              |      | 110               |                  | ns   |
| (to SCKp↑)                      |               | 2.7 V ≤ EV <sub>DI</sub>                                                                                                      | 00 ≤ 5.5 V                       | 44                |      | 110              |      | 110               |                  | ns   |
|                                 |               | 2.4 V ≤ EV <sub>DI</sub>                                                                                                      | 00 ≤ 5.5 V                       | 75                |      | 110              |      | 110               |                  | ns   |
|                                 |               | 1.8 V ≤ EV <sub>DI</sub>                                                                                                      | oo ≤ 5.5 V                       | 110               |      | 110              |      | 110               |                  | ns   |
|                                 |               | 1.7 V ≤ EV <sub>DI</sub>                                                                                                      | oo ≤ 5.5 V                       | 220               |      | 220              |      | 220               |                  | ns   |
|                                 |               | 1.6 V ≤ EV <sub>DI</sub>                                                                                                      | 00 ≤ 5.5 V                       | _                 |      | 220              |      | 220               |                  | ns   |
| SIp hold time                   | tksi1         | 1.7 V ≤ EV <sub>DI</sub>                                                                                                      | 00 ≤ 5.5 V                       | 19                |      | 19               |      | 19                |                  | ns   |
| (from SCKp↑) Note 2             |               | 1.6 V ≤ EV <sub>DI</sub>                                                                                                      | 00 ≤ 5.5 V                       | _                 |      | 19               |      | 19                |                  | ns   |
| Delay time from<br>SCKp↓ to SOp | tkso1         | $1.7 \text{ V} \le \text{EV}_{DI}$ $C = 30 \text{ pF}^{\text{Note}}$                                                          |                                  |                   | 25   |                  | 25   |                   | 25               | ns   |
| output Note 3                   |               | $1.6 \text{ V} \leq \text{EV}_{DI}$ $C = 30 \text{ pF}^{\text{Note}}$                                                         |                                  |                   | _    |                  | 25   |                   | 25               | ns   |

**Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

- 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 4. C is the load capacitance of the SCKp and SOp output lines.

Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- Notes 1. Excludes quantization error (±1/2 LSB).
  - 2. This value is indicated as a ratio (%FSR) to the full-scale value.
  - **3.** When  $AV_{REFP} < V_{DD}$ , the MAX. values are as follows.
    - Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AV<sub>REFP</sub> =  $V_{DD}$ .
    - Zero-scale error/Full-scale error: Add  $\pm 0.05\%FSR$  to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
    - Integral linearity error/ Differential linearity error: Add  $\pm 0.5$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
  - **4.** Values when the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).
  - 5. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics.



## 2.6.2 Temperature sensor/internal reference voltage characteristics

(TA = -40 to  $+85^{\circ}$ C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, HS (high-speed main) mode)

| Parameter                         | Symbol              | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------------------|----------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | V <sub>TMPS25</sub> | Setting ADS register = 80H, Ta = +25°C             |      | 1.05 |      | V     |
| Internal reference voltage        | V <sub>BGR</sub>    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | FVTMPS              | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp                |                                                    | 5    |      |      | μS    |

### 2.6.3 POR circuit characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ 

| Parameter                           | Symbol           | Conditions             | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|------------------|------------------------|------|------|------|------|
| Detection voltage                   | VPOR             | Power supply rise time | 1.47 | 1.51 | 1.55 | V    |
|                                     | V <sub>PDR</sub> | Power supply fall time | 1.46 | 1.50 | 1.54 | V    |
| Minimum pulse width <sup>Note</sup> | T <sub>PW</sub>  |                        | 300  |      |      | μS   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).



## 2.8 Flash Memory Programming Characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ 

| Parameter                               | Symbol | Conditions                          | MIN.    | TYP.      | MAX. | Unit  |
|-----------------------------------------|--------|-------------------------------------|---------|-----------|------|-------|
| CPU/peripheral hardware clock frequency | fclk   | $1.8~V \leq V \text{dd} \leq 5.5~V$ | 1       |           | 32   | MHz   |
| Number of code flash rewrites           | Cerwr  | Retained for 20 years TA = 85°C     | 1,000   |           |      | Times |
| Number of data flash rewrites           |        | Retained for 1 years TA = 25°C      |         | 1,000,000 |      |       |
|                                         |        | Retained for 5 years TA = 85°C      | 100,000 |           |      |       |
|                                         |        | Retained for 20 years TA = 85°C     | 10,000  |           |      |       |

**Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite.

- The retaining years are until next rewrite after the rewrite.
- 2. When using flash memory programmer and Renesas Electronics self programming library
- **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.

## 2.9 Dedicated Flash Memory Programmer Communication (UART)

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 | _    | 1,000,000 | bps  |

- Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

- Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 32 MHz  $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 16 MHz

- 8. Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$

#### (3) Peripheral Functions (Common to all products)

## $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

| Parameter                                                | Symbol               |                    | Conditions                                                                          | MIN. | TYP. | MAX.  | Unit |
|----------------------------------------------------------|----------------------|--------------------|-------------------------------------------------------------------------------------|------|------|-------|------|
| Low-speed on-<br>chip oscillator<br>operating<br>current | FIL<br>Note 1        |                    |                                                                                     |      | 0.20 |       | μΑ   |
| RTC operating current                                    | RTC<br>Notes 1, 2, 3 |                    |                                                                                     |      | 0.02 |       | μΑ   |
| 12-bit interval timer operating current                  | IIT<br>Notes 1, 2, 4 |                    |                                                                                     |      | 0.02 |       | μА   |
| Watchdog timer operating current                         | WDT<br>Notes 1, 2, 5 | fıL = 15 kHz       |                                                                                     |      | 0.22 |       | μA   |
| A/D converter                                            | ADC<br>Notes 1, 6    | When conversion    | Normal mode, AVREFP = VDD = 5.0 V                                                   |      | 1.3  | 1.7   | mA   |
| operating current                                        | 110100 1,0           | at maximum speed   | Low voltage mode, AVREFP = VDD = 3.0 V                                              |      | 0.5  | 0.7   | mA   |
| A/D converter reference voltage current                  | ADREF<br>Note 1      |                    |                                                                                     |      | 75.0 |       | μΑ   |
| Temperature sensor operating current                     | ITMPS<br>Note 1      |                    |                                                                                     |      | 75.0 |       | μΑ   |
| LVD operating current                                    | LVD<br>Notes 1, 7    |                    |                                                                                     |      | 0.08 |       | μА   |
| Self programming operating current                       | FSP<br>Notes 1, 9    |                    |                                                                                     |      | 2.50 | 12.20 | mA   |
| BGO operating current                                    | BGO<br>Notes 1, 8    |                    |                                                                                     |      | 2.50 | 12.20 | mA   |
| SNOOZE                                                   | Isnoz                | ADC operation      | The mode is performed Note 10                                                       |      | 0.50 | 1.10  | mA   |
| operating<br>current                                     | Note 1               |                    | The A/D conversion operations are performed, Loe voltage mode, AVREFP = VDD = 3.0 V |      | 1.20 | 2.04  | mA   |
|                                                          |                      | CSI/UART operation | on                                                                                  |      | 0.70 | 1.54  | mA   |

### Notes 1. Current flowing to the VDD.

- 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed onchip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.
- 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.
- **5.** Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer operates.



## **TI/TO Timing**





## **Interrupt Request Input Timing**



## **Key Interrupt Input Timing**



## **RESET** Input Timing



# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31)

2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)

(3) When reference voltage (+) = VDD (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = Vss (ADREFM = 0), target pin : ANI0 to ANI14, ANI16 to ANI26, internal reference voltage, and temperature sensor output voltage

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VDD, Reference voltage (-) = Vss)

| Parameter                                  | Symbol                                                                                                                         | Conditions                                                                                           |                                                                 | MIN.   | TYP.           | MAX.              | Unit |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------|----------------|-------------------|------|
| Resolution                                 | RES                                                                                                                            |                                                                                                      |                                                                 | 8      |                | 10                | bit  |
| Overall errorNote 1                        | AINL                                                                                                                           | 10-bit resolution                                                                                    | $2.4~V \leq V_{DD} \leq 5.5~V$                                  |        | 1.2            | ±7.0              | LSB  |
| Conversion time                            | on time tconv 10-bit resolution                                                                                                | 10-bit resolution                                                                                    | oit resolution $3.6 \text{ V} \le \text{VDD} \le 5.5 \text{ V}$ | 2.125  |                | 39                | μS   |
|                                            |                                                                                                                                | ANI16 to ANI26                                                                                       | $2.7~V \leq V_{DD} \leq 5.5~V$                                  | 3.1875 |                | 39                | μS   |
|                                            |                                                                                                                                |                                                                                                      | $2.4~V \leq V_{DD} \leq 5.5~V$                                  | 17     |                | 39                | μS   |
|                                            |                                                                                                                                | 10-bit resolution  Target pin: Internal reference voltage, and temperature sensor output voltage (HS | $3.6~V \leq V_{DD} \leq 5.5~V$                                  | 2.375  |                | 39                | μS   |
|                                            |                                                                                                                                |                                                                                                      | $2.7~V \leq V_{DD} \leq 5.5~V$                                  | 3.5625 |                | 39                | μS   |
|                                            |                                                                                                                                |                                                                                                      | $2.4~V \leq V_{DD} \leq 5.5~V$                                  | 17     |                | 39                | μS   |
|                                            |                                                                                                                                | (high-speed main) mode)                                                                              |                                                                 |        |                |                   |      |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs                                                                                                                            | 10-bit resolution                                                                                    | $2.4~V \leq V_{DD} \leq 5.5~V$                                  |        |                | ±0.60             | %FSR |
| Full-scale errorNotes 1, 2                 | Ers                                                                                                                            | 10-bit resolution                                                                                    | $2.4~V \leq V_{DD} \leq 5.5~V$                                  |        |                | ±0.60             | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE                                                                                                                            | 10-bit resolution                                                                                    | $2.4~V \leq V_{DD} \leq 5.5~V$                                  |        |                | ±4.0              | LSB  |
| Differential linearity error               | DLE                                                                                                                            | 10-bit resolution                                                                                    | $2.4~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$                |        |                | ±2.0              | LSB  |
| Analog input voltage                       | VAIN                                                                                                                           | ANI0 to ANI14                                                                                        |                                                                 | 0      |                | V <sub>DD</sub>   | V    |
|                                            |                                                                                                                                | ANI16 to ANI26                                                                                       |                                                                 | 0      |                | EV <sub>DD0</sub> | V    |
|                                            |                                                                                                                                | Internal reference voltage output (2.4 V ≤ VDD ≤ 5.5 V, HS (high-speed main) mode)                   |                                                                 |        | VBGR Note 3    |                   | V    |
|                                            | Temperature sensor output voltage $ (2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}, \text{HS (high-speed main) mode) } $ |                                                                                                      | · ·                                                             | ,      | VTMPS25 Note 3 | 3                 | V    |

Notes 1. Excludes quantization error (±1/2 LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics.

## 4.2 24-pin Products

R5F1007AANA, R5F1007CANA, R5F1007DANA, R5F1007EANA R5F1017AANA, R5F1017CANA, R5F1017DANA, R5F1017EANA R5F1007ADNA, R5F1007CDNA, R5F1007DDNA, R5F1007EDNA R5F1007AGNA, R5F1007CGNA, R5F1007DGNA, R5F1007EGNA

| JEITA Package code | RENESAS code | Previous code  | MASS(TYP.)[g] |
|--------------------|--------------|----------------|---------------|
| P-HWQFN24-4x4-0.50 | PWQN0024KE-A | P24K8-50-CAB-3 | 0.04          |











| Referance      | Dimension in Millimeters |      |      |
|----------------|--------------------------|------|------|
| Symbol         | Min                      | Nom  | Max  |
| D              | 3.95                     | 4.00 | 4.05 |
| Е              | 3.95                     | 4.00 | 4.05 |
| Α              |                          | _    | 0.80 |
| A <sub>1</sub> | 0.00                     |      |      |
| b              | 0.18                     | 0.25 | 0.30 |
| е              | _                        | 0.50 | _    |
| Lp             | 0.30                     | 0.40 | 0.50 |
| х              | _                        | _    | 0.05 |
| у              |                          | -    | 0.05 |
| Z <sub>D</sub> |                          | 0.75 |      |
| Z <sub>E</sub> |                          | 0.75 |      |
| C <sub>2</sub> | 0.15                     | 0.20 | 0.25 |
| D <sub>2</sub> |                          | 2.50 |      |
| E <sub>2</sub> | _                        | 2.50 |      |

## 4.5 32-pin Products

R5F100BAANA, R5F100BCANA, R5F100BDANA, R5F100BEANA, R5F100BFANA, R5F100BGANA R5F101BAANA, R5F101BCANA, R5F101BDANA, R5F101BEANA, R5F101BFANA, R5F101BGANA R5F100BADNA, R5F100BCDNA, R5F100BDDNA, R5F100BEDNA, R5F100BFDNA, R5F100BGDNA R5F101BADNA, R5F101BCDNA, R5F101BDDNA, R5F101BEDNA, R5F100BGGNA, R5F100BGNA, R5F100BGN

| JEITA Package code | RENESAS code | Previous code  | MASS (TYP.)[g] |
|--------------------|--------------|----------------|----------------|
| P-HWQFN32-5x5-0.50 | PWQN0032KB-A | P32K8-50-3B4-5 | 0.06           |









| Referance      | Dimension in Millimeters |      |      |  |
|----------------|--------------------------|------|------|--|
| Symbol         | Min                      | Nom  | Max  |  |
| D              | 4.95                     | 5.00 | 5.05 |  |
| E              | 4.95                     | 5.00 | 5.05 |  |
| А              |                          |      | 0.80 |  |
| A <sub>1</sub> | 0.00                     | _    |      |  |
| b              | 0.18                     | 0.25 | 0.30 |  |
| е              |                          | 0.50 |      |  |
| Lp             | 0.30                     | 0.40 | 0.50 |  |
| х              |                          |      | 0.05 |  |
| у              |                          |      | 0.05 |  |
| Z <sub>D</sub> | _                        | 0.75 | _    |  |
| Z <sub>E</sub> |                          | 0.75 |      |  |
| C <sub>2</sub> | 0.15                     | 0.20 | 0.25 |  |
| D <sub>2</sub> |                          | 3.50 |      |  |
| E <sub>2</sub> |                          | 3.50 |      |  |

©2013 Renesas Electronics Corporation. All rights reserved.

R5F100MFAFB, R5F100MGAFB, R5F100MHAFB, R5F100MJAFB, R5F100MKAFB, R5F100MLAFB R5F101MFAFB, R5F101MGAFB, R5F101MHAFB, R5F101MJAFB, R5F101MKAFB, R5F101MLAFB R5F100MFDFB, R5F100MGDFB, R5F100MHDFB, R5F100MJDFB, R5F100MKDFB, R5F100MLDFB R5F101MFDFB, R5F101MGDFB, R5F101MHDFB, R5F101MJDFB, R5F101MKDFB, R5F101MLDFB R5F100MFGFB, R5F100MGGFB, R5F100MHGFB, R5F100MJGFB

| JEITA Package Code   | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|----------------------|--------------|----------------|-----------------|
| P-LFQFP80-12x12-0.50 | PLQP0080KE-A | P80GK-50-8EU-2 | 0.53            |



#### NOTE

Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

©2012 Renesas Electronics Corporation. All rights reserved.