Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 48 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 8K x 8 | | RAM Size | 12K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 12x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (12x12) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100lgdfa-v0 | Table 1-1. List of Ordering Part Numbers (9/12) | Pin count | Package | Data flash | Fields of<br>Application | Ordering Part Number | |-----------|-------------------------------------------------------|----------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 64 pins | 64-pin plastic<br>LFQFP (10 × 10<br>mm, 0.5 mm pitch) | Mounted | A | R5F100LCAFB#V0, R5F100LDAFB#V0, R5F100LEAFB#V0, R5F100LFAFB#V0, R5F100LGAFB#V0, R5F100LHAFB#V0, R5F100LJAFB#V0, R5F100LKAFB#V0, R5F100LCAFB#X0, R5F100LCAFB#X0, R5F100LFAFB#X0, R5F100LFAFB#X0, R5F100LFAFB#X0, R5F100LJAFB#X0, R5F100LJAFB#X0 | | | | | D | R5F100LCDFB#V0, R5F100LDDFB#V0, R5F100LEDFB#V0, R5F100LFDFB#V0, R5F100LFDFB#V0, R5F100LHDFB#V0, R5F100LJDFB#V0, R5F100LKDFB#V0, R5F100LCDFB#X0, R5F100LDDFB#X0, R5F100LEDFB#X0, R5F100LFDFB#X0, R5F100LFDFB#X0, R5F100LFDFB#X0, R5F100LJDFB#X0, R5F100LJDFB#X0, R5F100LJDFB#X0, R5F100LJDFB#X0, R5F100LJDFB#X0, R5F100LJDFB#X0, R5F100LJDFB#X0, R5F100LJDFB#X0, R5F100LKDFB#X0, R5F100LJDFB#X0 | | | | | G | R5F100LCGFB#V0, R5F100LDGFB#V0, R5F100LEGFB#V0, R5F100LFGFB#V0 R5F100LCGFB#X0, R5F100LDGFB#X0, R5F100LEGFB#X0, R5F100LFGFB#X0 R5F100LGGFB#V0, R5F100LHGFB#V0, R5F100LJGFB#V0 | | | | | Α | R5F100LGGFB#X0, R5F100LHGFB#X0, R5F100LJGFB#X0 | | | | Not<br>mounted | A | R5F101LCAFB#V0, R5F101LDAFB#V0, R5F101LEAFB#V0, R5F101LFAFB#V0, R5F101LFAFB#V0, R5F101LHAFB#V0, R5F101LJAFB#V0, R5F101LJAFB#V0, R5F101LCAFB#X0, R5F101LCAFB#X0, R5F101LFAFB#X0, R5F101LFAFB#X0, R5F101LFAFB#X0, R5F101LJAFB#X0, R5F101LJAFB#X0 | | | | | D | R5F101LCDFB#V0, R5F101LDDFB#V0, R5F101LEDFB#V0, R5F101LFDFB#V0, R5F101LFDFB#V0, R5F101LHDFB#V0, R5F101LJDFB#V0, R5F101LLDFB#V0 R5F101LCDFB#X0, R5F101LCDFB#X0, R5F101LFDFB#X0, R5F101LFDFB#X0, R5F101LFDFB#X0, R5F101LFDFB#X0, R5F101LJDFB#X0, R5F101LJDDFB#X0, R5F101LJDDFB#X0, R5F101LJDDFB#X0, R5F101LJDDFB#X0, R5F101LJDDFB#X0, R5F101LJDDFB#X0, R5F101LJDDFB#X0, R5F101LJDDFB#X0, R5F101LJDDFB#X0, R5F101LJDFB#X0, R5T101LJDFB#X0, R5T101LJDFB#X0, R5T101LJDFB#X0, R5T101LJDFB#X0, R5T101LJDFB#X0, R5T101 | | | 64-pin plastic VFBGA (4 × 4 mm, 0.4 mm pitch) | Mounted | A | R5F100LCABG#U0, R5F100LDABG#U0, R5F100LEABG#U0, R5F100LFABG#U0, R5F100LGABG#U0, R5F100LHABG#U0, R5F100LJABG#U0 R5F100LCABG#W0, R5F100LDABG#W0, R5F100LEABG#W0, R5F100LFABG#W0, R5F100LGABG#W0, R5F100LHABG#W0, | | | | | G | R5F100LJABG#W0 R5F100LCGBG#U0, R5F100LDGBG#U0, R5F100LEGBG#U0, R5F100LFGBG#U0, R5F100LGGBG#U0, R5F100LHGBG#U0, R5F100LJGBG#U0 R5F100LCGBG#W0, R5F100LDGBG#W0, R5F100LEGBG#W0, | | | | | | R5F100LFGBG#W0, R5F100LGGBG#W0, R5F100LHGBG#W0, R5F100LJGBG#W0 | | | | Not<br>mounted | A | R5F101LCABG#W0 R5F101LCABG#U0, R5F101LDABG#U0, R5F101LEABG#U0, R5F101LFABG#U0, R5F101LGABG#U0, R5F101LHABG#U0, R5F101LJABG#U0 R5F101LCABG#W0, R5F101LDABG#W0, R5F101LEABG#W0, R5F101LFABG#W0, R5F101LGABG#W0, R5F101LHABG#W0. | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. ### 1.3 Pin Configuration (Top View) ### 1.3.1 20-pin products • 20-pin plastic LSSOP (7.62 mm (300), 0.65 mm pitch) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remark For pin identification, see 1.4 Pin Identification. ### 1.3.10 52-pin products • 52-pin plastic LQFP (10 × 10 mm, 0.65 mm pitch) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. ### 1.3.11 64-pin products - 64-pin plastic LQFP (12 x 12 mm, 0.65 mm pitch) - 64-pin plastic LFQFP (10 × 10 mm, 0.5 mm pitch) - Cautions 1. Make EVsso pin the same potential as Vss pin. - 2. Make VDD pin the potential that is higher than EVDDO pin. - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). #### Remarks 1. For pin identification, see 1.4 Pin Identification. - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub> and EV<sub>DD0</sub> pins and connect the Vss and EV<sub>SS0</sub> pins to separate ground lines. - 3. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. **3.** The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves) (see **6.9.3 Operation as multiple PWM output function** in the RL78/G13 User's Manual). 4. When setting to PIOR = 1 | 70 | n | ١ | |----|---|---| | 1/ | ' | 1 | | \_ | _ | , | | Iter | m | 20- | nin | 24- | nin | 25- | nin | 30- | pin | 32 | -pin | 36 | pin | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------|-----------|-----------|-----------|----------|----------| | i iii | | | | | | | | | | | İ | | İ | | | | R5F1006x | R5F1016x | R5F1007x | R5F1017x | R5F1008x | R5F1018x | R5F100Ax | R5F101Ax | R5F100Bx | R5F101Bx | R5F100Cx | R5F101Cx | | Clock output/buzze | er output | - | = | | 1 | | 1 | | 2 | | 2 | | 2 | | | | • 2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz (Main system clock: fmain = 20 MHz operation) | | | | | | | | | | | | | 8/10-bit resolution | A/D converter | 6 chanr | nels | 6 chanr | nels | 6 chanr | nels | 8 chanı | nels | 8 chan | nels | 8 chan | nels | | Serial interface | | [20-pin, | 24-pin, | 25-pin p | roducts] | | | | | | | | | | | | • CSI: | 1 chann | el/simplif | ied I <sup>2</sup> C: | 1 channe | el/UART | : 1 chanr | nel | | | | | | | | • CSI: | 1 chann | el/simplif | ied I <sup>2</sup> C: | 1 channe | el/UART | : 1 chanr | nel | | | | | | | | [30-pin, | 32-pin <sub> </sub> | products] | ] | | | | | | | | | | | | • CSI: | 1 chann | el/simplif<br>el/simplif | ied I <sup>2</sup> C: | 1 channe | el/UART | : 1 chanr | nel | | | | | | | | | | el/simplif | fied I <sup>2</sup> C: | 1 channe | el/UART | (UART s | supportir | ng LIN-b | us): 1 ch | nannel | | | | | [36-pin | | | | | | | | | | | | | | | 1 | | el/simplif<br>el/simplif | | | | | | | | | | | 1 | | | | els/simpl | | | | | | rting LIN | -bus): 1 | channel | | | ſ | I <sup>2</sup> C bus | - 1 channel 1 channel 1 channel 1 channel | | | | | | | | | | | | | Multiplier and divide accumulator | er/multiply- | <ul> <li>16 bits × 16 bits = 32 bits (Unsigned or signed)</li> <li>32 bits ÷ 32 bits = 32 bits (Unsigned)</li> <li>16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed)</li> </ul> | | | | | | | | | | | | | DMA controller | | 2 channels | | | | | | | | | | | | | Vectored interrupt | Internal | 2 | 3 | 2 | 24 | 2 | <u>!</u> 4 | 2 | 27 | 2 | 27 | 2 | 27 | | sources | External | ; | 3 | ļ | 5 | | 5 | | 6 | | 6 | | 6 | | Key interrupt | | | | | | | | • | | | | | | | Reset Reset by RESET pin Internal reset by watchdog timer Internal reset by power-on-reset Internal reset by voltage detector Internal reset by illegal instruction execution Note Internal reset by RAM parity error | | | | | | | | | | | | | | | | | <ul><li>Interr</li><li>Interr</li><li>Interr</li><li>Interr</li><li>Interr</li></ul> | nal reset<br>nal reset<br>nal reset<br>nal reset<br>nal reset | by watch<br>by power<br>by volta<br>by illega | er-on-res<br>ge detec<br>al instruc<br>parity e | et<br>ctor<br>tion exec<br>rror | | e | | | | | | | Power-on-reset circ | puit | <ul><li>Interr</li><li>Interr</li><li>Interr</li><li>Interr</li><li>Interr</li><li>Interr</li><li>Powe</li></ul> | nal reset<br>nal reset<br>nal reset<br>nal reset<br>nal reset<br>er-on-res | by watch<br>by power<br>by volta<br>by illega<br>by RAM<br>by illega | er-on-res<br>ge detect<br>al instruct<br>parity e<br>al-memod | et stor<br>stor<br>tion exec<br>rror<br>ry access | | 0 | | | | | | | Power-on-reset circ | cuit | <ul><li>Interr</li><li>Interr</li><li>Interr</li><li>Interr</li><li>Interr</li><li>Interr</li><li>Powe</li></ul> | nal reset<br>nal reset<br>nal reset<br>nal reset<br>nal reset<br>nal reset<br>er-on-reser<br>er-down- | by watch<br>by power<br>by volta<br>by illega<br>by RAM<br>by illega<br>set: 1<br>reset: 1 | er-on-res<br>ge detectal instruction parity et al-memorial.51 V (Tours) ( | et stor<br>stor<br>tion exec<br>rror<br>ry access | s<br>14 stage | es) | | | | | | | | | Interr Interr Interr Interr Interr Interr Interr Powe | nal reset er-on-reser-down- g edge: g edge | by watch<br>by power<br>by volta<br>by illega<br>by RAM<br>by illega<br>set: 1<br>reset: 1 | er-on-res<br>ge detectal instruction parity et al-memorial.51 V (Tours) ( | et<br>ctor<br>tion exec<br>rror<br>ry access<br>YP.)<br>YP.) | s<br>14 stage | es) | | | | | | | Voltage detector | ction | Interresident In | nal reset er-on-reser-down- g edge: g edge d | by watch<br>by power<br>by volta<br>by illega<br>by RAM<br>by illega<br>set: 1<br>reset: 1 | er-on-res<br>ge detect<br>al instruct<br>parity e<br>al-memon<br>.51 V (T<br>.50 V (T<br>.67 V to | set stor rich execution ex | s<br>14 stage | es) | | | | | | | Voltage detector On-chip debug fund | ction | <ul> <li>Interr</li> <li>Interr</li> <li>Interr</li> <li>Interr</li> <li>Interr</li> <li>Interr</li> <li>Powe</li> <li>Powe</li> <li>Rising</li> <li>Fallin</li> <li>Provide</li> </ul> | nal reset er-on-reser down- g edge: g edge d | by watch<br>by power<br>by volta<br>by illega<br>by RAM<br>by illega<br>set: 1<br>reset: 1 | er-on-res<br>ge detect<br>al instruct<br>parity e<br>al-memon<br>.51 V (T<br>.50 V (T<br>.67 V to<br>.63 V to | set stor return execution exec | s<br>14 stage | es) | | | | | | | Voltage detector On-chip debug fund | ction | <ul> <li>Interr</li> <li>Interr</li> <li>Interr</li> <li>Interr</li> <li>Interr</li> <li>Interr</li> <li>Interr</li> <li>Powe</li> <li>Powe</li> <li>Rising</li> <li>Fallin</li> <li>Provide</li> <li>V<sub>DD</sub> = 1</li> <li>V<sub>DD</sub> = 2.</li> </ul> | nal reset er-on-reser er-down- g edge g edge d .6 to 5.5 | by watch by power by volta by illegar by RAM by illegar set: 1 reset: 1 | er-on-res<br>ge detect<br>al instruct<br>parity e<br>al-memor<br>.51 V (T<br>.50 V (T<br>.63 V to<br>.63 V to | set stor rich execution ex | s<br>14 stage<br>14 stage | es) | applica | tions) | | | | Note The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator. - Notes 1. Total current flowing into VDD, EVDDD, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDD, and EVDD1, or Vss, EVSSD, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. During HALT instruction execution by flash memory. - 3. When high-speed on-chip oscillator and subsystem clock are stopped. - 4. When high-speed system clock and subsystem clock are stopped. - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 32 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 16 MHz LS (low-speed main) mode: $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz}$ to 8 MHz LV (low-voltage main) mode: $1.6 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}@1 \text{ MHz}$ to 4 MHz - **8.** Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C ### 2.5 Peripheral Functions Characteristics #### **AC Timing Test Points** ### 2.5.1 Serial array unit ### (1) During communication at same potential (UART mode) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | ` ` | h-speed<br>Mode | , | /-speed<br>Mode | ` | -voltage<br>Mode | Unit | |----------------------|--------|------------|-----------------------------------------------------------------------------|------|------------------|------|------------------|------|------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate Note 1 | | 2.4 V≤ EV | 2.4 V≤ EV <sub>DD0</sub> ≤ 5.5 V | | fMCK/6<br>Note 2 | | fмск/6 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 3}$ | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.8 V ≤ EV | $_{\text{DD0}} \leq 5.5 \text{ V}$ | | fMCK/6<br>Note 2 | | fмск/6 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate folk Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.7 V ≤ EV | $000 \le 5.5 \text{ V}$ | | fMCK/6<br>Note 2 | | fMCK/6<br>Note 2 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.6 V ≤ EV | $000 \le 5.5 \text{ V}$ | _ | _ | | fMCK/6<br>Note 2 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 3 | _ | _ | | 1.3 | | 0.6 | Mbps | Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only. 2. The following conditions are required for low voltage interface when EVDDO < VDD. $2.4 \text{ V} \le \text{EV}_{\text{DDO}} < 2.7 \text{ V} : \text{MAX. } 2.6 \text{ Mbps}$ $1.8 \text{ V} \le \text{EV}_{\text{DDO}} < 2.4 \text{ V} : \text{MAX. } 1.3 \text{ Mbps}$ $1.6 \text{ V} \le \text{EV}_{\text{DDO}} < 1.8 \text{ V} : \text{MAX. } 0.6 \text{ Mbps}$ 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 32 MHz (2.7 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) LS (low-speed main) mode: 8 MHz (1.8 V $\leq$ VDD $\leq$ 5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V $\leq$ VDD $\leq$ 5.5 V) Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). ### (5) During communication at same potential (simplified I<sup>2</sup>C mode) (1/2) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | ` ` ` | h-speed<br>Mode | ` | /-speed<br>Mode | ` | -voltage<br>Mode | Unit | |---------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------|-------|-----------------|------|-----------------|------|------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLr clock frequency | fscL | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | | 1000<br>Note 1 | | 400<br>Note 1 | | 400<br>Note 1 | kHz | | | | 1.8 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ | | 400<br>Note 1 | | 400<br>Note 1 | | 400<br>Note 1 | kHz | | | | 1.8 V $\leq$ EV <sub>DD0</sub> $<$ 2.7 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ | | 300<br>Note 1 | | 300<br>Note 1 | | 300<br>Note 1 | kHz | | | | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$ | | 250<br>Note 1 | | 250<br>Note 1 | | 250<br>Note 1 | kHz | | | | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$ | | _ | | 250<br>Note 1 | | 250<br>Note 1 | kHz | | Hold time when SCLr = "L" | tLOW | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 475 | | 1150 | | 1150 | | ns | | | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>$C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | 1150 | | 1150 | | 1150 | | ns | | | | 1.8 V $\leq$ EV <sub>DD0</sub> $<$ 2.7 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ | 1550 | | 1550 | | 1550 | | ns | | | | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$ | 1850 | | 1850 | | 1850 | | ns | | | | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 5 \text{ k}\Omega$ | _ | | 1850 | | 1850 | | ns | | Hold time when SCLr = "H" | tніgн | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 475 | | 1150 | | 1150 | | ns | | | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>$C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | 1150 | | 1150 | | 1150 | | ns | | | | 1.8 V $\leq$ EV <sub>DD0</sub> $<$ 2.7 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 kΩ | 1550 | | 1550 | | 1550 | | ns | | | | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 5 \text{ k}\Omega$ | 1850 | | 1850 | | 1850 | | ns | | | | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_{\text{b}} = 100 \text{ pF}, R_{\text{b}} = 5 \text{ k}\Omega$ | _ | | 1850 | | 1850 | | ns | (Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.) ### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | , 0 | h-speed<br>Mode | , | /-speed<br>Mode | , | -voltage<br>Mode | Unit | |--------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SIp setup time (to SCKp↑) Note 1 | tsıĸı | $\begin{array}{l} 4.0~V \leq EV_{DD0} \leq 5.5~V, \\ 2.7~V \leq V_b \leq 4.0~V, \end{array} \label{eq:pdd_pdd}$ | 81 | | 479 | | 479 | | ns | | | | $C_b = 30$ pF, $R_b = 1.4$ k $\Omega$ | | | | | | | | | | | | 177 | | 479 | | 479 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $\label{eq:local_local_local_local_local} \begin{split} 1.8 \ V & \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V & \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{split}$ | 479 | | 479 | | 479 | | ns | | | | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$ | | | | | | | | | SIp hold time<br>(from SCKp↑) Note 1 | <b>t</b> KSI1 | $ 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, $ | 19 | | 19 | | 19 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | | | 19 | | 19 | | 19 | | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $\begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$ | 19 | | 19 | | 19 | | ns | | | | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$ | | | | | | | | | Delay time from SCKp↓ to | tkso1 | $ \begin{array}{l} 4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V, \end{array} $ | | 100 | | 100 | | 100 | ns | | SOp output Note 1 | | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$ | | | | | | | | | | | $ 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, $ | | 195 | | 195 | | 195 | ns | | | | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | | | | | | | | | | $\begin{array}{c} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \end{array}$ | | 483 | | 483 | | 483 | ns | | | | $C_b = 30$ pF, $R_b = 5.5$ k $\Omega$ | | | | | | | | Notes - 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. - 2. Use it with $EV_{DD0} \ge V_b$ . Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the page after the next page.) # CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14) **2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14) **2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. #### (2) I2C fast mode (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Сог | nditions | , , | h-speed<br>Mode | ` | /-speed<br>Mode | ` | -voltage<br>Mode | Unit | |-----------------------------|---------------|------------------------------------------------------|-----------------------------------|-----|-----------------|------|-----------------|------|------------------|------| | | | | | | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock frequency | fscL | Fast mode: | $2.7~V \le EV_{DD0} \le 5.5~V$ | 0 | 400 | 0 | 400 | 0 | 400 | kHz | | | | fc∟κ≥ 3.5 MHz | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0 | 400 | 0 | 400 | 0 | 400 | kHz | | Setup time of restart | tsu:sta | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 0.6 | | 0.6 | | 0.6 | | μS | | condition | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 0.6 | | 0.6 | | 0.6 | | μS | | Hold time <sup>Note 1</sup> | thd:sta | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 0.6 | | 0.6 | | 0.6 | | μS | | | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 0.6 | | 0.6 | | 0.6 | | μS | | Hold time when SCLA0 = | tLOW | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 1.3 | | 1.3 | | 1.3 | | μS | | " <u>L</u> " | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 1.3 | | 1.3 | | 1.3 | | μS | | Hold time when SCLA0 = | <b>t</b> HIGH | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 0.6 | | 0.6 | | 0.6 | | μS | | "H" | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.8 | 5 V | 0.6 | | 0.6 | | 0.6 | | μS | | Data setup time | tsu:dat | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 100 | | 100 | | 100 | | μS | | (reception) | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.8 | 5 V | 100 | | 100 | | 100 | | μS | | Data hold time | thd:dat | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 0 | 0.9 | 0 | 0.9 | 0 | 0.9 | μS | | (transmission)Note 2 | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 0 | 0.9 | 0 | 0.9 | 0 | 0.9 | μS | | Setup time of stop | tsu:sto | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.$ | 5 V | 0.6 | | 0.6 | | 0.6 | | μS | | condition | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 0.6 | | 0.6 | | 0.6 | | μS | | Bus-free time | <b>t</b> BUF | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 1.3 | | 1.3 | | 1.3 | | μS | | | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$ | 5 V | 1.3 | | 1.3 | | 1.3 | | μS | Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected. 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IoH1, IoL1, VOH1, VOL1) must satisfy the values in the redirect destination. **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows. Fast mode: $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ <R> (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI0, ANI2 to ANI14, ANI16 to ANI26 (Ta = -40 to +85°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VBGR Note 3, Reference voltage (-) = AVREFM = 0 V Note 4, HS (high-speed main) mode) | Parameter | Symbol | Co | nditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|--------|------------------|--------------------------------|------|------|-------------|------| | Resolution | RES | | | | 8 | | bit | | Conversion time | tconv | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μS | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±0.60 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±2.0 | LSB | | Differential linearity error Note 1 | DLE | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±1.0 | LSB | | Analog input voltage | VAIN | | | 0 | | VBGR Note 3 | ٧ | - **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics. - 4. When reference voltage (-) = Vss, the MAX. values are as follows. Zero-scale error: Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM. Integral linearity error: Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM. Differential linearity error: Add ±0.2 LSB to the MAX. value when reference voltage (-) = AVREFM. ### 2.6.4 LVD circuit characteristics ### LVD Detection Voltage of Reset Mode and Interrupt Mode (Ta = -40 to +85°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------|----------------------|--------------------|------------------------|------|------|------|------| | Detection | Supply voltage level | V <sub>LVD0</sub> | Power supply rise time | 3.98 | 4.06 | 4.14 | V | | voltage | | | Power supply fall time | 3.90 | 3.98 | 4.06 | V | | | | V <sub>LVD1</sub> | Power supply rise time | 3.68 | 3.75 | 3.82 | V | | | | | Power supply fall time | 3.60 | 3.67 | 3.74 | V | | | | V <sub>LVD2</sub> | Power supply rise time | 3.07 | 3.13 | 3.19 | V | | | | | Power supply fall time | 3.00 | 3.06 | 3.12 | V | | | | V <sub>LVD3</sub> | Power supply rise time | 2.96 | 3.02 | 3.08 | V | | | | | Power supply fall time | 2.90 | 2.96 | 3.02 | V | | | | V <sub>LVD4</sub> | Power supply rise time | 2.86 | 2.92 | 2.97 | V | | | | | Power supply fall time | 2.80 | 2.86 | 2.91 | V | | | | V <sub>LVD5</sub> | Power supply rise time | 2.76 | 2.81 | 2.87 | V | | | | | Power supply fall time | 2.70 | 2.75 | 2.81 | V | | | | V <sub>LVD6</sub> | Power supply rise time | 2.66 | 2.71 | 2.76 | V | | | | | Power supply fall time | 2.60 | 2.65 | 2.70 | V | | | | <b>V</b> LVD7 | Power supply rise time | 2.56 | 2.61 | 2.66 | V | | | | | Power supply fall time | 2.50 | 2.55 | 2.60 | V | | | | V <sub>LVD8</sub> | Power supply rise time | 2.45 | 2.50 | 2.55 | V | | | | | Power supply fall time | 2.40 | 2.45 | 2.50 | V | | | | V <sub>LVD9</sub> | Power supply rise time | 2.05 | 2.09 | 2.13 | V | | | | | Power supply fall time | 2.00 | 2.04 | 2.08 | V | | | | V <sub>LVD10</sub> | Power supply rise time | 1.94 | 1.98 | 2.02 | V | | | | | Power supply fall time | 1.90 | 1.94 | 1.98 | V | | | | V <sub>LVD11</sub> | Power supply rise time | 1.84 | 1.88 | 1.91 | V | | | | | Power supply fall time | 1.80 | 1.84 | 1.87 | V | | | | V <sub>LVD12</sub> | Power supply rise time | 1.74 | 1.77 | 1.81 | V | | | | | Power supply fall time | 1.70 | 1.73 | 1.77 | V | | | | V <sub>LVD13</sub> | Power supply rise time | 1.64 | 1.67 | 1.70 | V | | | | | Power supply fall time | 1.60 | 1.63 | 1.66 | V | | Minimum p | ulse width | tLW | | 300 | | | μS | | Detection d | elay time | | | | | 300 | μS | - Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer. - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: 2.7 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 32 MHz $2.4~V \leq$ VDD $\leq$ 5.5 V@1 MHz to 16 MHz - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C # (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (Ta = -40 to $+105^{\circ}$ C, 2.4 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V) (2/2) | Parameter | Symbol | | | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------|------------------------|------------------------|----------------------------|----------------------------------------------|-------------------------|------|------|-------|---------| | Supply | I <sub>DD2</sub> | HALT | HS (high- | fih = 32 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.62 | 3.40 | mA | | Current<br>Note 1 | Note 2 | mode | speed main)<br>mode Note 7 | | V <sub>DD</sub> = 3.0 V | | 0.62 | 3.40 | mA | | | | | mode | fih = 24 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.50 | 2.70 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.50 | 2.70 | mA | | | | | | fih = 16 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.44 | 1.90 | mA | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.44 | 1.90 | mA | | | | | HS (high- | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.31 | 2.10 | mA | | | | | speed main)<br>mode Note 7 | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.48 | 2.20 | mA | | | | | | $f_{MX} = 20 \text{ MHz}^{\text{Note 3}},$ | Square wave input | | 0.31 | 2.10 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.48 | 2.20 | mA | | | | | | $f_{MX} = 10 \text{ MHz}^{Note 3},$ | Square wave input | | 0.21 | 1.10 | mA | | | | | | V <sub>DD</sub> = 5.0 V | Resonator connection | | 0.28 | 1.20 | mA | | | | | | f <sub>MX</sub> = 10 MHz <sup>Note 3</sup> , | Square wave input | | 0.21 | 1.10 | mA | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.28 | 1.20 | mA | | | | | Subsystem | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.28 | 0.61 | μA | | | | | clock<br>operation | T <sub>A</sub> = -40°C | Resonator connection | | 0.47 | 0.80 | μА | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.34 | 0.61 | μA | | | | | | T <sub>A</sub> = +25°C | Resonator connection | | 0.53 | 0.80 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.41 | 2.30 | μA | | | | | | T <sub>A</sub> = +50°C | Resonator connection | | 0.60 | 2.49 | μΑ | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 0.64 | 4.03 | μA | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 0.83 | 4.22 | μА | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 1.09 | 8.04 | μΑ | | | | | | T <sub>A</sub> = +85°C | Resonator connection | | 1.28 | 8.23 | μА | | | | | | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input | | 5.50 | 41.00 | μΑ | | | | | | T <sub>A</sub> = +105°C | Resonator connection | | 5.50 | 41.00 | μА | | | IDD3 <sup>Note 6</sup> | STOP | T <sub>A</sub> = -40°C | | | | 0.19 | 0.52 | μΑ | | | | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C | | | | 0.25 | 0.52 | μΑ | | | | | T <sub>A</sub> = +50°C | | | | 0.32 | 2.21 | μΑ | | | | | T <sub>A</sub> = +70°C | | | | 0.55 | 3.94 | μΑ | | | | | T <sub>A</sub> = +85°C | | | | 1.00 | 7.95 | μΑ | | | | | T <sub>A</sub> = +105°C | :<br> | | | 5.00 | 40.00 | $\mu$ A | (Notes and Remarks are listed on the next page.) ### Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential) ### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential) Remarks 1. $R_b[\Omega]$ :Communication line (SDAr) pull-up resistance, $C_b[F]$ : Communication line (SDAr, SCLr) load capacitance - 2. r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 4, 5, 8, 14), h: POM number (g = 0, 1, 4, 5, 7 to 9, 14) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13) # (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (1/3) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | HS (high-speed | d main) Mode | Unit | |-----------------------|--------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | $4.0~V \leq EV_{DD0} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0$ $V,$ $C_b = 30~pF,~R_b = 1.4~k\Omega$ | 600 | | ns | | | | | $2.7~V \leq EV_{DD0} < 4.0~V,~2.3~V \leq V_b \leq 2.7$ $V,$ $C_b = 30~pF,~R_b = 2.7~k\Omega$ | 1000 | | ns | | | | | $2.4~V \leq EV_{DD0} < 3.3~V,~1.6~V \leq V_b \leq 2.0$ $V,$ $C_b = 30~pF,~R_b = 5.5~k\Omega$ | 2300 | | ns | | SCKp high-level width | tкн1 | 4.0 V ≤ EV <sub>DD</sub><br>C <sub>b</sub> = 30 pF, F | $_{0}$ $\leq$ $5.5$ V, $2.7$ V $\leq$ V $_{b}$ $\leq$ $4.0$ V, $_{c}$ $_{c$ | tксу1/2 - 150 | | ns | | | | 2.7 V ≤ EV <sub>DD</sub> | $0 < 4.0 \text{ V}, 2.3 \text{ V} \leq V_b \leq 2.7 \text{ V},$ $R_b = 2.7 \text{ k}\Omega$ | tkcy1/2 - 340 | | ns | | | | 2.4 V ≤ EV <sub>DD</sub><br>C <sub>b</sub> = 30 pF, F | $_{0}$ < 3.3 V, 1.6 V $\leq$ V $_{b}$ $\leq$ 2.0 V, $R_{b}$ = 5.5 k $\Omega$ | tксу1/2 — 916 | | ns | | SCKp low-level width | tĸL1 | $4.0 \text{ V} \leq \text{EV}_{DD}$ $C_b = 30 \text{ pF, F}$ | $_{0} \leq 5.5 \; \text{V, } 2.7 \; \text{V} \leq \text{V}_{\text{b}} \leq 4.0 \; \text{V,}$ $R_{\text{b}} = 1.4 \; \text{k}\Omega$ | tkcy1/2 - 24 | | ns | | | | $2.7 \text{ V} \leq \text{EV}_{DD}$<br>$C_b = 30 \text{ pF, F}$ | 0 < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V, $R_b = 2.7 \text{ k}\Omega$ | tkcy1/2 - 36 | | ns | | | | $2.4 \text{ V} \leq \text{EV}_{DD}$<br>$C_b = 30 \text{ pF, F}$ | $_{0} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V,$ $R_{b} = 5.5 \ k\Omega$ | tксу1/2 — 100 | | ns | Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (Vpd tolerance (for the 20- to 52-pin products)/EVpd tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed two pages after the next page.) - Notes 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - **4.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. Caution Select the TTL input buffer for the SIp pin and SCKp pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 128-pin products)) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VH and VIL, see the DC characteristics with TTL input buffer selected. #### CSI mode connection diagram (during communication at different potential) - **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SOp) pull-up resistance, C<sub>b</sub>[F]: Communication line (SOp) load capacitance, V<sub>b</sub>[V]: Communication line voltage - 2. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 00, 01, 02, - 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13)) - **4.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. ### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (2/2) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | Conditions | HS (high-speed main) Mode | | Unit | |-------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|------| | | | | MIN. | MAX. | | | Data setup time (reception) | tsu:dat | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $ | 1/f <sub>MCK</sub> + 340<br>Note 2 | | ns | | | | $ \begin{aligned} 2.7 & \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 & \ V \leq V_b \leq 2.7 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $ | 1/fmck + 340<br>Note 2 | | ns | | | | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $ | 1/f <sub>MCK</sub> + 760<br>Note 2 | | ns | | | | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 1/f <sub>MCK</sub> + 760<br>Note 2 | | ns | | | | $ \begin{aligned} &2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{aligned} $ | 1/f <sub>MCK</sub> + 570<br>Note 2 | | ns | | Data hold time (transmission) | thd:dat | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $ | 0 | 770 | ns | | | | $ \begin{aligned} 2.7 & \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 & \ V \leq V_b \leq 2.7 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $ | 0 | 770 | ns | | | | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $ | 0 | 1420 | ns | | | | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $ | 0 | 1420 | ns | | | | $ \begin{aligned} &2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{aligned} $ | 0 | 1215 | ns | **Notes 1.** The value must also be equal to or less than fmck/4. 2. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H". Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.)