

Welcome to **E-XFL.COM** 

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 48                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 12K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 12x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-LQFP                                                                         |
| Supplier Device Package    | 64-LFQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100lgdfb-x0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

RL78/G13 1. OUTLINE

### 1.3.10 52-pin products

• 52-pin plastic LQFP (10 × 10 mm, 0.65 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

RL78/G13 1. OUTLINE

### 1.5.14 128-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

RL78/G13 1. OUTLINE

 The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves) (see 6.9.3 Operation as multiple PWM output function in the RL78/G13 User's Manual).

(2/2)

|                      |                      |                                                                                                                                                      |                                                                                                                                                                           |                     |                 |                   | (2/2)    |  |  |
|----------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------------|----------|--|--|
| Ite                  | m                    | 80-                                                                                                                                                  | pin                                                                                                                                                                       | 100                 | -pin            | 128               | 3-pin    |  |  |
|                      |                      | R5F100Mx                                                                                                                                             | R5F101Mx                                                                                                                                                                  | R5F100Px            | R5F101Px        | R5F100Sx          | R5F101Sx |  |  |
| Clock output/buzz    | er output            |                                                                                                                                                      | 2                                                                                                                                                                         | 1                   | 2               |                   | 2        |  |  |
|                      |                      | • 2.44 kHz, 4.8                                                                                                                                      | 8 kHz, 9.76 kHz,                                                                                                                                                          | 1.25 MHz, 2.5 M     | Hz, 5 MHz, 10 M | ИHz               |          |  |  |
|                      |                      | · ·                                                                                                                                                  | clock: fmain = 20                                                                                                                                                         |                     |                 |                   |          |  |  |
|                      |                      |                                                                                                                                                      |                                                                                                                                                                           | .048 kHz, 4.096 k   |                 | 16.384 kHz, 32.76 | 68 kHz   |  |  |
| 0/40 1 "             | A /D                 |                                                                                                                                                      | CIOCK: ISUB = 32.70                                                                                                                                                       | 68 kHz operation)   |                 | I                 |          |  |  |
| 8/10-bit resolution  | A/D converter        | 17 channels                                                                                                                                          |                                                                                                                                                                           | 20 channels         |                 | 26 channels       |          |  |  |
| Serial interface     |                      |                                                                                                                                                      | , 128-pin product                                                                                                                                                         |                     |                 |                   |          |  |  |
|                      |                      | CSI: 2 channels/simplified I <sup>2</sup> C: 2 channels/UART: 1 channel     CSI: 2 channels/simplified I <sup>2</sup> C: 2 channels/UART: 1 channels |                                                                                                                                                                           |                     |                 |                   |          |  |  |
|                      |                      |                                                                                                                                                      | CSI: 2 channels/simplified I <sup>2</sup> C: 2 channels/UART: 1 channel CSI: 2 channels/simplified I <sup>2</sup> C: 2 channels/UART (UART supporting LIN-bus): 1 channel |                     |                 |                   |          |  |  |
|                      |                      |                                                                                                                                                      | • CSI: 2 channels/simplified I <sup>2</sup> C: 2 channels/UART: 1 channel                                                                                                 |                     |                 |                   |          |  |  |
|                      | I <sup>2</sup> C bus | 2 channels                                                                                                                                           | ·                                                                                                                                                                         | 2 channels          |                 | 2 channels        |          |  |  |
| Multiplier and divid | der/multiply-        | • 16 bits × 16 bi                                                                                                                                    | ts = 32 bits (Uns                                                                                                                                                         | igned or signed)    |                 |                   |          |  |  |
| accumulator          |                      | • 32 bits ÷ 32 bits = 32 bits (Unsigned)                                                                                                             |                                                                                                                                                                           |                     |                 |                   |          |  |  |
|                      |                      | • 16 bits × 16 bits                                                                                                                                  | • 16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed)                                                                                                              |                     |                 |                   |          |  |  |
| DMA controller       |                      | 4 channels                                                                                                                                           |                                                                                                                                                                           |                     |                 |                   |          |  |  |
| Vectored             | Internal             |                                                                                                                                                      | 37                                                                                                                                                                        | 3                   | 37              |                   | 41       |  |  |
| interrupt sources    | External             |                                                                                                                                                      | 13                                                                                                                                                                        | 1                   | 3               |                   | 13       |  |  |
| Key interrupt        |                      |                                                                                                                                                      | 8                                                                                                                                                                         | 1                   | 8               |                   | 8        |  |  |
| Reset                |                      | Reset by RES                                                                                                                                         |                                                                                                                                                                           |                     |                 |                   |          |  |  |
|                      |                      |                                                                                                                                                      | by watchdog tim                                                                                                                                                           |                     |                 |                   |          |  |  |
|                      |                      |                                                                                                                                                      | by power-on-res<br>by voltage detec                                                                                                                                       |                     |                 |                   |          |  |  |
|                      |                      |                                                                                                                                                      |                                                                                                                                                                           | tion execution Note |                 |                   |          |  |  |
|                      |                      |                                                                                                                                                      | by RAM parity e                                                                                                                                                           |                     |                 |                   |          |  |  |
|                      |                      | Internal reset by illegal-memory access                                                                                                              |                                                                                                                                                                           |                     |                 |                   |          |  |  |
| Power-on-reset cir   | rcuit                | Power-on-res                                                                                                                                         | et: 1.51 V (TY                                                                                                                                                            | P.)                 |                 |                   |          |  |  |
|                      |                      | Power-down-                                                                                                                                          | reset: 1.50 V (TY                                                                                                                                                         | P.)                 |                 |                   |          |  |  |
| Voltage detector     |                      | Rising edge :                                                                                                                                        |                                                                                                                                                                           | .06 V (14 stages)   | )               |                   |          |  |  |
|                      |                      | Falling edge: 1.63 V to 3.98 V (14 stages)                                                                                                           |                                                                                                                                                                           |                     |                 |                   |          |  |  |
| On-chip debug fur    | nction               | Provided                                                                                                                                             |                                                                                                                                                                           |                     |                 |                   |          |  |  |
| Power supply volta   | age                  | $V_{DD} = 1.6 \text{ to } 5.5$                                                                                                                       | $V (T_A = -40 \text{ to } +8$                                                                                                                                             | 5°C)                |                 |                   |          |  |  |
|                      |                      | $V_{DD} = 2.4 \text{ to } 5.5 \text{ V } (T_A = -40 \text{ to } +105^{\circ}\text{C})$                                                               |                                                                                                                                                                           |                     |                 |                   |          |  |  |
| Operating ambien     | t temperature        | T <sub>A</sub> = 40 to +85°C (A: Consumer applications, D: Industrial applications )                                                                 |                                                                                                                                                                           |                     |                 |                   |          |  |  |
|                      |                      | $T_A = 40 \text{ to } +105$                                                                                                                          | °C (G: Industrial                                                                                                                                                         | applications)       |                 |                   |          |  |  |
|                      |                      | 1                                                                                                                                                    |                                                                                                                                                                           |                     |                 |                   |          |  |  |



Note The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator.



Note The following conditions are required for low voltage interface when EVDDO < VDD

 $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V} : \text{MIN. } 125 \text{ ns}$  $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V} : \text{MIN. } 250 \text{ ns}$ 

Remark fmck: Timer array unit operation clock frequency

(Operation clock to be set by the CKSmn0, CKSmn1 bits of timer mode register mn (TMRmn).

m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7))

#### Minimum Instruction Execution Time during Main System Clock Operation



220

220

### (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (2/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ Parameter Symbo Conditions HS (high-speed LS (low-speed main) LV (low-voltage main) Unit main) Mode I Mode Mode MIN. MIN. MAX. MIN. MAX. MAX. Slp setup time tsik2  $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$  $1/f_{MCK}+2$ 1/fmck+30 1/fmck+30 ns (to SCKp↑) Note 1 n  $1.8~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+3 1/fмск+30 1/fмcк+30 ns 0  $1.7~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+4  $1/f_{MCK}+40$  $1/f_{MCK}+40$ ns 0 1/fмск+40 1/fмск+40  $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$ ns Slp hold time tks12  $1.8~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+3 1/fмcк+31 1/fмcк+31 ns (from SCKp↑) 1  $1.7~V \leq EV_{DD0} \leq 5.5~V$ 1/fмcк+ 1/fмск+ 1/fмcк+ ns 250 250 250  $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$ 1/fmck+ 1/fмcк+ ns 250 250 2/f<sub>MCK+</sub> 2/f<sub>MCK+</sub> Delay time tks02 C = 30 $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ ns pF Note 4 from SCKp↓ to 44 110 110 SOp output Note  $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ 2/fмcк+ 2/fмск+ ns 110 75 110 2/fмск+  $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fмск+ 2/fмск+ ns 110 110 110  $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ 2/fmck+ 2/fмск+ ns 220 220 220  $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fмск+ 2/fмск+ ns

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to  $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SOp output lines.
  - 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 4, 5, 8, 14)
  - 2. fmck: Serial array unit operation clock frequency

    (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

    n: Channel number (mn = 00 to 03, 10 to 13))

### CSI mode connection diagram (during communication at same potential)



# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31)

2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)

# CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

**2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

#### (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (2/2)

(Ta = -40 to +85°C, 1.8 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                        | Symbol  | Conditions                                                                                                                                                          | HS (high<br>main)   | •    | ,                         | /-speed<br>Mode | LV (low<br>main)          | -voltage<br>Mode | Unit |
|----------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|---------------------------|-----------------|---------------------------|------------------|------|
|                                  |         |                                                                                                                                                                     | MIN.                | MAX. | MIN.                      | MAX.            | MIN.                      | MAX.             |      |
| Data setup time<br>(reception)   | tsu:dat | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $                  | 1/fмск + 135 Note 3 |      | 1/fmck<br>+ 190<br>Note 3 |                 | 1/fmck<br>+ 190<br>Note 3 |                  | kHz  |
|                                  |         | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $              | 1/fмск + 135 Note 3 |      | 1/fmck<br>+ 190<br>Note 3 |                 | 1/fmck<br>+ 190<br>Note 3 |                  | kHz  |
|                                  |         | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $          | 1/fмск + 190 Note 3 |      | 1/fmck<br>+ 190<br>Note 3 |                 | 1/fmck<br>+ 190<br>Note 3 |                  | kHz  |
|                                  |         | $ \begin{split} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{split} $                 | 1/fmck + 190 Note 3 |      | 1/fmck<br>+ 190<br>Note 3 |                 | 1/fmck<br>+ 190<br>Note 3 |                  | kHz  |
|                                  |         | $ \begin{aligned} &1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ &1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ &C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega \end{aligned} $    | 1/fмск + 190 Note 3 |      | 1/fmck<br>+ 190<br>Note 3 |                 | 1/fmck<br>+ 190<br>Note 3 |                  | kHz  |
| Data hold time<br>(transmission) | thd:dat | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $           | 0                   | 305  | 0                         | 305             | 0                         | 305              | ns   |
|                                  |         | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $              | 0                   | 305  | 0                         | 305             | 0                         | 305              | ns   |
|                                  |         | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $          | 0                   | 355  | 0                         | 355             | 0                         | 355              | ns   |
|                                  |         | $\label{eq:section} \begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$       | 0                   | 355  | 0                         | 355             | 0                         | 355              | ns   |
|                                  |         | $ \begin{split} &1.8 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V^{\text{Note 2}}, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{split} $ | 0                   | 405  | 0                         | 405             | 0                         | 405              | ns   |

**Notes 1.** The value must also be equal to or less than  $f_{MCK}/4$ .

- 2. Use it with  $EV_{DD0} \ge V_b$ .
- 3. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 128-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 128-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

(3) When reference voltage (+) = VDD (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = Vss (ADREFM = 0), target pin : ANI0 to ANI14, ANI16 to ANI26, internal reference voltage, and temperature sensor output voltage

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{\text{DD}0} = \text{EV}_{\text{DD}1} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS}0} = \text{EV}_{\text{SS}1} = 0 \text{ V}, \text{Reference voltage (+)} = \text{V}_{\text{DD}}, \text{Reference voltage (-)} = \text{V}_{\text{SS}})$ 

| Parameter                              | Symbol                        | Conditio                                                                                      | ns                                                      | MIN.                    | TYP.           | MAX.              | Unit |
|----------------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------|----------------|-------------------|------|
| Resolution                             | RES                           |                                                                                               |                                                         | 8                       |                | 10                | bit  |
| Overall error <sup>Note 1</sup>        | AINL                          | 10-bit resolution                                                                             | $1.8~V \leq V_{DD} \leq 5.5~V$                          |                         | 1.2            | ±7.0              | LSB  |
|                                        |                               |                                                                                               | $1.6~V \leq V_{DD} \leq 5.5~V$ Note 3                   |                         | 1.2            | ±10.5             | LSB  |
| Conversion time                        | tconv                         | 10-bit resolution                                                                             | $3.6~V \leq V_{DD} \leq 5.5~V$                          | 2.125                   |                | 39                | μS   |
|                                        |                               | Target pin: ANI0 to ANI14,                                                                    | $2.7~V \leq V_{DD} \leq 5.5~V$                          | 3.1875                  |                | 39                | μS   |
|                                        |                               | ANI16 to ANI26                                                                                | $1.8~V \leq V_{DD} \leq 5.5~V$                          | 17                      |                | 39                | μS   |
|                                        |                               |                                                                                               | $1.6~V \leq V_{DD} \leq 5.5~V$                          | 57                      |                | 95                | μS   |
| Conversion time                        | tconv                         | 10-bit resolution                                                                             | $3.6~V \leq V_{DD} \leq 5.5~V$                          | 2.375                   |                | 39                | μS   |
|                                        |                               | Target pin: Internal                                                                          | $2.7~V \leq V_{DD} \leq 5.5~V$                          | 3.5625                  |                | 39                | μS   |
|                                        | tempo<br>voltag<br>main)      | reference voltage, and<br>temperature sensor output<br>voltage (HS (high-speed<br>main) mode) | $2.4~V \leq V \text{DD} \leq 5.5~V$                     | 17                      |                | 39                | μS   |
| Zero-scale error <sup>Notes 1, 2</sup> | ror <sup>Notes 1, 2</sup> Ezs | 10-bit resolution                                                                             | $1.8~V \leq V_{DD} \leq 5.5~V$                          |                         |                | ±0.60             | %FSR |
|                                        |                               |                                                                                               | $1.6~V \leq V_{DD} \leq 5.5~V$ Note 3                   |                         |                | ±0.85             | %FSR |
| Full-scale error <sup>Notes 1, 2</sup> | Ers                           | 10-bit resolution                                                                             | $1.8~V \leq V_{DD} \leq 5.5~V$                          |                         |                | ±0.60             | %FSR |
|                                        |                               |                                                                                               | $1.6~V \leq V_{DD} \leq 5.5~V$ Note 3                   |                         |                | ±0.85             | %FSR |
| Integral linearity errorNote 1         | ILE                           | 10-bit resolution                                                                             | $1.8~V \leq V_{DD} \leq 5.5~V$                          |                         |                | ±4.0              | LSB  |
|                                        |                               |                                                                                               | $1.6~V \leq V_{DD} \leq 5.5~V$ Note 3                   |                         |                | ±6.5              | LSB  |
| Differential linearity error Note 1    | DLE                           | 10-bit resolution                                                                             | $1.8~V \leq V_{DD} \leq 5.5~V$                          |                         |                | ±2.0              | LSB  |
|                                        |                               |                                                                                               | $1.6~\text{V} \leq \text{VDD} \leq 5.5~\text{V}$ Note 3 |                         |                | ±2.5              | LSB  |
| Analog input voltage                   | Vain                          | ANI0 to ANI14                                                                                 |                                                         | 0                       |                | V <sub>DD</sub>   | ٧    |
|                                        |                               |                                                                                               |                                                         | 0                       |                | EV <sub>DD0</sub> | ٧    |
|                                        |                               | Internal reference voltage (2.4 V ≤ VDD ≤ 5.5 V, HS (hi                                       |                                                         | V <sub>BGR</sub> Note 4 |                | V                 |      |
|                                        |                               | Temperature sensor output (2.4 V ≤ VDD ≤ 5.5 V, HS (hi                                        | -                                                       |                         | VTMPS25 Note 4 | 1                 | V    |

Notes 1. Excludes quantization error (±1/2 LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. When the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).
- 4. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics.

### 2.8 Flash Memory Programming Characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ 

| Parameter                               | Symbol | Conditions                          | MIN.    | TYP.      | MAX. | Unit  |
|-----------------------------------------|--------|-------------------------------------|---------|-----------|------|-------|
| CPU/peripheral hardware clock frequency | fclk   | $1.8~V \leq V \text{dd} \leq 5.5~V$ | 1       |           | 32   | MHz   |
| Number of code flash rewrites           | Cerwr  | Retained for 20 years TA = 85°C     | 1,000   |           |      | Times |
| Number of data flash rewrites           |        | Retained for 1 years TA = 25°C      |         | 1,000,000 |      |       |
|                                         |        | Retained for 5 years TA = 85°C      | 100,000 |           |      |       |
|                                         |        | Retained for 20 years TA = 85°C     | 10,000  |           |      |       |

**Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite.

- The retaining years are until next rewrite after the rewrite.
- 2. When using flash memory programmer and Renesas Electronics self programming library
- **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.

### 2.9 Dedicated Flash Memory Programmer Communication (UART)

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 | _    | 1,000,000 | bps  |

#### 3.2 Oscillator Characteristics

#### 3.2.1 X1, XT1 oscillator characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                            | Resonator          | Conditions                            | MIN. | TYP.   | MAX. | Unit |
|------------------------------------------------------|--------------------|---------------------------------------|------|--------|------|------|
| X1 clock oscillation frequency (fx) <sup>Note</sup>  | Ceramic resonator/ | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 1.0  |        | 20.0 | MHz  |
|                                                      | crystal resonator  | $2.4~V \leq V_{DD} < 2.7~V$           | 1.0  |        | 16.0 | MHz  |
| XT1 clock oscillation frequency (fx) <sup>Note</sup> | Crystal resonator  |                                       | 32   | 32.768 | 35   | kHz  |

**Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator and XT1 oscillator, refer to 5.4 System Clock Oscillator.

#### 3.2.2 On-chip oscillator characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ 

| Oscillators                                              | Parameters |                | Conditions                     | MIN. | TYP. | MAX. | Unit |
|----------------------------------------------------------|------------|----------------|--------------------------------|------|------|------|------|
| High-speed on-chip oscillator clock frequency Notes 1, 2 | fін        |                |                                | 1    |      | 32   | MHz  |
| High-speed on-chip oscillator                            |            | –20 to +85 °C  | $2.4~V \leq V_{DD} \leq 5.5~V$ | -1.0 |      | +1.0 | %    |
| clock frequency accuracy                                 |            | –40 to −20 °C  | $2.4~V \leq V_{DD} \leq 5.5~V$ | -1.5 |      | +1.5 | %    |
|                                                          |            | +85 to +105 °C | $2.4~V \leq V_{DD} \leq 5.5~V$ | -2.0 |      | +2.0 | %    |
| Low-speed on-chip oscillator clock frequency             | fı∟        |                |                                |      | 15   |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy    |            |                |                                | -15  |      | +15  | %    |

- **Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register.
  - 2. This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time.

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$  (4/5)

| Items                   | Symbol                   | Conditions                                                                                                              |                                                                                                    | MIN.                    | TYP. | MAX. | Unit |
|-------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------|------|------|------|
| Output voltage,<br>high | V <sub>OH1</sub>         | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64                                                         | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = $-3.0 \text{ mA}$             | EV <sub>DD0</sub> – 0.7 |      |      | V    |
|                         |                          | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to                                                    | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $I_{\text{OH1}} = -2.0 \text{ mA}$ | EV <sub>DD0</sub> – 0.6 |      |      | ٧    |
|                         |                          | P117, P120, P125 to P127, P130,<br>P140 to P147                                                                         | $2.4 \ V \leq EV_{DD0} \leq 5.5 \ V,$ Iон1 = $-1.5 \ mA$                                           | EV <sub>DD0</sub> – 0.5 |      |      | V    |
| V <sub>OH2</sub>        | P20 to P27, P150 to P156 | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ Iон2 = $-100 \ \mu \text{ A}$                                      | V <sub>DD</sub> – 0.5                                                                              |                         |      | V    |      |
| Output voltage, low     | V <sub>OL1</sub>         | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64                                                         | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 8.5~mA$                                               |                         |      | 0.7  | V    |
|                         |                          | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to<br>P117, P120, P125 to P127, P130,<br>P140 to P147 | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 3.0~mA$                                               |                         |      | 0.6  | V    |
|                         |                          |                                                                                                                         | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 1.5~mA$                                               |                         |      | 0.4  | V    |
|                         |                          |                                                                                                                         | $2.4~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 0.6~mA$                                               |                         |      | 0.4  | V    |
|                         | V <sub>OL2</sub>         | P20 to P27, P150 to P156                                                                                                | $2.4 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V},$ $\text{Iol2} = 400 \ \mu \text{ A}$         |                         |      | 0.4  | V    |
| Vol3                    | Vоцз                     | P60 to P63                                                                                                              | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 15.0~mA$                                              |                         |      | 2.0  | V    |
|                         |                          |                                                                                                                         | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 5.0~mA$                                               |                         |      | 0.4  | V    |
|                         |                          |                                                                                                                         | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $\text{Iol3} = 3.0 \text{ mA}$     |                         |      | 0.4  | V    |
|                         |                          |                                                                                                                         | $2.4~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 2.0~mA$                                               |                         |      | 0.4  | V    |

Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

# (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (Ta = -40 to $+105^{\circ}$ C, 2.4 V $\leq$ EV<sub>DD0</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>SS0</sub> = 0 V) (2/2)

| Parameter | Symbol                 |                        |                            | Conditions                                   |                         | MIN. | TYP. | MAX.  | Unit |
|-----------|------------------------|------------------------|----------------------------|----------------------------------------------|-------------------------|------|------|-------|------|
| Supply    | I <sub>DD2</sub>       | HALT                   | HS (high-                  | fih = 32 MHz Note 4                          | V <sub>DD</sub> = 5.0 V |      | 0.54 | 2.90  | mA   |
| current   | Note 2                 | mode                   | speed main)<br>mode Note 7 |                                              | V <sub>DD</sub> = 3.0 V |      | 0.54 | 2.90  | mA   |
|           |                        |                        |                            | fih = 24 MHz Note 4                          | V <sub>DD</sub> = 5.0 V |      | 0.44 | 2.30  | mA   |
|           |                        |                        |                            |                                              | V <sub>DD</sub> = 3.0 V |      | 0.44 | 2.30  | mA   |
|           |                        |                        |                            | fih = 16 MHz Note 4                          | V <sub>DD</sub> = 5.0 V |      | 0.40 | 1.70  | mA   |
|           |                        |                        |                            |                                              | V <sub>DD</sub> = 3.0 V |      | 0.40 | 1.70  | mA   |
|           |                        |                        | HS (high-                  | $f_{MX} = 20 \text{ MHz}^{Note 3},$          | Square wave input       |      | 0.28 | 1.90  | mA   |
|           |                        |                        | speed main)<br>mode Note 7 | V <sub>DD</sub> = 5.0 V                      | Resonator connection    |      | 0.45 | 2.00  | mA   |
|           |                        |                        |                            | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input       |      | 0.28 | 1.90  | mA   |
|           |                        |                        |                            | V <sub>DD</sub> = 3.0 V                      | Resonator connection    |      | 0.45 | 2.00  | mA   |
|           |                        |                        |                            | $f_{MX} = 10 \text{ MHz}^{Note 3},$          | Square wave input       |      | 0.19 | 1.02  | mA   |
|           |                        |                        |                            | V <sub>DD</sub> = 5.0 V                      | Resonator connection    |      | 0.26 | 1.10  | mA   |
|           |                        |                        |                            | $f_{MX} = 10 \text{ MHz}^{Note 3},$          | Square wave input       |      | 0.19 | 1.02  | mA   |
|           |                        |                        |                            | V <sub>DD</sub> = 3.0 V                      | Resonator connection    |      | 0.26 | 1.10  | mA   |
|           |                        |                        | Subsystem                  | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.25 | 0.57  | μΑ   |
|           |                        |                        | clock<br>operation         | T <sub>A</sub> = -40°C                       | Resonator connection    |      | 0.44 | 0.76  | μΑ   |
|           |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.30 | 0.57  | μΑ   |
|           |                        |                        |                            | T <sub>A</sub> = +25°C                       | Resonator connection    |      | 0.49 | 0.76  | μΑ   |
|           |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.37 | 1.17  | μΑ   |
|           |                        |                        |                            | T <sub>A</sub> = +50°C                       | Resonator connection    |      | 0.56 | 1.36  | μΑ   |
|           |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.53 | 1.97  | μΑ   |
|           |                        |                        |                            | T <sub>A</sub> = +70°C                       | Resonator connection    |      | 0.72 | 2.16  | μΑ   |
|           |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.82 | 3.37  | μΑ   |
|           |                        |                        |                            | T <sub>A</sub> = +85°C                       | Resonator connection    |      | 1.01 | 3.56  | μΑ   |
|           |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 3.01 | 15.37 | μΑ   |
|           |                        |                        |                            | T <sub>A</sub> = +105°C                      | Resonator connection    |      | 3.20 | 15.56 | μΑ   |
|           | IDD3 <sup>Note 6</sup> | STOP                   | T <sub>A</sub> = -40°C     |                                              |                         |      | 0.18 | 0.50  | μΑ   |
|           |                        | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C     |                                              |                         |      | 0.23 | 0.50  | μΑ   |
|           |                        |                        | T <sub>A</sub> = +50°C     |                                              |                         |      | 0.30 | 1.10  | μΑ   |
|           |                        |                        | T <sub>A</sub> = +70°C     | ;                                            |                         |      | 0.46 | 1.90  | μΑ   |
|           |                        |                        | T <sub>A</sub> = +85°C     |                                              |                         |      | 0.75 | 3.30  | μΑ   |
|           |                        |                        | T <sub>A</sub> = +105°C    |                                              |                         |      | 2.94 | 15.30 | μΑ   |

(Notes and Remarks are listed on the next page.)

- Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 32 MHz  $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 16 MHz

- 8. Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$

# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

**2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

#### 3.6.3 POR circuit characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ 

| Parameter           | Symbol           | Conditions             | MIN. | TYP. | MAX. | Unit |
|---------------------|------------------|------------------------|------|------|------|------|
| Detection voltage   | VPOR             | Power supply rise time | 1.45 | 1.51 | 1.57 | V    |
|                     | V <sub>PDR</sub> | Power supply fall time | 1.44 | 1.50 | 1.56 | V    |
| Minimum pulse width | T <sub>PW</sub>  |                        | 300  |      |      | μS   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).



### 3.6.5 Power supply voltage rising slope characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until  $V_{DD}$  reaches the operating voltage range shown in 3.4 AC Characteristics.

#### 3.7 RAM Data Retention Characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                     | Symbol            | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|-------------------|------------|----------------------|------|------|------|
| Data retention supply voltage | V <sub>DDDR</sub> |            | 1.44 <sup>Note</sup> |      | 5.5  | ٧    |

**Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



### 4.9 48-pin Products

R5F100GAAFB, R5F100GCAFB, R5F100GDAFB, R5F100GEAFB, R5F100GFAFB, R5F100GAFB, R5F100GHAFB, R5F100GJAFB, R5F100GKAFB, R5F100GLAFB

R5F101GAAFB, R5F101GCAFB, R5F101GDAFB, R5F101GEAFB, R5F101GFAFB, R5F101GHAFB, R5F101GJAFB, R5F101GKAFB, R5F101GLAFB

R5F100GADFB, R5F100GCDFB, R5F100GDDFB, R5F100GEDFB, R5F100GFDFB, R5F100GHDFB, R5F100GHDFB, R5F100GHDFB, R5F100GHDFB, R5F100GHDFB

R5F101GADFB, R5F101GCDFB, R5F101GDDFB, R5F101GEDFB, R5F101GFDFB, R5F101GHDFB, R5F101GJDFB, R5F101GKDFB, R5F101GKDFB, R5F101GKDFB, R5F101GKDFB

R5F100GAGFB, R5F100GCGFB, R5F100GDGFB, R5F100GEGFB, R5F100GFGFB, R5F100GHGFB, R5F10

| JEITA Package Code                     | RENESAS Code | Previous Code  | MASS (TYP.) [ | g]                     |
|----------------------------------------|--------------|----------------|---------------|------------------------|
| P-LFQFP48-7x7-0.50                     | PLQP0048KF-A | P48GA-50-8EU-1 | 0.16          |                        |
| HD———————————————————————————————————— | 25 24        | E HE           | detail of le  | CL                     |
| 48                                     | 13           |                |               | (UNIT:mn               |
| . 1                                    | 12.          | ↓              | D             | DIMENSIONS             |
|                                        |              | <u></u>        |               | 7.00±0.20<br>7.00±0.20 |
|                                        |              | ļ              | <u>E</u>      | 7.00±0.20<br>9.00±0.20 |
|                                        | . 4 4 7 7 7  | <u></u>        | HE            | 9.00±0.20<br>9.00±0.20 |
| -ZD                                    | → e          |                | A             | 1.60 MAX.              |
|                                        |              |                | A1            | 0.10±0.05              |
|                                        | x (M) S      | Δ              |               | 1.40±0.05              |
|                                        |              | A              |               | 0.25                   |
|                                        |              | A2 ¬           | b             | 0.22±0.05              |
|                                        |              |                |               |                        |



Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

© 2012 Renesas Electronics Corporation. All rights reserved.

0.145 <sup>+0.055</sup> -0.045 0.50

0.60±0.15

1.00±0.20 3°+5° 0.50 0.08 0.08

0.75

0.75

Lp

ZD

ZE



### 4.11 64-pin Products

R5F100LCAFA, R5F100LDAFA, R5F100LEAFA, R5F100LFAFA, R5F100LGAFA, R5F100LHAFA, R5F100LJAFA, R5F100LKAFA, R5F100LLAFA

R5F101LCAFA, R5F101LDAFA, R5F101LEAFA, R5F101LFAFA, R5F101LGAFA, R5F101LHAFA, R5F101LJAFA, R5F101LKAFA, R5F101LLAFA

R5F100LCDFA, R5F100LDDFA, R5F100LEDFA, R5F100LFDFA, R5F100LGDFA, R5F100LHDFA, R5F100LJDFA, R5F100LKDFA, R5F100LLDFA

R5F101LCDFA, R5F101LDDFA, R5F101LEDFA, R5F101LFDFA, R5F101LGDFA, R5F101LHDFA, R5F101LJDFA, R5F101LKDFA, R5F101LLDFA

Previous Code

MASS (TYP.) [g]

R5F100LCGFA, R5F100LDGFA, R5F100LEGFA, R5F100LFGFA, R5F100LGGFA, R5F100LHGFA, R5F100LJGFA

RENESAS Code

JEITA Package Code

©2012 Renesas Electronics Corporation. All rights reserved.