

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 48                                                                              |
| Program Memory Size        | 192KB (192K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 16K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 12x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-LQFP                                                                         |
| Supplier Device Package    | 64-LFQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100lhafb-x0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 1-1. List of Ordering Part Numbers

(4/12)

| Pin<br>count | Package                                    | Data flash | Fields of<br>Application | Ordering Part Number                                                                            |
|--------------|--------------------------------------------|------------|--------------------------|-------------------------------------------------------------------------------------------------|
| 44 pins      | 44-pin plastic LQFP<br>(10 × 10 mm, 0.8 mm | Mounted    | А                        | R5F100FAAFP#V0, R5F100FCAFP#V0, R5F100FDAFP#V0, R5F100FEAFP#V0, R5F100FFAFP#V0, R5F100FGAFP#V0, |
|              | pitch)                                     |            |                          | R5F100FHAFP#V0, R5F100FJAFP#V0, R5F100FKAFP#V0,                                                 |
|              | ,                                          |            |                          | R5F100FLAFP#V0                                                                                  |
|              |                                            |            |                          | R5F100FAAFP#X0, R5F100FCAFP#X0, R5F100FDAFP#X0,                                                 |
|              |                                            |            |                          | R5F100FEAFP#X0, R5F100FFAFP#X0, R5F100FGAFP#X0,                                                 |
|              |                                            |            |                          | R5F100FHAFP#X0, R5F100FJAFP#X0, R5F100FKAFP#X0,                                                 |
|              |                                            |            |                          | R5F100FLAFP#X0                                                                                  |
|              |                                            |            | D                        | R5F100FADFP#V0, R5F100FCDFP#V0, R5F100FDDFP#V0,                                                 |
|              |                                            |            |                          | R5F100FEDFP#V0, R5F100FFDFP#V0, R5F100FGDFP#V0,                                                 |
|              |                                            |            |                          | R5F100FHDFP#V0, R5F100FJDFP#V0, R5F100FKDFP#V0,                                                 |
|              |                                            |            |                          | R5F100FLDFP#V0                                                                                  |
|              |                                            |            |                          | R5F100FADFP#X0, R5F100FCDFP#X0, R5F100FDDFP#X0,                                                 |
|              |                                            |            |                          | R5F100FEDFP#X0, R5F100FFDFP#X0, R5F100FGDFP#X0,                                                 |
|              |                                            |            |                          | R5F100FHDFP#X0, R5F100FJDFP#X0, R5F100FKDFP#X0,                                                 |
|              |                                            |            |                          | R5F100FLDFP#X0                                                                                  |
|              |                                            |            | G                        | R5F100FAGFP#V0, R5F100FCGFP#V0, R5F100FDGFP#V0,                                                 |
|              |                                            |            |                          | R5F100FEGFP#V0, R5F100FFGFP#V0, R5F100FGGFP#V0,                                                 |
|              |                                            |            |                          | R5F100FHGFP#V0, R5F100FJGFP#V0                                                                  |
|              |                                            |            |                          | R5F100FAGFP#X0, R5F100FCGFP#X0, R5F100FDGFP#X0,                                                 |
|              |                                            |            |                          | R5F100FEGFP#X0, R5F100FFGFP#X0, R5F100FGGFP#X0,                                                 |
|              |                                            |            |                          | R5F100FHGFP#X0, R5F100FJGFP#X0                                                                  |
|              |                                            | Not        | Α                        | R5F101FAAFP#V0, R5F101FCAFP#V0, R5F101FDAFP#V0,                                                 |
|              |                                            | mounted    |                          | R5F101FEAFP#V0, R5F101FFAFP#V0, R5F101FGAFP#V0,                                                 |
|              |                                            |            |                          | R5F101FHAFP#V0, R5F101FJAFP#V0, R5F101FKAFP#V0,                                                 |
|              |                                            |            |                          | R5F101FLAFP#V0                                                                                  |
|              |                                            |            |                          | R5F101FAAFP#X0, R5F101FCAFP#X0, R5F101FDAFP#X0,                                                 |
|              |                                            |            |                          | R5F101FEAFP#X0, R5F101FFAFP#X0, R5F101FGAFP#X0,                                                 |
|              |                                            |            |                          | R5F101FHAFP#X0, R5F101FJAFP#X0, R5F101FKAFP#X0,                                                 |
|              |                                            |            |                          | R5F101FLAFP#X0                                                                                  |
|              |                                            |            | D                        | R5F101FADFP#V0, R5F101FCDFP#V0, R5F101FDDFP#V0,                                                 |
|              |                                            |            |                          | R5F101FEDFP#V0, R5F101FFDFP#V0, R5F101FGDFP#V0,                                                 |
|              |                                            |            |                          | R5F101FHDFP#V0, R5F101FJDFP#V0, R5F101FKDFP#V0,                                                 |
|              |                                            |            |                          | R5F101FLDFP#V0                                                                                  |
|              |                                            |            |                          | R5F101FADFP#X0, R5F101FCDFP#X0, R5F101FDDFP#X0,                                                 |
|              |                                            |            |                          | R5F101FEDFP#X0, R5F101FFDFP#X0, R5F101FGDFP#X0,                                                 |
|              |                                            |            |                          | R5F101FHDFP#X0, R5F101FJDFP#X0, R5F101FKDFP#X0,                                                 |
|              |                                            |            |                          | R5F101FLDFP#X0                                                                                  |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



## 1.5.10 52-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

## 1.5.11 64-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

[80-pin, 100-pin, 128-pin products]

Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

(1/2)

|                   | Itam                                         | 90                                                                                                                                                                                                                                                      | nin                                                                                                                                                                                                                                                                                             | 100                                                                                                                                             | nin                                                    | 100             | nin                                          |  |  |
|-------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------|----------------------------------------------|--|--|
|                   | Item                                         | 80-<br>R5F100Mx                                                                                                                                                                                                                                         | R5F101Mx                                                                                                                                                                                                                                                                                        | R5F100Px                                                                                                                                        | -pin<br>R5F101Px                                       | 128<br>R5F100Sx | R5F101Sx                                     |  |  |
| Code flash me     | emory (KB)                                   |                                                                                                                                                                                                                                                         | 512                                                                                                                                                                                                                                                                                             |                                                                                                                                                 | o 512                                                  |                 | o 512                                        |  |  |
| Data flash me     | - , ,                                        | 8                                                                                                                                                                                                                                                       | =                                                                                                                                                                                                                                                                                               | 8                                                                                                                                               | =                                                      | 8               | =                                            |  |  |
| RAM (KB)          |                                              | 8 to 3                                                                                                                                                                                                                                                  | 2 Note 1                                                                                                                                                                                                                                                                                        | 8 to 3                                                                                                                                          | 2 Note 1                                               | 16 to 3         | 32 Note 1                                    |  |  |
| Address spac      | е                                            | 1 MB                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                               |                                                        |                 |                                              |  |  |
| Main system clock | High-speed system clock                      | HS (High-speed<br>HS (High-speed<br>LS (Low-speed                                                                                                                                                                                                       | I main) mode: 1<br>I main) mode: 1<br>main) mode: 1                                                                                                                                                                                                                                             | external main sys<br>to 20 MHz (V <sub>DD</sub> =<br>to 16 MHz (V <sub>DD</sub> =<br>to 8 MHz (V <sub>DD</sub> =<br>to 4 MHz (V <sub>DD</sub> = | = 2.7 to 5.5 V),<br>= 2.4 to 5.5 V),<br>1.8 to 5.5 V), | (EXCLK)         |                                              |  |  |
|                   | High-speed on-chip oscillator                | HS (High-speed<br>LS (Low-speed                                                                                                                                                                                                                         | S (High-speed main) mode: 1 to 32 MHz (V <sub>DD</sub> = 2.7 to 5.5 V),  S (High-speed main) mode: 1 to 16 MHz (V <sub>DD</sub> = 2.4 to 5.5 V),  S (Low-speed main) mode: 1 to 8 MHz (V <sub>DD</sub> = 1.8 to 5.5 V),  V (Low-voltage main) mode: 1 to 4 MHz (V <sub>DD</sub> = 1.6 to 5.5 V) |                                                                                                                                                 |                                                        |                 |                                              |  |  |
| Subsystem cl      | ock                                          | XT1 (crystal) os<br>32.768 kHz                                                                                                                                                                                                                          | cillation, externa                                                                                                                                                                                                                                                                              | l subsystem cloc                                                                                                                                | k input (EXCLKS                                        | 5)              |                                              |  |  |
| Low-speed or      | n-chip oscillator                            | 15 kHz (TYP.)                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                 |                                                                                                                                                 |                                                        |                 |                                              |  |  |
| General-purpo     | ose register                                 | $(8$ -bit register $\times$ 8) $\times$ 4 banks                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                 |                                                                                                                                                 |                                                        |                 |                                              |  |  |
| Minimum insti     | ruction execution time                       | 0.03125 μs (Hig                                                                                                                                                                                                                                         | h-speed on-chip                                                                                                                                                                                                                                                                                 | oscillator: fiн = 3                                                                                                                             | 2 MHz operation                                        | )               |                                              |  |  |
|                   |                                              | 0.05 <i>μ</i> s (High-s <sub>l</sub>                                                                                                                                                                                                                    | peed system clo                                                                                                                                                                                                                                                                                 | ck: f <sub>M</sub> x = 20 MHz                                                                                                                   | operation)                                             |                 |                                              |  |  |
|                   |                                              | 30.5 <i>μ</i> s (Subsys                                                                                                                                                                                                                                 | stem clock: fsub =                                                                                                                                                                                                                                                                              | = 32.768 kHz ope                                                                                                                                | ration)                                                |                 |                                              |  |  |
| Instruction se    | t                                            | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                                                                                                                                                                                                                                 |                                                                                                                                                 |                                                        |                 |                                              |  |  |
| I/O port          | Total                                        | 7                                                                                                                                                                                                                                                       | '4                                                                                                                                                                                                                                                                                              | 9                                                                                                                                               | 92                                                     | 1               | 20                                           |  |  |
|                   | CMOS I/O                                     | (N-ch O.D. I/O                                                                                                                                                                                                                                          | 64<br>[EV <sub>DD</sub> withstand<br>e]: 21)                                                                                                                                                                                                                                                    | (N-ch O.D. I/O                                                                                                                                  | 32<br>[EV <sub>DD</sub> withstand<br>je]: 24)          | (N-ch O.D. I/O  | 10<br>[EV <sub>DD</sub> withstand<br>e]: 25) |  |  |
|                   | CMOS input                                   | !                                                                                                                                                                                                                                                       | 5                                                                                                                                                                                                                                                                                               |                                                                                                                                                 | 5                                                      |                 | 5                                            |  |  |
|                   | CMOS output                                  |                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                               |                                                                                                                                                 | 1                                                      |                 | 1                                            |  |  |
|                   | N-ch O.D. I/O<br>(withstand voltage: 6<br>V) |                                                                                                                                                                                                                                                         | 4                                                                                                                                                                                                                                                                                               |                                                                                                                                                 | 4                                                      |                 | 4                                            |  |  |
| Timer             | 16-bit timer                                 | 12 cha                                                                                                                                                                                                                                                  | nnels                                                                                                                                                                                                                                                                                           | 12 cha                                                                                                                                          | annels                                                 | 16 cha          | annels                                       |  |  |
|                   | Watchdog timer                               | 1 cha                                                                                                                                                                                                                                                   | ınnel                                                                                                                                                                                                                                                                                           | 1 cha                                                                                                                                           | annel                                                  | 1 cha           | annel                                        |  |  |
|                   | Real-time clock (RTC)                        | 1 cha                                                                                                                                                                                                                                                   | nnel                                                                                                                                                                                                                                                                                            | 1 cha                                                                                                                                           | annel                                                  | 1 cha           | annel                                        |  |  |
|                   | 12-bit interval timer (IT)                   | 1 cha                                                                                                                                                                                                                                                   | nnel                                                                                                                                                                                                                                                                                            | 1 cha                                                                                                                                           | annel                                                  | 1 cha           | annel                                        |  |  |
|                   | Timer output                                 | 12 channels (PWM outputs: 10 Note 2) 12 channels (PWM outputs: 10 Note 2) 16 channels (PWM outputs: 14 Note 2) (PWM outputs: 14 Note 2)                                                                                                                 |                                                                                                                                                                                                                                                                                                 |                                                                                                                                                 |                                                        |                 |                                              |  |  |
|                   | RTC output                                   | 1 channel • 1 Hz (subsyst                                                                                                                                                                                                                               | em clock: fsub =                                                                                                                                                                                                                                                                                | 32.768 kHz)                                                                                                                                     |                                                        |                 |                                              |  |  |

**Notes 1.** The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xJ, R5F101xJ (x = M, P): Start address FAF00H R5F100xL, R5F101xL (x = M, P, S): Start address F7F00H

For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944).

- Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVsso, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$  to 32 MHz

 $2.4~V \leq V_{DD} \leq 5.5~V @ 1~MHz$  to 16 MHz

LS (low-speed main) mode:  $1.8~V \le V_{DD} \le 5.5~V~@1~MHz$  to 8~MHz LV (low-voltage main) mode:  $1.6~V \le V_{DD} \le 5.5~V~@1~MHz$  to 4~MHz

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

- **6.** Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
- 8. Current flowing only during data flash rewrite.
- 9. Current flowing only during self programming.
- 10. For shift time to the SNOOZE mode, see 18.3.3 SNOOZE mode.
- Remarks 1. fil: Low-speed on-chip oscillator clock frequency
  - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 3. fclk: CPU/peripheral hardware clock frequency
  - **4.** Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



### CSI mode connection diagram (during communication at same potential)



# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



**Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31)

2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)

#### (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter     | Symbol | C, 1.0 V S E V                                                                                                       | Conditions                                                                                                                 |                                                                       |                | high-         | LS (           | low-          |                | low-<br>age<br>Mode | Unit |
|---------------|--------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------|---------------|----------------|---------------|----------------|---------------------|------|
|               |        |                                                                                                                      |                                                                                                                            |                                                                       | MIN.           | MAX.          | MIN.           | MAX.          | MIN.           | MAX.                |      |
| Transfer rate |        |                                                                                                                      | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$ |                                                                       |                | Note<br>1     |                | Note<br>1     |                | Note<br>1           | bps  |
|               |        | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 1.4 \text{ k}\Omega, V_b = 2.7 \text{ V}$ |                                                                                                                            | 2.8<br>Note 2                                                         |                | 2.8<br>Note 2 |                | 2.8<br>Note 2 | Mbps           |                     |      |
|               |        |                                                                                                                      | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$ $2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$      |                                                                       |                | Note<br>3     |                | Note<br>3     |                | Note<br>3           | bps  |
|               |        | 2.3 V ≤ Vb ≤ 2.7 V                                                                                                   | Theoretical value of the maximum transfer rate  Cb = 50 pF, Rb =                                                           |                                                                       | 1.2<br>Note 4  |               | 1.2<br>Note 4  |               | 1.2<br>Note 4  | Mbps                |      |
|               |        |                                                                                                                      |                                                                                                                            | $2.7 \text{ k}\Omega, V_b = 2.3$                                      |                |               |                |               |                |                     |      |
|               |        |                                                                                                                      | $1.8 \ V \le EV_{DD0} < 3.3 \ V,$ $1.6 \ V \le V_b \le 2.0 \ V$                                                            |                                                                       |                | Notes<br>5, 6 |                | Notes<br>5, 6 |                | Notes<br>5, 6       | bps  |
|               |        |                                                                                                                      | Theoretical value of the maximum transfer rate                                                                             |                                                                       | 0.43<br>Note 7 |               | 0.43<br>Note 7 |               | 0.43<br>Note 7 | Mbps                |      |
|               |        |                                                                                                                      |                                                                                                                            | $C_b = 50 \text{ pF}, R_b = 5.5 \text{ k}\Omega, V_b = 1.6 \text{ V}$ |                |               |                |               |                |                     |      |

**Notes 1.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  EV  $_{DD0} \leq$  5.5 V and 2.7 V  $\leq$  V  $_{b} \leq$  4.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times ln \ (1 - \frac{2.2}{V_b})\} \times 3}$$
 [bps]

$$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- 2. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.



# (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified $I^2C$ mode) (1/2)

(Ta = -40 to +85°C, 1.8 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                 | Symbol | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | , -  | h-speed<br>Mode | ,    | v-speed<br>Mode | ,    | -voltage<br>Mode | Unit |
|---------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------|
|                           |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SCLr clock frequency      | fscL   | $\begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 1000<br>Note 1  |      | 300<br>Note 1   |      | 300<br>Note 1    | kHz  |
|                           |        | $\label{eq:section} \begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 1000<br>Note 1  |      | 300<br>Note 1   |      | 300<br>Note 1    | kHz  |
|                           |        | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      | 400<br>Note 1   |      | 300<br>Note 1   |      | 300<br>Note 1    | kHz  |
|                           |        | $\label{eq:section} \begin{split} 2.7 \ V & \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V & \leq V_b \leq 2.7 \ V, \\ C_b & = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      | 400<br>Note 1   |      | 300<br>Note 1   |      | 300<br>ote 1     | kHz  |
|                           |        | $\begin{split} &1.8~V \leq EV_{DD0} < 3.3~V,\\ &1.6~V \leq V_b \leq 2.0~V^{\text{Note 2}},\\ &C_b = 100~pF,~R_b = 5.5~k\Omega \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      | 300<br>Note 1   |      | 300<br>Note 1   |      | 300<br>Note 1    | kHz  |
| Hold time when SCLr = "L" | tLOW   | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 475  |                 | 1550 |                 | 1550 |                  | ns   |
|                           |        | eq:second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-second-seco | 475  |                 | 1550 |                 | 1550 |                  | ns   |
|                           |        | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1150 |                 | 1550 |                 | 1550 |                  | ns   |
|                           |        | $\label{eq:section} \begin{split} 2.7 \ V & \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V & \leq V_b \leq 2.7 \ V, \\ C_b & = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1150 |                 | 1550 |                 | 1550 |                  | ns   |
|                           |        | $\begin{split} &1.8~V \leq EV_{DD0} < 3.3~V,\\ &1.6~V \leq V_b \leq 2.0~V^{\text{Note 2}},\\ &C_b = 100~pF,~R_b = 5.5~k\Omega \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1550 |                 | 1550 |                 | 1550 |                  | ns   |
| Hold time when SCLr = "H" | tнівн  | $ 4.0 \text{ V} \leq \text{EV}_{\text{DDO}} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 245  |                 | 610  |                 | 610  |                  | ns   |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 200  |                 | 610  |                 | 610  |                  | ns   |
|                           |        | $ \begin{aligned} & 4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ & 2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}, \\ & C_b = 100 \text{ pF}, \text{ R}_b = 2.8 \text{ k}\Omega \end{aligned} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 675  |                 | 610  |                 | 610  |                  | ns   |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 600  |                 | 610  |                 | 610  |                  | ns   |
|                           |        | $\begin{split} &1.8~V \leq EV_{DDO} < 3.3~V,\\ &1.6~V \leq V_b \leq 2.0~V^{\text{Note 2}},\\ &C_b = 100~pF,~R_b = 5.5~k\Omega \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 610  |                 | 610  |                 | 610  |                  | ns   |

# 2.5.2 Serial interface IICA

# (1) I2C standard mode

(Ta = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                   | Symbol       | С                                 | Conditions                                                     | , ,  | h-speed<br>Mode | ,    | v-speed<br>Mode | ,    | -voltage<br>Mode | Unit |
|-----------------------------|--------------|-----------------------------------|----------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------|
|                             |              |                                   |                                                                | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SCLA0 clock frequency       | fscL         | Standard                          | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 0    | 100             | 0    | 100             | 0    | 100              | kHz  |
|                             |              | mode:                             | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              | 0    | 100             | 0    | 100             | 0    | 100              | kHz  |
|                             |              | fc∟k≥ 1 MHz                       | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              | 0    | 100             | 0    | 100             | 0    | 100              | kHz  |
|                             |              |                                   | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                              | _    | _               | 0    | 100             | 0    | 100              | kHz  |
| Setup time of restart       | tsu:sta      | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7  |                 | 4.7  |                 | 4.7  |                  | μS   |
| condition                   |              | 1.8 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7  |                 | 4.7  |                 | 4.7  |                  | μS   |
|                             |              | 1.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7  |                 | 4.7  |                 | 4.7  |                  | μS   |
|                             |              | 1.6 V ≤ EV <sub>DD0</sub> ≤       | ≤ 5.5 V                                                        | _    | _               | 4.7  |                 | 4.7  |                  | μS   |
| Hold time <sup>Note 1</sup> | thd:STA      | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.0  |                 | 4.0  |                 | 4.0  |                  | μS   |
|                             |              | 1.8 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.0  |                 | 4.0  |                 | 4.0  |                  | μS   |
|                             |              | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                                                                | 4.0  |                 | 4.0  |                 | 4.0  |                  | μS   |
|                             |              | 1.6 V ≤ EV <sub>DD0</sub> ≤       | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$   |      | _               | 4.0  |                 | 4.0  |                  | μS   |
| Hold time when SCLA0 = "L"  | tLOW         | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7  |                 | 4.7  |                 | 4.7  |                  | μS   |
|                             |              | 1.8 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7  |                 | 4.7  |                 | 4.7  |                  | μS   |
|                             |              | 1.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7  |                 | 4.7  |                 | 4.7  |                  | μS   |
|                             |              | 1.6 V ≤ EV <sub>DD0</sub> ≤       | ≤ 5.5 V                                                        | _    | _               | 4.7  |                 | 4.7  |                  | μS   |
| Hold time when SCLA0 =      | tніgн        | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.0  |                 | 4.0  |                 | 4.0  |                  | μS   |
| "H"                         |              | 1.8 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.0  |                 | 4.0  |                 | 4.0  |                  | μS   |
|                             |              | 1.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.0  |                 | 4.0  |                 | 4.0  |                  | μS   |
|                             |              | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |                                                                | _    | _               | 4.0  |                 | 4.0  |                  | μS   |
| Data setup time             | tsu:dat      | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 250  |                 | 250  |                 | 250  |                  | ns   |
| (reception)                 |              | 1.8 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 250  |                 | 250  |                 | 250  |                  | ns   |
|                             |              | 1.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 250  |                 | 250  |                 | 250  |                  | ns   |
|                             |              | 1.6 V ≤ EV <sub>DD0</sub> ≤       | ≤ 5.5 V                                                        | -    | _               | 250  |                 | 250  |                  | ns   |
| Data hold time              | thd:dat      | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 0    | 3.45            | 0    | 3.45            | 0    | 3.45             | μS   |
| (transmission)Note 2        |              | 1.8 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 0    | 3.45            | 0    | 3.45            | 0    | 3.45             | μS   |
|                             |              | 1.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 0    | 3.45            | 0    | 3.45            | 0    | 3.45             | μS   |
|                             |              | 1.6 V ≤ EV <sub>DD0</sub> ≤       | ≤ 5.5 V                                                        | _    | _               | 0    | 3.45            | 0    | 3.45             | μS   |
| Setup time of stop          | tsu:sto      | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.0  |                 | 4.0  |                 | 4.0  |                  | μS   |
| condition                   |              | 1.8 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.0  |                 | 4.0  |                 | 4.0  |                  | μS   |
|                             |              | 1.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.0  |                 | 4.0  |                 | 4.0  |                  | μS   |
|                             |              | 1.6 V ≤ EV <sub>DD0</sub> ≤       | ≤ 5.5 V                                                        | -    | _               | 4.0  |                 | 4.0  |                  | μS   |
| Bus-free time               | <b>t</b> BUF | 2.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7  |                 | 4.7  |                 | 4.7  |                  | μS   |
|                             |              | 1.8 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7  |                 | 4.7  |                 | 4.7  |                  | μS   |
|                             |              | 1.7 V ≤ EV <sub>DD0</sub> :       | ≤ 5.5 V                                                        | 4.7  |                 | 4.7  |                 | 4.7  |                  | μS   |
|                             |              | 1.6 V ≤ EV <sub>DD0</sub> ≤       | ≤ 5.5 V                                                        | _    | _               | 4.7  |                 | 4.7  |                  | μS   |

(Notes, Caution and Remark are listed on the next page.)



**Remark** The electrical characteristics of the products G: Industrial applications (T<sub>A</sub> = -40 to +105°C) are different from those of the products "A: Consumer applications, and D: Industrial applications". For details, refer to **3.1** to **3.10**.

### 3.1 Absolute Maximum Ratings

### Absolute Maximum Ratings ( $T_A = 25$ °C) (1/2)

| Parameter              | Symbols                               | Conditions                                                                                                                     | Ratings                                                                                          | Unit |
|------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|
| Supply voltage         | V <sub>DD</sub>                       |                                                                                                                                | -0.5 to +6.5                                                                                     | ٧    |
|                        | EV <sub>DD0</sub> , EV <sub>DD1</sub> | EVDD0 = EVDD1                                                                                                                  | -0.5 to +6.5                                                                                     | V    |
|                        | EVsso, EVss1                          | EVsso = EVss1                                                                                                                  | -0.5 to +0.3                                                                                     | V    |
| REGC pin input voltage | VIREGC                                | REGC                                                                                                                           | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup>                               | V    |
| Input voltage          | Vıı                                   | P00 to P07, P10 to P17, P30 to P37, P40 to P47,                                                                                | -0.3 to EV <sub>DD0</sub> +0.3                                                                   | V    |
|                        |                                       | P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147       | and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                                               |      |
|                        | V <sub>I2</sub>                       | P60 to P63 (N-ch open-drain)                                                                                                   | -0.3 to +6.5                                                                                     | V    |
|                        | Vı3                                   | P20 to P27, P121 to P124, P137, P150 to P156, EXCLK, EXCLKS, RESET                                                             | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                                                   | V    |
| Output voltage         | V <sub>O1</sub>                       | P00 to P07, P10 to P17, P30 to P37, P40 to P47,                                                                                | -0.3 to EV <sub>DD0</sub> +0.3                                                                   | ٧    |
|                        |                                       | P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                                               |      |
|                        | V <sub>02</sub>                       | P20 to P27, P150 to P156                                                                                                       | -0.3 to V <sub>DD</sub> +0.3 Note 2                                                              | ٧    |
| Analog input voltage   | VAI1                                  | ANI16 to ANI26                                                                                                                 | $-0.3$ to EV <sub>DD0</sub> +0.3 and $-0.3$ to AV <sub>REF</sub> (+) +0.3 $^{\text{Notes 2, 3}}$ | V    |
|                        | V <sub>Al2</sub>                      | ANI0 to ANI14                                                                                                                  | $-0.3$ to V <sub>DD</sub> +0.3 and -0.3 to AV <sub>REF</sub> (+) +0.3 $^{\text{Notes 2, 3}}$     | V    |

- **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.
  - 2. Must be 6.5 V or lower.
  - 3. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin.

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - **2.**  $AV_{REF}(+)$ : + side reference voltage of the A/D converter.
  - 3. Vss : Reference voltage



#### 3.2 Oscillator Characteristics

#### 3.2.1 X1, XT1 oscillator characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                            | Resonator          | Conditions                            | MIN. | TYP.   | MAX. | Unit |
|------------------------------------------------------|--------------------|---------------------------------------|------|--------|------|------|
| X1 clock oscillation frequency (fx) <sup>Note</sup>  | Ceramic resonator/ | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 1.0  |        | 20.0 | MHz  |
|                                                      | crystal resonator  | $2.4~V \leq V_{DD} < 2.7~V$           | 1.0  |        | 16.0 | MHz  |
| XT1 clock oscillation frequency (fx) <sup>Note</sup> | Crystal resonator  |                                       | 32   | 32.768 | 35   | kHz  |

**Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator and XT1 oscillator, refer to 5.4 System Clock Oscillator.

#### 3.2.2 On-chip oscillator characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ 

| Oscillators                                              | Parameters |                | Conditions                     |      |    | MAX. | Unit |
|----------------------------------------------------------|------------|----------------|--------------------------------|------|----|------|------|
| High-speed on-chip oscillator clock frequency Notes 1, 2 | fін        |                |                                | 1    |    | 32   | MHz  |
| High-speed on-chip oscillator clock frequency accuracy   |            | –20 to +85 °C  | $2.4~V \leq V_{DD} \leq 5.5~V$ | -1.0 |    | +1.0 | %    |
|                                                          |            | –40 to −20 °C  | $2.4~V \leq V_{DD} \leq 5.5~V$ | -1.5 |    | +1.5 | %    |
|                                                          |            | +85 to +105 °C | $2.4~V \leq V_{DD} \leq 5.5~V$ | -2.0 |    | +2.0 | %    |
| Low-speed on-chip oscillator clock frequency             | fı∟        |                |                                |      | 15 |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy    |            |                |                                | -15  |    | +15  | %    |

- **Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register.
  - 2. This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time.

5. The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.4 V  $\leq$  EV<sub>DD0</sub> < 3.3 V and 1.6 V  $\leq$  V<sub>b</sub>  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{1.5}{V_b})}\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **6.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 5 above to calculate the maximum transfer rate under conditions of the customer.

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

**UART** mode connection diagram (during communication at different potential)



# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter                                       | Symbol | Conditions                                                                                                             | HS (high-spe | ed main) Mode | Unit |
|-------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------|--------------|---------------|------|
|                                                 |        |                                                                                                                        | MIN.         | MAX.          |      |
| SIp setup time                                  | tsıĸı  | $4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$                                                 | 162          |               | ns   |
| (to SCKp↑) Note                                 |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                       |              |               |      |
|                                                 |        | $2.7 \; V \leq EV_{DD0} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V,$                                               | 354          |               | ns   |
|                                                 |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                       |              |               |      |
|                                                 |        | $2.4 \ V \le EV_{DD0} < 3.3 \ V, \ 1.6 \ V \le V_b \le 2.0 \ V,$                                                       | 958          |               | ns   |
|                                                 |        | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                                       |              |               |      |
| SIp hold time<br>(from SCKp <sup>↑</sup> ) Note | tksi1  | $4.0 \ V \leq EV_{DD0} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$                                                 | 38           |               | ns   |
|                                                 |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                       |              |               |      |
|                                                 |        | $2.7 \; V \leq EV_{DD0} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V,$                                               | 38           |               | ns   |
|                                                 |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                       |              |               |      |
|                                                 |        | $2.4 \ V \le EV_{DD0} < 3.3 \ V, \ 1.6 \ V \le V_b \le 2.0 \ V,$                                                       | 38           |               | ns   |
|                                                 |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                       |              |               |      |
| Delay time from SCKp↓ to                        | tkso1  | $\label{eq:4.0} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V,$                  |              | 200           | ns   |
| SOp output Note                                 |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                       |              |               |      |
|                                                 |        | $2.7 \; V \leq EV_{DD0} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V,$                                               |              | 390           | ns   |
|                                                 |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                       |              |               |      |
|                                                 |        | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$ |              | 966           | ns   |
|                                                 |        | $C_b=30~pF,~R_b=5.5~k\Omega$                                                                                           |              |               |      |

**Note** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the page after the next page.)

# 3.6 Analog Characteristics

### 3.6.1 A/D converter characteristics

Classification of A/D converter characteristics

|                            |                                | Reference Voltage           |                                          |
|----------------------------|--------------------------------|-----------------------------|------------------------------------------|
|                            | Reference voltage (+) = AVREFP | Reference voltage (+) = VDD | Reference voltage (+) = V <sub>BGR</sub> |
| Input channel              | Reference voltage (–) = AVREFM | Reference voltage (-) = Vss | Reference voltage (–) = AVREFM           |
| ANI0 to ANI14              | Refer to <b>3.6.1 (1)</b> .    | Refer to <b>3.6.1 (3)</b> . | Refer to <b>3.6.1 (4)</b> .              |
| ANI16 to ANI26             | Refer to <b>3.6.1 (2)</b> .    |                             |                                          |
| Internal reference voltage | Refer to <b>3.6.1 (1)</b> .    |                             | -                                        |
| Temperature sensor output  |                                |                             |                                          |
| voltage                    |                                |                             |                                          |

(1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage

(TA = -40 to +105°C, 2.4 V  $\leq$  AVREFP  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                              | Symbol                                                                                                                                                                        | Condition                                                                           | าร                                                                  | MIN.                    | TYP. | MAX.   | Unit |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------|------|--------|------|
| Resolution                             | RES                                                                                                                                                                           |                                                                                     |                                                                     | 8                       |      | 10     | bit  |
| Overall error <sup>Note 1</sup>        | AINL                                                                                                                                                                          | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                    | 2.4 V ≤ AVREFP ≤ 5.5 V                                              |                         | 1.2  | ±3.5   | LSB  |
| Conversion time                        | tonv 10-bit resolution Target pin: ANI2 to ANI14  10-bit resolution Target pin: Internal reference voltage, and temperature sensor output voltage (HS (high-speed main) mode) | 10-bit resolution                                                                   | $3.6~V \leq V_{DD} \leq 5.5~V$                                      | 2.125                   |      | 39     | μs   |
|                                        |                                                                                                                                                                               | Target pin: ANI2 to ANI14                                                           | $2.7~V \leq V_{DD} \leq 5.5~V$                                      | 3.1875                  |      | 39     | μS   |
|                                        |                                                                                                                                                                               |                                                                                     | $2.4~V \leq V_{DD} \leq 5.5~V$                                      | 17                      |      | 39     | μs   |
|                                        |                                                                                                                                                                               | 10-bit resolution                                                                   | $3.6~V \leq V_{DD} \leq 5.5~V$                                      | 2.375                   |      | 39     | μs   |
|                                        |                                                                                                                                                                               | Target pin: Internal reference                                                      | $2.7~V \leq V_{DD} \leq 5.5~V$                                      | 3.5625                  |      | 39     | μs   |
|                                        |                                                                                                                                                                               | $2.4~V \leq V \text{DD} \leq 5.5~V$                                                 | 17                                                                  |                         | 39   | μs     |      |
| Zero-scale error <sup>Notes 1, 2</sup> | Ezs                                                                                                                                                                           | 10-bit resolution<br>AVREFP = VDD Note 3                                            | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |                         |      | ±0.25  | %FSR |
| Full-scale error <sup>Notes 1, 2</sup> | Ers                                                                                                                                                                           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                    | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |                         |      | ±0.25  | %FSR |
| Integral linearity error               | ILE                                                                                                                                                                           | 10-bit resolution AVREFP = VDD Note 3                                               | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |                         |      | ±2.5   | LSB  |
| Differential linearity error           | DLE                                                                                                                                                                           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                    | $\begin{array}{c} 2.4 \ V \leq AV_{REFP} \leq 5.5 \\ V \end{array}$ |                         |      | ±1.5   | LSB  |
| Analog input voltage                   | Vain                                                                                                                                                                          | ANI2 to ANI14                                                                       |                                                                     | 0                       |      | AVREFP | V    |
|                                        |                                                                                                                                                                               | Internal reference voltage output  (2.4 V ≤ VDD ≤ 5.5 V, HS (high-speed main) mode) |                                                                     | V <sub>BGR</sub> Note 4 |      |        | V    |
|                                        |                                                                                                                                                                               | Temperature sensor output volume (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high           | V <sub>TMPS25</sub> Note 4                                          |                         |      | V      |      |

(Notes are listed on the next page.)



(4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI0, ANI2 to ANI14, ANI16 to ANI26

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD}0} = \text{EV}_{\text{DD}1} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS}0} = \text{EV}_{\text{SS}1} = 0 \text{ V}, \text{Reference voltage (+)} = \text{V}_{\text{BGR}}^{\text{Note 3}}, \text{Reference voltage (-)} = \text{AV}_{\text{REFM}}^{\text{Note 4}} = 0 \text{ V}, \text{HS (high-speed main) mode)}$ 

| Parameter                                  | Symbol | Conditions       |                                | MIN. | TYP. | MAX.                    | Unit |
|--------------------------------------------|--------|------------------|--------------------------------|------|------|-------------------------|------|
| Resolution                                 | RES    |                  |                                |      | 8    |                         | bit  |
| Conversion time                            | tconv  | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17   |      | 39                      | μS   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±0.60                   | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±2.0                    | LSB  |
| Differential linearity error Note 1        | DLE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±1.0                    | LSB  |
| Analog input voltage                       | Vain   |                  |                                | 0    |      | V <sub>BGR</sub> Note 3 | V    |

- **Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).
  - 2. This value is indicated as a ratio (%FSR) to the full-scale value.
  - 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics.
  - 4. When reference voltage (-) = Vss, the MAX. values are as follows.
    Zero-scale error: Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM.
    Integral linearity error: Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM.
    Differential linearity error: Add ±0.2 LSB to the MAX. value when reference voltage (-) = AVREFM.

### 3.6.2 Temperature sensor/internal reference voltage characteristics

(Ta = -40 to +105°C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, HS (high-speed main) mode)

| Parameter                         | Symbol              | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------------------|----------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | V <sub>TMPS25</sub> | Setting ADS register = 80H, Ta = +25°C             |      | 1.05 |      | V     |
| Internal reference voltage        | V <sub>BGR</sub>    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | FVTMPS              | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp                |                                                    | 5    |      |      | μs    |

### 4.3 25-pin Products

R5F1008AALA, R5F1008CALA, R5F1008DALA, R5F1008EALA R5F1018AALA, R5F1018CALA, R5F1018DALA, R5F1018EALA R5F1008AGLA, R5F1008CGLA, R5F1008DGLA, R5F1008EGLA

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-WFLGA25-3x3-0.50 | PWLG0025KA-A | P25FC-50-2N2-2 | 0.01            |



©2012 Renesas Electronics Corporation. All rights reserved.

R0.165±0.05

R0.215±0.05

0.365±0.05

0.50±0.05

0.43±0.05

φ0.34±0.05 → (APERTURE OF

SOLDER RESIST)

R5F100GAANA, R5F100GCANA, R5F100GDANA, R5F100GEANA, R5F100GFANA, R5F100GHANA, R5F100GHANA, R5F100GKANA, R5F100GKANA, R5F100GKANA, R5F100GKANA

R5F101GAANA, R5F101GCANA, R5F101GDANA, R5F101GEANA, R5F101GFANA, R5F101GHANA, R5F101GHANA, R5F101GHANA, R5F101GKANA, R5F101GKANA, R5F101GLANA

R5F100GADNA, R5F100GCDNA, R5F100GDDNA, R5F100GEDNA, R5F100GFDNA, R5F100GDNA, R5F100GHDNA, R5F100GJDNA, R5F100GKDNA, R5F100GLDNA

R5F101GADNA, R5F101GCDNA, R5F101GDDNA, R5F101GEDNA, R5F101GFDNA, R5F101GGDNA, R5F101GHDNA, R5F101GJDNA, R5F101GKDNA, R5F101GLDNA

R5F100GAGNA, R5F100GCGNA, R5F100GDGNA, R5F100GEGNA, R5F100GFGNA, R5F100GHGNA, R5F100GJGNA

| JEITA Package code | RENESAS code | Previous code             | MASS(TYP.)[g] |
|--------------------|--------------|---------------------------|---------------|
| P-HWQFN48-7x7-0.50 | PWQN0048KB-A | 48PJN-A<br>P48K8-50-5B4-6 | 0.13          |











| Referance      | Dimens | Dimension in Millimeters |      |  |  |
|----------------|--------|--------------------------|------|--|--|
| Symbol         | Min    | Nom                      | Max  |  |  |
| D              | 6.95   | 7.00                     | 7.05 |  |  |
| Е              | 6.95   | 7.00                     | 7.05 |  |  |
| Α              |        |                          | 0.80 |  |  |
| A <sub>1</sub> | 0.00   |                          | _    |  |  |
| b              | 0.18   | 0.25                     | 0.30 |  |  |
| е              |        | 0.50                     | _    |  |  |
| Lp             | 0.30   | 0.40                     | 0.50 |  |  |
| Х              |        |                          | 0.05 |  |  |
| у              |        |                          | 0.05 |  |  |
| Z <sub>D</sub> |        | 0.75                     |      |  |  |
| Z <sub>E</sub> |        | 0.75                     |      |  |  |
| C <sub>2</sub> | 0.15   | 0.20                     | 0.25 |  |  |
| D <sub>2</sub> |        | 5.50                     | _    |  |  |
| E <sub>2</sub> |        | 5.50                     | _    |  |  |

©2013 Renesas Electronics Corporation. All rights reserved.

R5F100MFAFB, R5F100MGAFB, R5F100MHAFB, R5F100MJAFB, R5F100MKAFB, R5F100MLAFB R5F101MFAFB, R5F101MGAFB, R5F101MHAFB, R5F101MJAFB, R5F101MKAFB, R5F101MLAFB R5F100MFDFB, R5F100MGDFB, R5F100MHDFB, R5F100MJDFB, R5F100MKDFB, R5F100MLDFB R5F101MFDFB, R5F101MGDFB, R5F101MHDFB, R5F101MJDFB, R5F101MKDFB, R5F101MLDFB R5F100MFGFB, R5F100MGGFB, R5F100MHGFB, R5F100MJGFB

| JEITA Package Code   | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|----------------------|--------------|----------------|-----------------|
| P-LFQFP80-12x12-0.50 | PLQP0080KE-A | P80GK-50-8EU-2 | 0.53            |



#### NOTE

Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

©2012 Renesas Electronics Corporation. All rights reserved.

|      |              | Description   |                                                                                                                                                    |  |
|------|--------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev. | Date         | Page          | Summary                                                                                                                                            |  |
| 3.00 | Aug 02, 2013 | 118           | Modification of table in 2.6.2 Temperature sensor/internal reference voltage characteristics                                                       |  |
|      |              | 118           | Modification of table and note in 2.6.3 POR circuit characteristics                                                                                |  |
|      |              | 119           | Modification of table in 2.6.4 LVD circuit characteristics                                                                                         |  |
|      |              | 120           | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode                                                                           |  |
|      |              | 120           | Renamed to 2.6.5 Power supply voltage rising slope characteristics                                                                                 |  |
|      |              | 122           | Modification of table, figure, and remark in 2.10 Timing Specs for Switching Flash Memory Programming Modes                                        |  |
|      |              | 123           | Modification of caution 1 and description                                                                                                          |  |
|      |              | 124           | Modification of table and remark 3 in Absolute Maximum Ratings (T <sub>A</sub> = 25°C)                                                             |  |
|      |              | 126           | Modification of table, note, caution, and remark in 3.2.1 X1, XT1 oscillator characteristics                                                       |  |
|      |              | 126           | Modification of table in 3.2.2 On-chip oscillator characteristics                                                                                  |  |
|      |              | 127           | Modification of note 3 in 3.3.1 Pin characteristics (1/5)                                                                                          |  |
|      |              | 128           | Modification of note 3 in 3.3.1 Pin characteristics (2/5)                                                                                          |  |
|      |              | 133           | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (1/2)                                                        |  |
|      |              | 135           | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (2/2)                                                    |  |
|      |              | 137           | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (1/2)                                                      |  |
|      |              | 139           | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (2/2)                                                  |  |
|      |              | 140           | Modification of (3) Peripheral Functions (Common to all products)                                                                                  |  |
|      |              | 142           | Modification of table in 3.4 AC Characteristics                                                                                                    |  |
|      |              | 143           | Addition of Minimum Instruction Execution Time during Main System Clock Operation                                                                  |  |
|      |              | 143           | Modification of figure of AC Timing Test Points                                                                                                    |  |
|      |              | 143           | Modification of figure of External System Clock Timing                                                                                             |  |
|      |              | 145           | Modification of figure of AC Timing Test Points                                                                                                    |  |
|      |              | 145           | Modification of description, note 1, and caution in (1) During communication at same potential (UART mode)                                         |  |
|      |              | 146           | Modification of description in (2) During communication at same potential (CSI mode)                                                               |  |
|      |              | 147           | Modification of description in (3) During communication at same potential (CSI mode)                                                               |  |
|      |              | 149           | Modification of table, note 1, and caution in (4) During communication at same potential (simplified I <sup>2</sup> C mode)                        |  |
|      |              | 151           | Modification of table, note 1, and caution in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)                       |  |
|      |              | 152 to<br>154 | Modification of table, notes 2 to 6, caution, and remarks 1 to 4 in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) |  |
|      |              | 155           | Modification of table in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3)                                             |  |
|      |              | 156           | Modification of table and caution in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3)                                 |  |
|      |              | 157, 158      | Modification of table, caution, and remarks 3 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)               |  |
|      |              | 160, 161      | Modification of table and caution in (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode)                                       |  |