Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 48 | | Program Memory Size | 192KB (192K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 8K x 8 | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 12x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (12x12) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100lhdfa-v0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 1-1. List of Ordering Part Numbers (12/12) | Pin count | Package | Data flash | Fields of<br>Application Note | Ordering Part Number | |-----------|--------------------------------------------------------|----------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 128 pins | 128-pin plastic LFQFP<br>(14 × 20 mm, 0.5 mm<br>pitch) | Mounted | A D | R5F100SHAFB#V0, R5F100SJAFB#V0,<br>R5F100SKAFB#V0, R5F100SLAFB#V0<br>R5F100SHAFB#X0, R5F100SJAFB#X0,<br>R5F100SKAFB#X0, R5F100SLAFB#X0<br>R5F100SHDFB#V0, R5F100SJDFB#V0,<br>R5F100SKDFB#V0, R5F100SLDFB#V0<br>R5F100SHDFB#X0, R5F100SJDFB#X0,<br>R5F100SKDFB#X0, R5F100SLDFB#X0 | | | | Not<br>mounted | A<br>D | R5F101SHAFB#V0, R5F101SJAFB#V0,<br>R5F101SKAFB#V0, R5F101SLAFB#V0<br>R5F101SHAFB#X0, R5F101SJAFB#X0,<br>R5F101SKAFB#X0, R5F101SLAFB#X0<br>R5F101SHDFB#V0, R5F101SJDFB#V0,<br>R5F101SKDFB#V0, R5F101SLDFB#V0<br>R5F101SHDFB#X0, R5F101SJDFB#X0,<br>R5F101SKDFB#X0, R5F101SLDFB#X0 | Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. #### 1.3.2 24-pin products • 24-pin plastic HWQFN (4 × 4 mm, 0.5 mm pitch) Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). Remarks 1. For pin identification, see 1.4 Pin Identification. 2. It is recommended to connect an exposed die pad to $V_{\mbox{\scriptsize ss}}.$ #### 1.5.2 24-pin products #### 1.5.6 36-pin products Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual. [40-pin, 44-pin, 48-pin, 52-pin, 64-pin products] ### Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H. (1/2) | | Item | 40-pin 44-pin 48-pin 52-pin 64-pin | | | | | | | | | | |-------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------------------|-----------|----------------------------------------|----------|----------------------------------------|----------|----------------------------------------| | | item | | <u> </u> | 44 | i | | | 52- | -piri | | İ | | | | R5F100Ex | R5F101Ex | R5F100Fx | R5F101Fx | R5F100Gx | R5F101Gx | R5F100Jx | R5F101Jx | R5F100Lx | R5F101Lx | | | | 100 | 101 | 100 | 101 | 100 | 101 | 100 | 101 | 100 | 101 | | | | Ex | Ex | × | F <sub>×</sub> | χ<br>Ω | ωx | × | × | Ž | Ž | | Code flash me | emory (KB) | 16 to 192 16 to 512 16 to 512 32 to 512 | | o 512 | 32 to | 32 to 512 | | | | | | | Data flash me | emory (KB) | 4 to 8 | - | 4 to 8 | _ | 4 to 8 | - | 4 to 8 | _ | 4 to 8 | _ | | RAM (KB) | | 2 to 1 | 16 <sup>Note1</sup> | 2 to : | 32 <sup>Note1</sup> | 2 to 3 | 32 <sup>Note1</sup> | 2 to 3 | 32 <sup>Note1</sup> | 2 to 3 | 32 <sup>Note1</sup> | | Address spac | e | 1 MB | | | | | | | | | | | Main system clock | High-speed system clock | HS (High<br>HS (High<br>LS (Low- | (1 (crystal/ceramic) oscillation, external main system clock input (EXCLK) IS (High-speed main) mode: 1 to 20 MHz (V <sub>DD</sub> = 2.7 to 5.5 V), IS (High-speed main) mode: 1 to 16 MHz (V <sub>DD</sub> = 2.4 to 5.5 V), IS (Low-speed main) mode: 1 to 8 MHz (V <sub>DD</sub> = 1.8 to 5.5 V), V (Low-voltage main) mode: 1 to 4 MHz (V <sub>DD</sub> = 1.6 to 5.5 V) | | | | | | | | | | | High-speed on-chip oscillator | HS (High<br>LS (Low- | S (High-speed main) mode: 1 to 32 MHz (V <sub>DD</sub> = 2.7 to 5.5 V),<br>S (High-speed main) mode: 1 to 16 MHz (V <sub>DD</sub> = 2.4 to 5.5 V),<br>S (Low-speed main) mode: 1 to 8 MHz (V <sub>DD</sub> = 1.8 to 5.5 V),<br>V (Low-voltage main) mode: 1 to 4 MHz (V <sub>DD</sub> = 1.6 to 5.5 V) | | | | | | | | | | Subsystem cl | ock | XT1 (crys<br>32.768 k | | ation, exte | ernal subsy | stem cloc | k input (E | XCLKS) | | | | | Low-speed or | n-chip oscillator | 15 kHz ( | TYP.) | | | | | | | | | | General-purp | ose registers | (8-bit reg | ister × 8) | × 4 banks | | | | | | | | | Minimum insti | Minimum instruction execution time 0.03125 $\mu$ s (High-speed on-chip oscillator: fin = 32 MHz operation) | | | | | | | | | | | | | | 0.05 $\mu$ s (High-speed system clock: f <sub>MX</sub> = 20 MHz operation) | | | | | | | | | | | | | 30.5 μs ( | Subsyster | n clock: fs | ыв = 32.76 | 8 kHz ope | ration) | | | | | | Instruction se | t | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> | | | | | | | | | | | I/O port | Total | 3 | 36 | 4 | 40 | 2 | 14 | 4 | 18 | 5 | 58 | | | CMOS I/O | (N-ch ( | 28<br>O.D. I/O<br>ithstand<br>ge]: 10) | (N-ch<br>[V <sub>DD</sub> w | 31<br>O.D. I/O<br>rithstand<br>ge]: 10) | (N-ch ( | 34<br>O.D. I/O<br>ithstand<br>je]: 11) | (N-ch ( | 38<br>O.D. I/O<br>ithstand<br>ge]: 13) | (N-ch ( | 18<br>O.D. I/O<br>ithstand<br>ge]: 15) | | | CMOS input | | 5 | | 5 | | 5 | | 5 | | 5 | | | CMOS output | | = | | = | | 1 | | 1 | | 1 | | | N-ch O.D. I/O (withstand voltage: 6 V) | | 3 | | 4 | | 4 | | 4 | | 4 | | Timer | 16-bit timer | | | | | 8 cha | nnels | | | | | | | Watchdog timer | | | | | 1 cha | annel | | | | | | | Real-time clock (RTC) | | | | | 1 cha | annel | | | | | | | 12-bit interval timer (IT) | | | | - | | annel | | | | | | | Timer output | outputs: 3<br>8 channels | nnels (PWM ts: 3 Note 2), nnels (PWM outputs: 4 Note 2) Note 3 Note 2), nnels (PWM outputs: 7 Note 2) Note 3 note 2 Note 3 Note 2) | | | | | | | | | | | RTC output | | I channel 1 Hz (subsystem clock: fsub = 32.768 kHz) | | | | | | | | | Notes 1. The flash library uses RAM in self-programming and rewriting of the data flash memory. The target products and start address of the RAM areas used by the flash library are shown below. R5F100xD, R5F101xD (x = E to G, J, L): Start address FF300H R5F100xE, R5F101xE (x = E to G, J, L): Start address FEF00H R5F100xJ, R5F101xJ (x = F, G, J, L): Start address FAF00H R5F100xL, R5F101xL (x = F, G, J, L): Start address F7F00H For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944)**. The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves) (see 6.9.3 Operation as multiple PWM output function in the RL78/G13 User's Manual). 3. When setting to PIOR = 1 (2/2) | | | 1 | | 1 | | | | ı | | \_ | 12) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------|------------------------|---------------------|-----------------|----------------|----------|----------------| | Ite | m | 40- | pin | 44 | -pin | 48 | -pin | 52 | -pin | 64 | -pin | | | | R5F100Ex | R5F101Ex | R5F100Fx | R5F101Fx | R5F100Gx | R5F101Gx | R5F100Jx | R5F101Jx | R5F100Lx | R5F101Lx | | Clock output/buzz | er output | | 2 | | 2 | | 2 | | 2 | | 2 | | | | (Main s | <ul> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz (Main system clock: f<sub>MAIN</sub> = 20 MHz operation)</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz (Subsystem clock: f<sub>SUB</sub> = 32.768 kHz operation)</li> </ul> | | | | | | | | | | 8/10-bit resolution | A/D converter | 9 channe | ls | 10 chani | nels | 10 chanr | nels | 12 chann | nels | 12 chani | nels | | Serial interface | | <ul><li>CSI: 1</li><li>CSI: 2</li><li>[48-pin, 5</li></ul> | channel/s<br>channel/s<br>channels<br>channels | simplified I<br>simplified I<br>simplified<br>ducts] | <sup>2</sup> C: 1 chanı<br><sup>2</sup> C: 1 chanı<br>I <sup>2</sup> C: 2 char | nel/UART:<br>nnels/UAR | 1 channe<br>T (UART | l<br>supporting | LIN-bus): | 1 channe | I | | <ul> <li>CSI: 2 channels/simplified l²C: 2 channels/UART: 1 channel</li> <li>CSI: 1 channel/simplified l²C: 1 channel/UART: 1 channel</li> <li>CSI: 2 channels/simplified l²C: 2 channels/UART (UART supporting LIN-bus): 1 channel [64-pin products]</li> <li>CSI: 2 channels/simplified l²C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified l²C: 2 channels/UART: 1 channel</li> <li>CSI: 2 channels/simplified l²C: 2 channels/UART (UART supporting LIN-bus): 1 channel</li> </ul> | | | | | | | | | | | | | | I <sup>2</sup> C bus | | | T . | | | | 1 | | 1 | | | NAC description and all of | | 1 channe | | 1 channe | | 1 channe | <del>3</del> 1 | 1 channe | <del>3</del> 1 | 1 chann | <del>2</del> I | | Multiplier and divid<br>accumulator | dei/multiply- | <ul> <li>16 bits × 16 bits = 32 bits (Unsigned or signed)</li> <li>32 bits ÷ 32 bits = 32 bits (Unsigned)</li> <li>16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed)</li> </ul> | | | | | | | | | | | DMA controller | 1 | 2 channe | ls | | | 1 | | | | | | | Vectored | Internal | | 27 | | 27 | | 27 | | 27 | | 27 | | interrupt sources | External | | 7 | | 7 | | 10 | | 12 | | 13 | | Reset Pesset Reset R | | | | | 0 | | | | | | | | Power-on-reset ci | rcuit | Power- | on-reset: | | (TYP.) | | | | | | | | Voltage detector | | <ul><li>Rising</li><li>Falling</li></ul> | - | | to 4.06 V (<br>to 3.98 V ( | | • | | | | | | On-chip debug fur | nction | Provided | | | | | | | | | | | Power supply volt | age | $V_{DD} = 1.6$ | to 5.5 V ( | $T_A = -40 \text{ to}$ | +85°C) | | | | | | | | | | $V_{DD} = 2.4$ | to 5.5 V ( | $T_{A} = -40 \text{ to}$ | +105°C) | | | | | | | | Operating ambient temperature $T_A = 40 \text{ to } +85^{\circ}\text{C}$ (A: Consumer applications, D: Industrial applications) $T_A = 40 \text{ to } +105^{\circ}\text{C}$ (G: Industrial applications) | | | | | | | | | | | | Note The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator. <R> - **6.** Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode. - 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation. - 8. Current flowing only during data flash rewrite. - 9. Current flowing only during self programming. - 10. For shift time to the SNOOZE mode, see 18.3.3 SNOOZE mode. - Remarks 1. fil: Low-speed on-chip oscillator clock frequency - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 3. fclk: CPU/peripheral hardware clock frequency - **4.** Temperature condition of the TYP. value is $T_A = 25^{\circ}C$ #### CSI mode connection diagram (during communication at same potential) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31) 2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13) #### (5) During communication at same potential (simplified I<sup>2</sup>C mode) (2/2) (Ta = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Conditions | , , | h-speed<br>Mode | , | r-speed<br>Mode | ` | -voltage<br>Mode | Unit | |-------------------------------|---------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------|-------------------------------------------------|-----------------|-------------------------------------------------|------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Data setup time (reception) | tsu:dat | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | 1/f <sub>MCK</sub><br>+ 85<br><sub>Note2</sub> | | 1/fmck<br>+ 145<br>Note2 | | 1/f <sub>MCK</sub><br>+ 145<br><sub>Note2</sub> | | ns | | | | $1.8~V \leq EV_{DD0} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 1/f <sub>MCK</sub><br>+ 145<br><sub>Note2</sub> | | 1/f <sub>MCK</sub><br>+ 145<br><sub>Note2</sub> | | 1/f <sub>MCK</sub><br>+ 145<br><sub>Note2</sub> | | ns | | | | $1.8~V \leq EV_{DD0} < 2.7~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$ | 1/fmck<br>+ 230<br>Note2 | | 1/fmck<br>+ 230<br>Note2 | | 1/fmck<br>+ 230<br>Note2 | | ns | | | | $1.7~V \leq EV_{DD0} < 1.8~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$ | 1/fmck<br>+ 290<br>Note2 | | 1/fmck<br>+ 290<br>Note2 | | 1/fmck<br>+ 290<br>Note2 | | ns | | | | $1.6~V \leq EV_{DD0} < 1.8~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$ | _ | | 1/fmck<br>+ 290<br>Note2 | | 1/fmck<br>+ 290<br>Note2 | | ns | | Data hold time (transmission) | thd:dat | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | 0 | 305 | 0 | 305 | 0 | 305 | ns | | | | $1.8~V \leq EV_{DD0} \leq 5.5~V,$ $C_b = 100~pF,~R_b = 3~k\Omega$ | 0 | 355 | 0 | 355 | 0 | 355 | ns | | | | $1.8~V \leq EV_{DD0} < 2.7~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$ | 0 | 405 | 0 | 405 | 0 | 405 | ns | | | | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$ | 0 | 405 | 0 | 405 | 0 | 405 | ns | | | | $1.6~V \leq EV_{DD0} < 1.8~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$ | _ | _ | 0 | 405 | 0 | 405 | ns | Notes 1. The value must also be equal to or less than fmck/4. 2. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H". Caution Select the normal input buffer and the N-ch open drain output (Vpb tolerance (When 20- to 52-pin products)/EVpb tolerance (When 64- to 128-pin products)) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh). (Remarks are listed on the next page.) #### CSI mode connection diagram (during communication at different potential) - Remarks 1. $R_b[\Omega]$ :Communication line (SOp) pull-up resistance, $C_b[F]$ : Communication line (SOp) load capacitance, $V_b[V]$ : Communication line voltage - **2.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).m: Unit number, n: Channel number (mn = 00, 01, 02, 10, 12, 13)) - **4.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (5/5)$ | Items | Symbol | Condition | ns | | MIN. | TYP. | MAX. | Unit | |--------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------|------|------|-----------|------| | Input leakage<br>current, high | Ішн1 | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P140 to P147 | VI = EVDDO | VI = EVDD0 | | | 1 | μΑ | | | ILIH2 | P20 to P27, P137,<br>P150 to P156, RESET | $V_I = V_{DD}$ | | | | 1 | μΑ | | | Ішнз | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS) | V <sub>I</sub> = V <sub>DD</sub> In input port or external clock input | | | | 1 | μΑ | | | | | | In resonator connection | | | 10 | μΑ | | Input leakage<br>current, low | lut1 | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P140 to P147 | Vi = EVsso | | | | <b>-1</b> | μΑ | | | ILIL2 | P20 to P27, P137,<br>P150 to P156, RESET | Vı = Vss | | | | -1 | μΑ | | | ILIL3 | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS) | V <sub>I</sub> = Vss | In input port or external clock input | | | -1 | μΑ | | | | | | In resonator connection | | | -10 | μΑ | | On-chip pll-up resistance | Rυ | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P140 to P147 | V <sub>I</sub> = EVsso | , In input port | 10 | 20 | 100 | kΩ | **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - 2. When high-speed on-chip oscillator and subsystem clock are stopped. - 3. When high-speed system clock and subsystem clock are stopped. - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer. - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. - Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - 2. fin: High-speed on-chip oscillator clock frequency - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C ### (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | HS (high-spee | d main) Mode | Unit | |--------------------------------------------|-------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------|--------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 250 | | ns | | | | | $2.4~V \leq EV_{DD0} \leq 5.5~V$ | 500 | | ns | | SCKp high-/low-level width | <b>t</b> кн1, | $4.0~V \leq EV_{DD0} \leq 5.5~V$ | | tксү1/2 – 24 | | ns | | | t <sub>KL1</sub> | 2.7 V ≤ EV <sub>DD</sub> | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$<br>$2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ | | | ns | | | | 2.4 V ≤ EV <sub>DD</sub> | | | | ns | | SIp setup time (to SCKp↑) Note 1 | tsıĸı | 4.0 V ≤ EV <sub>DD</sub> | <sub>0</sub> ≤ 5.5 V | 66 | | ns | | | | 2.7 V ≤ EV <sub>DD</sub> | 0 ≤ 5.5 V | 66 | | ns | | | | 2.4 V ≤ EV <sub>DD</sub> | ₀ ≤ 5.5 V | 113 | | ns | | SIp hold time (from SCKp↑) Note 2 | t <sub>KSI1</sub> | | | 38 | | ns | | Delay time from SCKp↓ to SOp output Note 3 | tkso1 | C = 30 pF Note 4 | | | 50 | ns | - **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - 4. C is the load capacitance of the SCKp and SOp output lines. Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3). - g: PIM and POM numbers (g = 0, 1, 4, 5, 8, 14) - 2. fmck: Serial array unit operation clock frequency - (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, - n: Channel number (mn = 00 to 03, 10 to 13)) #### Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential) #### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential) Remarks 1. $R_b[\Omega]$ :Communication line (SDAr) pull-up resistance, $C_b[F]$ : Communication line (SDAr, SCLr) load capacitance - 2. r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 4, 5, 8, 14), h: POM number (g = 0, 1, 4, 5, 7 to 9, 14) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13) #### UART mode bit width (during communication at different potential) (reference) - $\begin{array}{lll} \textbf{Remarks 1.} & R_b[\Omega]: Communication line (TxDq) \ pull-up \ resistance, \\ & C_b[F]: \ Communication \ line \ (TxDq) \ load \ capacitance, \ V_b[V]: \ Communication \ line \ voltage \\ \end{array}$ - **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14) - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) - **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1. # CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 00, 01, 02, 10, 12, 13), n: Channel number (n = 0, 2), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14) **2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. (3) When reference voltage (+) = VDD (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = Vss (ADREFM = 0), target pin : ANI0 to ANI14, ANI16 to ANI26, internal reference voltage, and temperature sensor output voltage (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VDD, Reference voltage (-) = Vss) | Parameter | Symbol | Conditions | S | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|--------|-------------------------------------------------------------------------------------------|--------------------------------|---------------|------|-------------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | 1.2 | ±7.0 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.125 | | 39 | μS | | | | Target pin: ANIO to ANI14, | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.1875 | | 39 | μS | | | | ANI16 to ANI26 | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μS | | | | 10-bit resolution | $3.6~V \leq V_{DD} \leq 5.5~V$ | 2.375 | | 39 | μS | | | | Target pin: Internal reference | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.5625 | | 39 | μS | | | | voltage, and temperature sensor output voltage (HS | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17 | | 39 | μS | | | | (high-speed main) mode) | | | | | | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±0.60 | %FSR | | Full-scale errorNotes 1, 2 | Ers | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±0.60 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±4.0 | LSB | | Differential linearity error | DLE | 10-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | | | ±2.0 | LSB | | Analog input voltage | Vain | ANI0 to ANI14 | | 0 | | V <sub>DD</sub> | ٧ | | | | ANI16 to ANI26 | | 0 | | EV <sub>DD0</sub> | ٧ | | | | Internal reference voltage outproduction (2.4 V ≤ VDD ≤ 5.5 V, HS (high- | | VBGR Note 3 | | V | | | | | Temperature sensor output vo $(2.4 \text{ V} \le \text{VDD} \le 5.5 \text{ V}, HS (high-$ | , | VTMPS25 Note: | 3 | V | | Notes 1. Excludes quantization error (±1/2 LSB). - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics. #### 3.8 Flash Memory Programming Characteristics $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------|--------|-----------------------------------------|---------|-----------|------|-------| | CPU/peripheral hardware clock frequency | fclk | $2.4~V \le V_{DD} \le 5.5~V$ | 1 | | 32 | MHz | | Number of code flash rewrites | Cerwr | Retained for 20 years TA = 85°C Note 4 | 1,000 | | | Times | | Number of data flash rewrites | | Retained for 1 years TA = 25°C | | 1,000,000 | | | | | | Retained for 5 years TA = 85°C Note 4 | 100,000 | | | | | | | Retained for 20 years TA = 85°C Note 4 | 10,000 | | | | - **Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite. - 2. When using flash memory programmer and Renesas Electronics self programming library. - **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation. - 4. This temperature is the average value at which data are retained. #### 3.9 Dedicated Flash Memory Programmer Communication (UART) #### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|---------------------------|---------|------|-----------|------| | Transfer rate | | During serial programming | 115,200 | | 1,000,000 | bps | #### 4.5 32-pin Products R5F100BAANA, R5F100BCANA, R5F100BDANA, R5F100BEANA, R5F100BFANA, R5F100BGANA R5F101BAANA, R5F101BCANA, R5F101BDANA, R5F101BEANA, R5F101BFANA, R5F101BGANA R5F100BADNA, R5F100BCDNA, R5F100BDDNA, R5F100BEDNA, R5F100BFDNA, R5F100BGDNA R5F101BADNA, R5F101BCDNA, R5F101BDDNA, R5F101BEDNA, R5F100BGGNA, R5F100BGNA, R5F100BGN | JEITA Package code | RENESAS code | Previous code | MASS (TYP.)[g] | |--------------------|--------------|----------------|----------------| | P-HWQFN32-5x5-0.50 | PWQN0032KB-A | P32K8-50-3B4-5 | 0.06 | | Referance | Dimens | ion in Mil | limeters | |----------------|--------|------------|----------| | Symbol | Min | Nom | Max | | D | 4.95 | 5.00 | 5.05 | | Е | 4.95 | 5.00 | 5.05 | | Α | | | 0.80 | | A <sub>1</sub> | 0.00 | _ | | | b | 0.18 | 0.25 | 0.30 | | е | | 0.50 | | | Lp | 0.30 | 0.40 | 0.50 | | х | | | 0.05 | | у | | | 0.05 | | Z <sub>D</sub> | | 0.75 | | | Z <sub>E</sub> | | 0.75 | | | C <sub>2</sub> | 0.15 | 0.20 | 0.25 | | D <sub>2</sub> | | 3.50 | _ | | E <sub>2</sub> | | 3.50 | | $\bigcirc$ 2013 Renesas Electronics Corporation. All rights reserved. | | | | Description | |------|--------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | Date | Page | Summary | | 3.00 | Aug 02, 2013 | 118 | Modification of table in 2.6.2 Temperature sensor/internal reference voltage characteristics | | | | 118 | Modification of table and note in 2.6.3 POR circuit characteristics | | | | 119 | Modification of table in 2.6.4 LVD circuit characteristics | | | | 120 | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode | | | | 120 | Renamed to 2.6.5 Power supply voltage rising slope characteristics | | | | 122 | Modification of table, figure, and remark in 2.10 Timing Specs for Switching Flash Memory Programming Modes | | | | 123 | Modification of caution 1 and description | | | | 124 | Modification of table and remark 3 in Absolute Maximum Ratings (T <sub>A</sub> = 25°C) | | | | 126 | Modification of table, note, caution, and remark in 3.2.1 X1, XT1 oscillator characteristics | | | | 126 | Modification of table in 3.2.2 On-chip oscillator characteristics | | | | 127 | Modification of note 3 in 3.3.1 Pin characteristics (1/5) | | | | 128 | Modification of note 3 in 3.3.1 Pin characteristics (2/5) | | | | 133 | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (1/2) | | | | 135 | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (2/2) | | | | 137 | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (1/2) | | | | 139 | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (2/2) | | | | 140 | Modification of (3) Peripheral Functions (Common to all products) | | | | 142 | Modification of table in 3.4 AC Characteristics | | | | 143 | Addition of Minimum Instruction Execution Time during Main System Clock Operation | | | | 143 | Modification of figure of AC Timing Test Points | | | | 143 | Modification of figure of External System Clock Timing | | | | 145 | Modification of figure of AC Timing Test Points | | | | 145 | Modification of description, note 1, and caution in (1) During communication at same potential (UART mode) | | | | 146 | Modification of description in (2) During communication at same potential (CSI mode) | | | | 147 | Modification of description in (3) During communication at same potential (CSI mode) | | | | 149 | Modification of table, note 1, and caution in (4) During communication at same potential (simplified I <sup>2</sup> C mode) | | | | 151 | Modification of table, note 1, and caution in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) | | | | 152 to<br>154 | Modification of table, notes 2 to 6, caution, and remarks 1 to 4 in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) | | | | 155 | Modification of table in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3) | | | | 156 | Modification of table and caution in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3) | | | | 157, 158 | Modification of table, caution, and remarks 3 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3) | | | | 160, 161 | Modification of table and caution in (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) |