

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 64                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 12K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 17x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 80-LQFP                                                                         |
| Supplier Device Package    | 80-LFQFP (12x12)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100mgafb-30 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1.2 List of Part Numbers





- **Notes** 1. Products only for "A: Consumer applications ( $T_A = -40$  to  $+85^{\circ}C$ )", and "G: Industrial applications ( $T_A = -40$  to  $+105^{\circ}C$ )"
  - **2.** Products only for "A: Consumer applications ( $T_A = -40$  to  $+85^{\circ}C$ )", and "D: Industrial applications ( $T_A = -40$  to  $+85^{\circ}C$ )"



## 1.3.2 24-pin products

• 24-pin plastic HWQFN (4 × 4 mm, 0.5 mm pitch)



- Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).
- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. It is recommended to connect an exposed die pad to Vss.



## 1.5.2 24-pin products







#### [80-pin, 100-pin, 128-pin products]

# Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

|                                    |                                              |                                                                                                                                                                                                                                                         |                                                                                             |                                                                       |                                                                                                                                                                                                                              |                              | (1/2)                                         |  |  |  |
|------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------------------------------|--|--|--|
|                                    | Item                                         | 80-                                                                                                                                                                                                                                                     | •                                                                                           | 100                                                                   | )-pin                                                                                                                                                                                                                        | 128                          | -pin                                          |  |  |  |
|                                    |                                              | R5F100Mx                                                                                                                                                                                                                                                | R5F101Mx                                                                                    | R5F100Px                                                              | R5F101Px                                                                                                                                                                                                                     | R5F100Sx                     | R5F101Sx                                      |  |  |  |
| Code flash m                       | emory (KB)                                   | 96 te                                                                                                                                                                                                                                                   | 512                                                                                         | 96 t                                                                  | o 512                                                                                                                                                                                                                        | 192                          | to 512                                        |  |  |  |
| Data flash me                      | emory (KB)                                   | 8                                                                                                                                                                                                                                                       | _                                                                                           | 8                                                                     | -                                                                                                                                                                                                                            | 8                            | -                                             |  |  |  |
| RAM (KB)                           |                                              | 8 to 3                                                                                                                                                                                                                                                  | 2 Note 1                                                                                    | 8 to 3                                                                | 32 Note 1                                                                                                                                                                                                                    | 16 to 5                      | 32 Note 1                                     |  |  |  |
| Address space                      | e                                            | 1 MB                                                                                                                                                                                                                                                    |                                                                                             |                                                                       |                                                                                                                                                                                                                              |                              |                                               |  |  |  |
| Main system<br>clock               | High-speed system<br>clock                   | HS (High-speed<br>HS (High-speed<br>LS (Low-speed                                                                                                                                                                                                       | mic) oscillation,<br>I main) mode: 1<br>I main) mode: 1<br>main) mode: 1<br>e main) mode: 1 | to 20 MHz ( $V_{DD}$<br>to 16 MHz ( $V_{DD}$<br>to 8 MHz ( $V_{DD}$ = | = 2.4 to 5.5 V),<br>1.8 to 5.5 V),                                                                                                                                                                                           | (EXCLK)                      |                                               |  |  |  |
|                                    | High-speed on-chip<br>oscillator             | HS (High-speed<br>LS (Low-speed                                                                                                                                                                                                                         | I main) mode: 1<br>main) mode: 1                                                            | to 16 MHz (V <sub>DD</sub><br>to 8 MHz (V <sub>DD</sub> =             | $MHz (V_{DD} = 2.7 \text{ to } 5.5 \text{ V}),$ $MHz (V_{DD} = 2.4 \text{ to } 5.5 \text{ V}),$ $MHz (V_{DD} = 1.8 \text{ to } 5.5 \text{ V}),$ $MHz (V_{DD} = 1.6 \text{ to } 5.5 \text{ V})$ Exerctor clock input (EXCLKS) |                              |                                               |  |  |  |
| Subsystem cl                       | ock                                          | XT1 (crystal) os<br>32.768 kHz                                                                                                                                                                                                                          | cillation, externa                                                                          | I subsystem cloc                                                      | k input (EXCLKS                                                                                                                                                                                                              | i)                           |                                               |  |  |  |
| Low-speed on-chip oscillator       |                                              | 15 kHz (TYP.)                                                                                                                                                                                                                                           |                                                                                             |                                                                       |                                                                                                                                                                                                                              |                              |                                               |  |  |  |
| General-purp                       | ose register                                 | (8-bit register $\times$ 8) $\times$ 4 banks                                                                                                                                                                                                            |                                                                                             |                                                                       |                                                                                                                                                                                                                              |                              |                                               |  |  |  |
| Minimum instruction execution time |                                              | 0.03125 <i>μ</i> s (Hig                                                                                                                                                                                                                                 | h-speed on-chip                                                                             | oscillator: fin = 3                                                   | 32 MHz operation                                                                                                                                                                                                             | )                            |                                               |  |  |  |
|                                    |                                              | 0.05 <i>µ</i> s (High-s                                                                                                                                                                                                                                 | peed system clo                                                                             | ck: fмx = 20 MHz                                                      | operation)                                                                                                                                                                                                                   |                              |                                               |  |  |  |
|                                    |                                              | 30.5 <i>µ</i> s (Subsys                                                                                                                                                                                                                                 | stem clock: fsue =                                                                          | - 32.768 kHz ope                                                      | eration)                                                                                                                                                                                                                     |                              |                                               |  |  |  |
| Instruction se                     | t                                            | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                             |                                                                       |                                                                                                                                                                                                                              |                              |                                               |  |  |  |
| I/O port                           | Total                                        | 7                                                                                                                                                                                                                                                       | 74                                                                                          |                                                                       | 92                                                                                                                                                                                                                           | 1                            | 20                                            |  |  |  |
|                                    | CMOS I/O                                     | (N-ch O.D. I/O                                                                                                                                                                                                                                          | 64<br>[EV <sub>DD</sub> withstand<br>le]: 21)                                               | (N-ch O.D. I/O                                                        | 82<br>[EV⊳⊳ withstand<br>ge]: 24)                                                                                                                                                                                            | (N-ch O.D. I/O               | 10<br>[EV <sub>DD</sub> withstand<br>ge]: 25) |  |  |  |
|                                    | CMOS input                                   |                                                                                                                                                                                                                                                         | 5                                                                                           |                                                                       | 5                                                                                                                                                                                                                            |                              | 5                                             |  |  |  |
|                                    | CMOS output                                  |                                                                                                                                                                                                                                                         | 1                                                                                           |                                                                       | 1                                                                                                                                                                                                                            |                              | 1                                             |  |  |  |
|                                    | N-ch O.D. I/O<br>(withstand voltage: 6<br>V) |                                                                                                                                                                                                                                                         | 4                                                                                           |                                                                       | 4                                                                                                                                                                                                                            |                              | 4                                             |  |  |  |
| Timer                              | 16-bit timer                                 | 12 cha                                                                                                                                                                                                                                                  | annels                                                                                      | 12 ch                                                                 | annels                                                                                                                                                                                                                       | 16 ch                        | annels                                        |  |  |  |
|                                    | Watchdog timer                               | 1 cha                                                                                                                                                                                                                                                   | annel                                                                                       | 1 ch                                                                  | annel                                                                                                                                                                                                                        | 1 cha                        | annel                                         |  |  |  |
|                                    | Real-time clock (RTC)                        | 1 cha                                                                                                                                                                                                                                                   | annel                                                                                       | 1 ch                                                                  | annel                                                                                                                                                                                                                        | 1 cha                        | annel                                         |  |  |  |
|                                    | 12-bit interval timer (IT)                   | 1 cha                                                                                                                                                                                                                                                   | annel                                                                                       | 1 ch                                                                  | annel                                                                                                                                                                                                                        | 1 cha                        | annel                                         |  |  |  |
|                                    | Timer output                                 | 12 channels<br>(PWM outputs:                                                                                                                                                                                                                            | 10 <sup>Note 2</sup> )                                                                      | 12 channels<br>(PWM outputs:                                          | 10 Note 2)                                                                                                                                                                                                                   | 16 channels<br>(PWM outputs: | 14 Note 2)                                    |  |  |  |
|                                    | RTC output                                   | 1 channel<br>• 1 Hz (subsyster)                                                                                                                                                                                                                         | tem clock: fsub =                                                                           | 32.768 kHz)                                                           |                                                                                                                                                                                                                              |                              |                                               |  |  |  |

**Notes 1.** The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xJ, R5F101xJ (x = M, P): Start address FAF00H

R5F100xL, R5F101xL (x = M, P, S): Start address F7F00H

For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library** for RL78 Family (R20UT2944).



# 2. ELECTRICAL SPECIFICATIONS (TA = -40 to +85°C)

This chapter describes the following electrical specifications.

Target products A: Consumer applications  $T_A = -40$  to  $+85^{\circ}C$ 

R5F100xxAxx, R5F101xxAxx

- D: Industrial applications  $T_A = -40$  to  $+85^{\circ}C$ R5F100xxDxx, R5F101xxDxx
- G: Industrial applications when  $T_A = -40$  to  $+105^{\circ}$ C products is used in the range of  $T_A = -40$  to  $+85^{\circ}$ C

R5F100xxGxx

- Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. With products not provided with an EV<sub>DD0</sub>, EV<sub>DD1</sub>, EV<sub>SS0</sub>, or EV<sub>SS1</sub> pin, replace EV<sub>DD0</sub> and EV<sub>DD1</sub> with V<sub>DD</sub>, or replace EV<sub>SS0</sub> and EV<sub>SS1</sub> with V<sub>SS</sub>.
  - 3. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 Functions for each product.



## (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products

# (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = 0 V) (2/2)

| Parameter | Symbol                |                                       |                                                   | Conditions                                   |                         | MIN. | TYP. | MAX. | Unit |
|-----------|-----------------------|---------------------------------------|---------------------------------------------------|----------------------------------------------|-------------------------|------|------|------|------|
| Supply    | IDD2                  | HALT                                  | HS (high-                                         | $f_{IH} = 32 \text{ MHz}^{Note 4}$           | $V_{DD} = 5.0 V$        |      | 0.54 | 1.63 | mA   |
| Current   | Note 2                | mode                                  | speed main)<br>mode <sup>Note 7</sup>             |                                              | $V_{DD} = 3.0 V$        |      | 0.54 | 1.63 | mA   |
|           |                       |                                       |                                                   | fiH = 24 MHz <sup>Note 4</sup>               | $V_{DD} = 5.0 V$        |      | 0.44 | 1.28 | mA   |
|           |                       |                                       |                                                   |                                              | V <sub>DD</sub> = 3.0 V |      | 0.44 | 1.28 | mA   |
|           |                       |                                       |                                                   | fin = 16 MHz <sup>Note 4</sup>               | V <sub>DD</sub> = 5.0 V |      | 0.40 | 1.00 | mA   |
|           |                       |                                       |                                                   |                                              | V <sub>DD</sub> = 3.0 V |      | 0.40 | 1.00 | mA   |
|           |                       |                                       | LS (low-                                          | fin = 8 MHz <sup>Note 4</sup>                | V <sub>DD</sub> = 3.0 V |      | 260  | 530  | μA   |
|           |                       | speed main)<br>mode <sup>Note 7</sup> |                                                   | V <sub>DD</sub> = 2.0 V                      |                         | 260  | 530  | μA   |      |
|           |                       |                                       | LV (low-                                          | fiH = 4 MHz <sup>Note 4</sup>                | V <sub>DD</sub> = 3.0 V |      | 420  | 640  | μA   |
|           |                       |                                       | voltage<br>main) mode                             |                                              | V <sub>DD</sub> = 2.0 V |      | 420  | 640  | μA   |
|           |                       |                                       | HS (high-<br>speed main)<br>mode Note 7           | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input       |      | 0.28 | 1.00 | mA   |
|           |                       |                                       |                                                   | $V_{DD} = 5.0 V$                             | Resonator connection    |      | 0.45 | 1.17 | mA   |
|           |                       |                                       |                                                   | f <sub>MX</sub> = 20 MHz <sup>Note 3</sup> , | Square wave input       |      | 0.28 | 1.00 | mA   |
|           |                       |                                       |                                                   | $V_{DD} = 3.0 V$                             | Resonator connection    |      | 0.45 | 1.17 | mA   |
|           |                       |                                       | $f_{MX} = 10 \text{ MHz}^{Note 3},$               | Square wave input                            |                         | 0.19 | 0.60 | mA   |      |
|           |                       |                                       |                                                   | $V_{DD} = 5.0 V$                             | Resonator connection    |      | 0.26 | 0.67 | mA   |
|           |                       |                                       | $f_{MX} = 10 \text{ MHz}^{Note 3}$ ,              | Square wave input                            |                         | 0.19 | 0.60 | mA   |      |
|           |                       |                                       |                                                   | $V_{DD} = 3.0 V$                             | Resonator connection    |      | 0.26 | 0.67 | mA   |
|           |                       |                                       | LS (low-<br>speed main)<br>mode <sup>Note 7</sup> | $f_{MX} = 8 MHz^{Note 3}$ ,                  | Square wave input       |      | 95   | 330  | μA   |
|           |                       |                                       |                                                   | $V_{DD} = 3.0 V$                             | Resonator connection    |      | 145  | 380  | μA   |
|           |                       |                                       |                                                   | $f_{MX} = 8 MHz^{Note 3}$ ,                  | Square wave input       |      | 95   | 330  | μA   |
|           |                       |                                       |                                                   | $V_{DD} = 2.0 V$                             | Resonator connection    |      | 145  | 380  | μA   |
|           |                       |                                       | Subsystem                                         | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.25 | 0.57 | μA   |
|           |                       |                                       | clock                                             | $T_A = -40^{\circ}C$                         | Resonator connection    |      | 0.44 | 0.76 | μA   |
|           |                       |                                       | operation                                         | $f_{SUB} = 32.768 \text{ kHz}^{Note 5}$      | Square wave input       |      | 0.30 | 0.57 | μA   |
|           |                       |                                       |                                                   | $T_A = +25^{\circ}C$                         | Resonator connection    |      | 0.49 | 0.76 | μA   |
|           |                       |                                       |                                                   | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.37 | 1.17 | μA   |
|           |                       |                                       |                                                   | $T_A = +50^{\circ}C$                         | Resonator connection    |      | 0.56 | 1.36 | μA   |
|           |                       |                                       |                                                   | fsuв = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.53 | 1.97 | μA   |
|           |                       |                                       |                                                   | $T_A = +70^{\circ}C$                         | Resonator connection    |      | 0.72 | 2.16 | μA   |
|           |                       |                                       |                                                   | fsub = 32.768 kHz <sup>Note 5</sup>          | Square wave input       |      | 0.82 | 3.37 | μA   |
|           |                       |                                       |                                                   | T <sub>A</sub> = +85°C                       | Resonator connection    |      | 1.01 | 3.56 | μA   |
|           | DD3 <sup>Note 6</sup> | STOP                                  | $T_A = -40^{\circ}C$                              |                                              |                         |      | 0.18 | 0.50 | μA   |
|           |                       | mode <sup>Note 8</sup>                | T <sub>A</sub> = +25°C                            | $T_A = +25^{\circ}C$                         |                         |      | 0.23 | 0.50 | μA   |
|           |                       |                                       | $T_A = +50^{\circ}C$                              |                                              |                         |      | 0.30 | 1.10 | μA   |
|           |                       |                                       | $T_A = +70^{\circ}C$                              |                                              |                         |      | 0.46 | 1.90 | μA   |
|           |                       |                                       | T <sub>A</sub> = +85°C                            |                                              |                         |      | 0.75 | 3.30 | μA   |

(Notes and Remarks are listed on the next page.)



## UART mode connection diagram (during communication at same potential)



## UART mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)

fMCK: Serial array unit operation clock frequency
 (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))



## (3) I<sup>2</sup>C fast mode plus

 $(T_A = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le EV_{DD0} = EV_{DD1} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = EV_{SS0} = EV_{SS1} = 0 \text{ V})$ 

| Parameter                                          | Symbol  | Cor                                                  |                                                                |      | h-speed<br>Mode | LS (low-speed main) Mode |      | LV (low-voltage main) Mode |      | Unit |
|----------------------------------------------------|---------|------------------------------------------------------|----------------------------------------------------------------|------|-----------------|--------------------------|------|----------------------------|------|------|
|                                                    |         |                                                      |                                                                | MIN. | MAX.            | MIN.                     | MAX. | MIN.                       | MAX. |      |
| SCLA0 clock frequency                              | fscL    | Fast mode plus:<br>fc∟κ≥ 10 MHz                      | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$                        | 0    | 1000            |                          | _    | _                          | _    | kHz  |
| Setup time of restart condition                    | tsu:sta | $2.7 V \leq EV_{DD0} \leq 5.8$                       | $.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$  |      |                 | —                        |      | _                          | -    | μS   |
| Hold time <sup>Note 1</sup>                        | thd:sta | $2.7 V \le EV_{DD0} \le 5.8$                         | 0.26                                                           |      | —               |                          | _    |                            | μS   |      |
| Hold time when SCLA0 =<br>"L"                      | t∟ow    | $2.7 V \leq EV_{DD0} \leq 5.8$                       | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |      |                 |                          |      | —                          |      | μS   |
| Hold time when SCLA0 =<br>"H"                      | tніgн   | $2.7 V \leq EV_{DD0} \leq 5.5$                       | $2.7 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$        |      |                 | _                        |      | —                          |      | μS   |
| Data setup time<br>(reception)                     | tsu:dat | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.9$   | 5 V                                                            | 50   |                 | _                        | _    | _                          | _    | μS   |
| Data hold time<br>(transmission) <sup>Note 2</sup> | thd:dat | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.9$ | 5 V                                                            | 0    | 0.45            | _                        | _    | _                          | _    | μS   |
| Setup time of stop condition                       | tsu:sto | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.9$   | $2.7 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$        |      |                 | _                        | _    | _                          | _    | μS   |
| Bus-free time                                      | tвиғ    | $2.7 V \le EV_{DD0} \le 5.8$                         | 5 V                                                            | 0.5  |                 | _                        | _    | -                          | _    | μS   |

<R>

**Notes 1.** The first clock pulse is generated after this period when the start/restart condition is detected.

- 2. The maximum value (MAX.) of the during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.
- Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Fast mode plus:  $C_b = 120 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 

#### **IICA** serial transfer timing



**Remark** n = 0, 1



## 2.8 Flash Memory Programming Characteristics

| Parameter                                      | Symbol | Conditions                         | MIN.    | TYP.      | MAX. | Unit  |
|------------------------------------------------|--------|------------------------------------|---------|-----------|------|-------|
| CPU/peripheral hardware clock frequency        | fclк   | $1.8~V \leq V_{DD} \leq 5.5~V$     | 1       |           | 32   | MHz   |
| Number of code flash rewrites<br>Notes 1, 2, 3 | Cerwr  | Retained for 20 years<br>TA = 85°C | 1,000   |           |      | Times |
| Number of data flash rewrites<br>Notes 1, 2, 3 |        | Retained for 1 years<br>Ta = 25°C  |         | 1,000,000 |      |       |
|                                                |        | Retained for 5 years<br>TA = 85°C  | 100,000 |           |      |       |
|                                                |        | Retained for 20 years<br>TA = 85°C | 10,000  |           |      |       |

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

**Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite.

The retaining years are until next rewrite after the rewrite.

- 2. When using flash memory programmer and Renesas Electronics self programming library
- **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.

## 2.9 Dedicated Flash Memory Programmer Communication (UART)

#### $(T_{A} = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \leq \text{EV}_{\text{DD}} = \text{EV}_{\text{DD}} \leq 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |



## 2.10 Timing of Entry to Flash Memory Programming Modes

## $(T_{\text{A}} = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \leq \text{EV}_{\text{DD}} = \text{EV}_{\text{DD}} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter                                                                                                                                                                   | Symbol  | Conditions                                                                | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------|
| Time to complete the<br>communication for the initial<br>setting after the external reset is<br>released                                                                    | tsuinit | POR and LVD reset must be released before the external reset is released. |      |      | 100  | ms   |
| Time to release the external reset<br>after the TOOL0 pin is set to the<br>low level                                                                                        | ts∪     | POR and LVD reset must be released before the external reset is released. | 10   |      |      | μs   |
| Time to hold the TOOL0 pin at<br>the low level after the external<br>reset is released<br>(excluding the processing time of<br>the firmware to control the flash<br>memory) | tно     | POR and LVD reset must be released before the external reset is released. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.
- **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.
  - $t_{su:}$  Time to release the external reset after the TOOL0 pin is set to the low level
  - thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)



| Parameter            | Symbols |                              | Conditions                                                                                                                                                                                          | Ratings     | Unit |
|----------------------|---------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, high | Юн1     | Per pin                      | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P130, P140 to<br>P147 | -40         | mA   |
|                      |         | Total of all pins<br>-170 mA | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145                                                                                              | -70         | mA   |
|                      |         |                              | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147                                                        | -100        | mA   |
|                      | Іон2    | Per pin                      | P20 to P27, P150 to P156                                                                                                                                                                            | -0.5        | mA   |
|                      |         | Total of all pins            |                                                                                                                                                                                                     | -2          | mA   |
| Output current, low  | Iol1    | Per pin                      | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P130, P140 to<br>P147 | 40          | mA   |
|                      |         | Total of all pins<br>170 mA  | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145                                                                                              | 70          | mA   |
|                      |         |                              | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147                                                        | 100         | mA   |
|                      | IOL2    | Per pin                      | P20 to P27, P150 to P156                                                                                                                                                                            | 1           | mA   |
|                      |         | Total of all pins            |                                                                                                                                                                                                     | 5           | mA   |
| Operating ambient    | TA      | In normal operati            | on mode                                                                                                                                                                                             | -40 to +105 | °C   |
| temperature          |         | In flash memory              | programming mode                                                                                                                                                                                    |             |      |
| Storage temperature  | Tstg    |                              |                                                                                                                                                                                                     | -65 to +150 | °C   |

## Absolute Maximum Ratings (TA = 25°C) (2/2)

- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



## 3.3 DC Characteristics

## 3.3.1 Pin characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ (1/5)

| Items                                    | Symbol | Conditions                                                                                                                                                                                                |                                         | MIN. | TYP. | MAX.                   | Unit |
|------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------|------|------------------------|------|
| Output current,<br>high <sup>∾te 1</sup> | Іон1   | Per pin for P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47, P50 to P57, P64<br>to P67, P70 to P77, P80 to P87, P90 to<br>P97, P100 to P106,<br>P110 to P117, P120, P125 to P127,<br>P130, P140 to P147 | $2.4~V \leq EV_{DD0} \leq 5.5~V$        |      |      | -3.0 Note 2            | mA   |
|                                          |        | Total of P00 to P04, P07, P32 to P37,                                                                                                                                                                     | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V$ |      |      | -30.0                  | mA   |
|                                          |        | P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to P145                                                                                                                                       | $2.7~V \leq EV_{\text{DD0}} < 4.0~V$    |      |      | -10.0                  | mA   |
|                                          |        |                                                                                                                                                                                                           | $2.4~V \leq EV_{\text{DD0}} < 2.7~V$    |      |      | -5.0                   | mA   |
|                                          |        | Total of P05, P06, P10 to P17, P30, P31,                                                                                                                                                                  |                                         |      |      | -30.0                  | mA   |
|                                          |        | P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100, P101, P110 to                                                                                                                           | $2.7~V \leq EV_{\text{DD0}} < 4.0~V$    |      |      | -19.0                  | mA   |
|                                          |        | P117, P146, P147<br>(When duty $\leq 70\%^{\text{Note 3}}$ )                                                                                                                                              | $2.4~V \leq EV_{DD0} < 2.7~V$           |      |      | -10.0                  | mA   |
|                                          |        | Total of all pins<br>(When duty ≤ 70% <sup>№te 3</sup> )                                                                                                                                                  | $2.4~V \leq EV_{\text{DD0}} \leq 5.5~V$ |      | -60. | -60.0                  | mA   |
|                                          | Іон2   | Per pin for P20 to P27, P150 to P156                                                                                                                                                                      | 2,4 V $\leq$ V_{DD} $\leq$ 5.5 V        |      |      | -0.1 <sup>Note 2</sup> | mA   |
|                                          |        | Total of all pins (When duty $\leq 70\%^{Note 3}$ )                                                                                                                                                       | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$   |      |      | -1.5                   | mA   |

- **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the EV<sub>DD0</sub>, EV<sub>DD1</sub>, V<sub>DD</sub> pins to an output pin.
  - 2. Do not exceed the total current value.
  - 3. Specification under conditions where the duty factor ≤ 70%. The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).
    - Total output current of pins =  $(I_{OH} \times 0.7)/(n \times 0.01)$ 
      - <Example> Where n = 80% and  $I_{OH} = -10.0 \text{ mA}$ 
        - Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

- Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- **Notes 1.** Total current flowing into VDD, EVDDD, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDD, and EVDD1, or Vss, EVSSD, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode: 2.7 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 32 MHz 2.4 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 16 MHz

- 8. Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode.
- **Remarks 1.** fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. file: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



| (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp int | ernal clock |
|------------------------------------------------------------------------------------------------|-------------|
| output) (1/3)                                                                                  |             |

| Parameter             | Symbol                                                                                                                                                                                                                                            |                                                                                         | Conditions                                                                                                                                                                    | HS (high-spee | d main) Mode | Unit |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------|------|
|                       |                                                                                                                                                                                                                                                   |                                                                                         |                                                                                                                                                                               | MIN.          | MAX.         |      |
| SCKp cycle time       | tксүı                                                                                                                                                                                                                                             | tkcyı ≥ 4/fclk                                                                          | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \\ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{array}$                           | 600           |              | ns   |
|                       |                                                                                                                                                                                                                                                   |                                                                                         | $\begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \\ V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                              | 1000          |              | ns   |
|                       |                                                                                                                                                                                                                                                   |                                                                                         | $\begin{array}{l} 2.4 \ V \leq EV_{DD0} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \\ V, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$                                     | 2300          |              | ns   |
| SCKp high-level width | Ct                                                                                                                                                                                                                                                |                                                                                         | 4.0 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V, 2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V,<br>C <sub>b</sub> = 30 pF, R <sub>b</sub> = 1.4 kΩ                                     |               |              | ns   |
|                       |                                                                                                                                                                                                                                                   |                                                                                         | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V},$<br>$C_{b} = 30 \text{ pF}, \text{ R}_{b} = 2.7 \text{ k}\Omega$ |               |              | ns   |
|                       |                                                                                                                                                                                                                                                   | $2.4 \text{ V} \leq \text{EV}_{\text{DD}}$<br>$C_{\text{b}} = 30 \text{ pF}, \text{ F}$ | $_{0}$ < 3.3 V, 1.6 V $\leq$ V $_{b}$ $\leq$ 2.0 V, R $_{b}$ = 5.5 k $\Omega$                                                                                                 | tксү1/2 – 916 |              | ns   |
| SCKp low-level width  | $\begin{array}{c c} \text{-level width} & \text{t}_{\text{KL1}} & \begin{array}{c} 4.0 \text{ V} \leq \text{EV}_{\text{D}} \\ \hline \\ \hline \\ C_{\text{b}} = 30 \text{ pF}, \\ \hline \\ 2.7 \text{ V} \leq \text{EV}_{\text{D}} \end{array}$ |                                                                                         | $_{0}\leq5.5$ V, 2.7 V $\leq$ V_{b} $\leq4.0$ V, R_{b} = 1.4 k $\Omega$                                                                                                       | tксү1/2 – 24  |              | ns   |
|                       |                                                                                                                                                                                                                                                   |                                                                                         | $_{0}$ < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V, R <sub>b</sub> = 2.7 k $\Omega$                                                                                     | tксү1/2 – 36  |              | ns   |
|                       |                                                                                                                                                                                                                                                   | $2.4 \text{ V} \leq \text{EV}_{\text{DD}}$ $C_{\text{b}} = 30 \text{ pF}, \text{ F}$    | $_{0}$ < 3.3 V, 1.6 V $\leq$ V $_{b}$ $\leq$ 2.0 V, $R_{b}$ = 5.5 k $\Omega$                                                                                                  | tkcy1/2 - 100 |              | ns   |

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD}0} = \text{EV}_{\text{DD}1} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed two pages after the next page.)





CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





**Remarks 1.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number,

n: Channel number (mn = 00, 01, 02, 10, 12. 13), g: PIM and POM number (g = 0, 1, 4, 5, 8, 14)

**2.** CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.



#### 3.6.4 LVD circuit characteristics

## LVD Detection Voltage of Reset Mode and Interrupt Mode

(TA = -40 to +105°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

|              | Parameter            | Symbol | Conditions             | MIN. | TYP. | MAX. | Unit |
|--------------|----------------------|--------|------------------------|------|------|------|------|
| Detection    | Supply voltage level | VLVD0  | Power supply rise time | 3.90 | 4.06 | 4.22 | V    |
| voltage      |                      |        | Power supply fall time | 3.83 | 3.98 | 4.13 | V    |
|              |                      | VLVD1  | Power supply rise time | 3.60 | 3.75 | 3.90 | V    |
|              |                      |        | Power supply fall time | 3.53 | 3.67 | 3.81 | V    |
|              |                      | VLVD2  | Power supply rise time | 3.01 | 3.13 | 3.25 | V    |
|              |                      |        | Power supply fall time | 2.94 | 3.06 | 3.18 | V    |
|              |                      | VLVD3  | Power supply rise time | 2.90 | 3.02 | 3.14 | V    |
|              |                      |        | Power supply fall time | 2.85 | 2.96 | 3.07 | V    |
|              |                      | VLVD4  | Power supply rise time | 2.81 | 2.92 | 3.03 | V    |
|              |                      |        | Power supply fall time | 2.75 | 2.86 | 2.97 | V    |
|              |                      | VLVD5  | Power supply rise time | 2.70 | 2.81 | 2.92 | V    |
|              |                      |        | Power supply fall time | 2.64 | 2.75 | 2.86 | V    |
|              |                      | VLVD6  | Power supply rise time | 2.61 | 2.71 | 2.81 | V    |
|              |                      |        | Power supply fall time | 2.55 | 2.65 | 2.75 | V    |
|              |                      | VLVD7  | Power supply rise time | 2.51 | 2.61 | 2.71 | V    |
|              |                      |        | Power supply fall time | 2.45 | 2.55 | 2.65 | V    |
| Minimum pu   | ulse width           | t∟w    |                        | 300  |      |      | μS   |
| Detection de | elay time            |        |                        |      |      | 300  | μS   |

## LVD Detection Voltage of Interrupt & Reset Mode

## (TA = -40 to +105°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

| Parameter           | Symbol | Conditions                                           |                              | MIN. | TYP. | MAX. | Unit |
|---------------------|--------|------------------------------------------------------|------------------------------|------|------|------|------|
| Interrupt and reset | VLVDD0 | VPOC2, VPOC1, VPOC0 = 0, 1, 1, falling reset voltage |                              | 2.64 | 2.75 | 2.86 | V    |
| mode                | VLVDD1 | LVIS1, LVIS0 = 1, 0                                  | Rising release reset voltage | 2.81 | 2.92 | 3.03 | V    |
|                     |        |                                                      | Falling interrupt voltage    | 2.75 | 2.86 | 2.97 | V    |
|                     | VLVDD2 | LVIS1, LVIS0 = 0, 1                                  | Rising release reset voltage | 2.90 | 3.02 | 3.14 | V    |
|                     |        |                                                      | Falling interrupt voltage    | 2.85 | 2.96 | 3.07 | V    |
|                     | Vlvdd3 | LVIS1, LVIS0 = 0, 0                                  | Rising release reset voltage | 3.90 | 4.06 | 4.22 | V    |
|                     |        |                                                      | Falling interrupt voltage    | 3.83 | 3.98 | 4.13 | V    |



## 4.6 36-pin Products

R5F100CAALA, R5F100CCALA, R5F100CDALA, R5F100CEALA, R5F100CFALA, R5F100CGALA R5F101CAALA, R5F101CCALA, R5F101CDALA, R5F101CEALA, R5F101CFALA, R5F101CGALA R5F100CAGLA, R5F100CCGLA, R5F100CDGLA, R5F100CEGLA, R5F100CFGLA, R5F100CGGLA

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-WFLGA36-4x4-0.50 | PWLG0036KA-A | P36FC-50-AA4-2 | 0.023           |



©2012 Renesas Electronics Corporation. All rights reserved.



R5F100LCAFB, R5F100LDAFB, R5F100LEAFB, R5F100LFAFB, R5F100LGAFB, R5F100LHAFB, R5F100LJAFB, R5F100LLAFB

R5F101LCAFB, R5F101LDAFB, R5F101LEAFB, R5F101LFAFB, R5F101LGAFB, R5F101LHAFB,

R5F101LJAFB, R5F101LKAFB, R5F101LLAFB

R5F100LCDFB, R5F100LDDFB, R5F100LEDFB, R5F100LFDFB, R5F100LGDFB, R5F100LHDFB, R5F100LJDFB, R5F100LLDFB

R5F101LCDFB, R5F101LDDFB, R5F101LEDFB, R5F101LFDFB, R5F101LGDFB, R5F101LHDFB, R5F101LJDFB, R5F101LKDFB, R5F101LLDFB

R5F100LCGFB, R5F100LDGFB, R5F100LEGFB, R5F100LFGFB, R5F100LGGFB, R5F100LHGFB, R5F100LJGFB

| JEITA Package Code   | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|----------------------|--------------|----------------|-----------------|
| P-LFQFP64-10x10-0.50 | PLQP0064KF-A | P64GB-50-UEU-2 | 0.35            |



Each lead centerline is located within 0.08 mm of its true position at maximum material condition.

©2012 Renesas Electronics Corporation. All rights reserved.



R5F100LCABG, R5F100LDABG, R5F100LEABG, R5F100LFABG, R5F100LGABG, R5F100LHABG, R5F100LJABG

R5F101LCABG, R5F101LDABG, R5F101LEABG, R5F101LFABG, R5F101LGABG, R5F101LHABG, R5F101LJABG

R5F100LCGBG, R5F100LDGBG, R5F100LEGBG, R5F100LFGBG, R5F100LGGBG, R5F100LHGBG, R5F100LJGBG

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-VFBGA64-4x4-0.40 | PVBG0064LA-A | P64F1-40-AA2-2 | 0.03            |



© 2012 Renesas Electronics Corporation. All rights reserved.



#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information

# RENESAS

#### SALES OFFICES

**Renesas Electronics Corporation** 

http://www.renesas.com

California Eastern Laboratories. Inc. 4590 Patrick Henry Drive, Santa Clara, California 95054-1817, U.S.A Tel: +1-408-919-2500, Fax: +1-408-988-0279 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited ntury Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong t 1601-1611, 16/F., Tower 2, Grand Cen : +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malavsia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141