

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Discontinued at Digi-Key                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 82                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 12K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 20x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 100-LQFP                                                                        |
| Supplier Device Package    | 100-LQFP (14x20)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100pgdfa-v0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

RL78/G13 1. OUTLINE

Table 1-1. List of Ordering Part Numbers

(3/12)

| Pin<br>count | Package                                             | Data flash     | Fields of<br>Application | Ordering Part Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------|-----------------------------------------------------|----------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |                                                     |                | Note                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 36 pins      | 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch)       | Mounted        | A<br>G                   | R5F100CAALA#U0, R5F100CCALA#U0, R5F100CDALA#U0, R5F100CEALA#U0, R5F100CFALA#U0, R5F100CGALA#U0 R5F100CAALA#W0, R5F100CAALA#W0, R5F100CAALA#W0, R5F100CEALA#W0, R5F100CGALA#W0 R5F100CAGLA#W0 R5F100CAGLA#U0, R5F100CAGLA#U0, R5F100CAGLA#U0, R5F100CAGLA#U0 R5F100CAGLA#U0 R5F100CAGLA#W0 R5F100CAGLA#W0 R5F100CAGLA#W0, R5F100CAGLA#W0, R5F100CAGLA#W0, R5F100CAGLA#W0, R5F100CAGLA#W0, R5F100CAGLA#W0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|              |                                                     | Not<br>mounted | A                        | R5F101CAALA#U0, R5F101CCALA#U0, R5F101CDALA#U0, R5F101CEALA#U0, R5F101CFALA#U0, R5F101CGALA#U0 R5F101CAALA#W0, R5F101CAALA#W0, R5F101CDALA#W0,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 40 pins      | 40-pin plastic HWQFN<br>(6 × 6 mm, 0.5 mm<br>pitch) | Mounted        | A                        | R5F101CEALA#W0, R5F101CFALA#W0, R5F101CGALA#W0 R5F100EAANA#U0, R5F100ECANA#U0, R5F100EDANA#U0, R5F100EEANA#U0, R5F100EFANA#U0, R5F100EGANA#U0, R5F100EHANA#U0 R5F100EAANA#W0, R5F100ECANA#W0, R5F100EDANA#W0, R5F100EEANA#W0, R5F100EFANA#W0, R5F100EGANA#W0, R5F100EHANA#W0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|              |                                                     |                | D                        | R5F100EADNA#U0, R5F100ECDNA#U0, R5F100EDDNA#U0, R5F100EEDNA#U0, R5F100EEDNA#U0, R5F100EGDNA#U0, R5F100EHDNA#U0 R5F100EADNA#W0, R5F100ECDNA#W0, R5F100EDDNA#W0, R5F100EEDNA#W0, R5F100EFDNA#W0, R5F100EGDNA#W0, R5F100EHDNA#W0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|              |                                                     |                | G                        | R5F100EAGNA#U0, R5F100ECGNA#U0, R5F100EDGNA#U0, R5F100EEGNA#U0, R5F100EEGNA#U0, R5F100EGGNA#U0, R5F100EHGNA#U0 R5F100EAGNA#W0, R5F100ECGNA#W0, R5F100EDGNA#W0, R5F100EEGNA#W0, R5F100EFGNA#W0, R5F100EHGNA#W0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|              |                                                     | Not<br>mounted | A<br>D                   | R5F101EAANA#U0, R5F101ECANA#U0, R5F101EDANA#U0, R5F101EEANA#U0, R5F101EFANA#U0, R5F101EGANA#U0, R5F101EHANA#U0 R5F101EAANA#W0, R5F101ECANA#W0, R5F101EDANA#W0, R5F101EEANA#W0, R5F101EFANA#W0, R5F101EGANA#W0, R5F101EHANA#W0 R5F101EHANA#W0 R5F101EADNA#U0, R5F101ECDNA#U0, R5F101EDDNA#U0, R5F101EDNA#U0, R5F101EDNA#U0, R5F101EDNA#W0, R5F101 |
|              |                                                     |                |                          | R5F101EDDNA#W0, R5F101EEDNA#W0, R5F101EFDNA#W<br>R5F101EGDNA#W0, R5F101EHDNA#W0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



RL78/G13 1. OUTLINE

## 1.3.11 64-pin products

- 64-pin plastic LQFP (12 x 12 mm, 0.65 mm pitch)
- 64-pin plastic LFQFP (10 × 10 mm, 0.5 mm pitch)



- Cautions 1. Make EVsso pin the same potential as Vss pin.
  - 2. Make VDD pin the potential that is higher than EVDDO pin.
  - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

#### Remarks 1. For pin identification, see 1.4 Pin Identification.

- 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub> and EV<sub>DD0</sub> pins and connect the Vss and EV<sub>SS0</sub> pins to separate ground lines.
- **3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to **Figure 4-8 Format of Peripheral I/O Redirection Register** (**PIOR**) in the RL78/G13 User's Manual.

RL78/G13 1. OUTLINE

## 1.5.6 36-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

## 2. ELECTRICAL SPECIFICATIONS (TA = -40 to +85°C)

This chapter describes the following electrical specifications.

Target products A: Consumer applications  $T_A = -40$  to  $+85^{\circ}C$ 

R5F100xxAxx, R5F101xxAxx

D: Industrial applications T<sub>A</sub> = −40 to +85°C

R5F100xxDxx, R5F101xxDxx

G: Industrial applications when  $T_A = -40$  to  $+105^{\circ}C$  products is used in the range of  $T_A = -40$  to  $+85^{\circ}C$ 

R5F100xxGxx

- Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. With products not provided with an EV<sub>DD0</sub>, EV<sub>DD1</sub>, EV<sub>SS0</sub>, or EV<sub>SS1</sub> pin, replace EV<sub>DD0</sub> and EV<sub>DD1</sub> with V<sub>DD</sub>, or replace EV<sub>SS0</sub> and EV<sub>SS1</sub> with V<sub>SS</sub>.
  - 3. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 Functions for each product.



- Notes 1. Total current flowing into VDD, EVDDO, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDDO, and EVDD1, or Vss, EVSSO, and EVSS1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$   $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 16 \text{ MHz}$ LS (low-speed main) mode:  $1.8 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V} @ 1 \text{ MHz to } 8 \text{ MHz}$ 

LS (low-speed main) mode: 1.8 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V@1 MHz to 4 MHz

- **8.** Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is T<sub>A</sub> = 25°C

## (3) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \leq \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter                       | Symbol        | C                                                                                                                             | Conditions                       | HS (high<br>main) | •    | LS (low<br>main) | •    | LV (low-<br>main) | -voltage<br>Mode | Unit |
|---------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------|------|------------------|------|-------------------|------------------|------|
|                                 |               |                                                                                                                               |                                  | MIN.              | MAX. | MIN.             | MAX. | MIN.              | MAX.             |      |
| SCKp cycle time                 | tkcy1         | tксү1 ≥ 4/fс∟к                                                                                                                | $2.7~V \leq EV_{DD0} \leq 5.5$ V | 125               |      | 500              |      | 1000              |                  | ns   |
|                                 |               |                                                                                                                               | $2.4~V \leq EV_{DD0} \leq 5.5$ V | 250               |      | 500              |      | 1000              |                  | ns   |
|                                 |               |                                                                                                                               | $1.8~V \le EV_{DD0} \le 5.5$ V   | 500               |      | 500              |      | 1000              |                  | ns   |
|                                 |               |                                                                                                                               | $1.7~V \le EV_{DD0} \le 5.5$ V   | 1000              |      | 1000             |      | 1000              |                  | ns   |
|                                 |               |                                                                                                                               | $1.6~V \le EV_{DD0} \le 5.5$ V   | _                 |      | 1000             |      | 1000              |                  | ns   |
| SCKp high-/low-level width      | tkhi,<br>tkli | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$                                                                  |                                  | tксү1/2 –<br>12   |      | tксу1/2 —<br>50  |      | tксү1/2 –<br>50   |                  | ns   |
|                                 |               | $2.7~\text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5~\text{V}$                                                                  |                                  | tксү1/2 –<br>18   |      | tксу1/2 —<br>50  |      | tксү1/2 –<br>50   |                  | ns   |
|                                 |               | $2.4~V \leq EV_{DD0} \leq 5.5~V$                                                                                              |                                  | tксү1/2 –<br>38   |      | tксу1/2 —<br>50  |      | tксү1/2 —<br>50   |                  | ns   |
|                                 |               | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                  | tксү1/2 —<br>50   |      | tксү1/2 —<br>50  |      | tксү1/2 –<br>50   |                  | ns   |
|                                 |               |                                                                                                                               |                                  | tксу1/2 —<br>100  |      | tксу1/2 —<br>100 |      | tксу1/2 —<br>100  |                  | ns   |
|                                 |               | $1.6~V \leq EV_{DD0} \leq 5.5~V$                                                                                              |                                  | _                 |      | tксу1/2 —<br>100 |      | tксу1/2 —<br>100  |                  | ns   |
| SIp setup time                  | tsıĸı         | 4.0 V ≤ EV <sub>DI</sub>                                                                                                      | 00 ≤ 5.5 V                       | 44                |      | 110              |      | 110               |                  | ns   |
| (to SCKp↑)                      |               | 2.7 V ≤ EV <sub>DI</sub>                                                                                                      | 00 ≤ 5.5 V                       | 44                |      | 110              |      | 110               |                  | ns   |
|                                 |               | 2.4 V ≤ EV <sub>DI</sub>                                                                                                      | 00 ≤ 5.5 V                       | 75                |      | 110              |      | 110               |                  | ns   |
|                                 |               | 1.8 V ≤ EV <sub>DI</sub>                                                                                                      | oo ≤ 5.5 V                       | 110               |      | 110              |      | 110               |                  | ns   |
|                                 |               | 1.7 V ≤ EV <sub>DI</sub>                                                                                                      | oo ≤ 5.5 V                       | 220               |      | 220              |      | 220               |                  | ns   |
|                                 |               | 1.6 V ≤ EV <sub>DI</sub>                                                                                                      | oo ≤ 5.5 V                       | _                 |      | 220              |      | 220               |                  | ns   |
| SIp hold time                   | tksi1         | 1.7 V ≤ EV <sub>DI</sub>                                                                                                      | 00 ≤ 5.5 V                       | 19                |      | 19               |      | 19                |                  | ns   |
| (from SCKp↑) Note 2             |               | 1.6 V ≤ EV <sub>DI</sub>                                                                                                      | 00 ≤ 5.5 V                       | _                 |      | 19               |      | 19                |                  | ns   |
| Delay time from<br>SCKp↓ to SOp | tkso1         | $1.7 \text{ V} \le \text{EV}_{DI}$ $C = 30 \text{ pF}^{\text{Note}}$                                                          |                                  |                   | 25   |                  | 25   |                   | 25               | ns   |
| output Note 3                   |               | $1.6 \text{ V} \leq \text{EV}_{DI}$ $C = 30 \text{ pF}^{\text{Note}}$                                                         |                                  |                   | _    |                  | 25   |                   | 25               | ns   |

**Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

- 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 4. C is the load capacitance of the SCKp and SOp output lines.

Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

## (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) (1/2)

(Ta = -40 to +85°C, 2.7 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                                  | Symbol |                                                                                                                                                                 | Conditions                                                                                                                                                                                                                                 | HS (hig                      |      | LS (low<br>main)          | -speed | LV (low-<br>main)         | •    | Unit |
|--------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------|---------------------------|--------|---------------------------|------|------|
|                                            |        |                                                                                                                                                                 |                                                                                                                                                                                                                                            | MIN.                         | MAX. | MIN.                      | MAX.   | MIN.                      | MAX. |      |
| SCKp cycle time                            | tkcy1  | tkcy1 ≥ 2/fclk                                                                                                                                                  | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 20 \; pF, \; R_b = 1.4 \\ &k\Omega \end{aligned} $                                                                                 | 200                          |      | 1150                      |        | 1150                      |      | ns   |
|                                            |        |                                                                                                                                                                 | $\begin{split} & 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ & 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ & C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \\ & \text{k}\Omega \end{split}$ | 300                          |      | 1150                      |        | 1150                      |      | ns   |
| SCKp high-level width                      | tкнı   | $\begin{aligned} 4.0 & V \leq EV_{DD0} \leq 5.5 \text{ V}, \\ 2.7 & V \leq V_b \leq 4.0 \text{ V}, \\ C_b = 20 & pF, \ R_b = 1.4 \text{ k}\Omega \end{aligned}$ |                                                                                                                                                                                                                                            | tксү1/2 —<br>50              |      | tксу1/2 —<br>50           |        | tксү1/2 —<br>50           |      | ns   |
|                                            |        | $2.7 \text{ V} \leq \text{EV}_{DD}$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ pF, F}$                                                                    | 2.7 V,                                                                                                                                                                                                                                     | tксу1/2 —<br>120             |      | tксу1/2 —<br>120          |        | tксу1/2 —<br>120          |      | ns   |
| SCKp low-level width                       |        |                                                                                                                                                                 | 4.0 V,                                                                                                                                                                                                                                     | tксү1/2 —<br>7               |      | t <sub>KCY1</sub> /2 – 50 |        | t <sub>KCY1</sub> /2 – 50 |      | ns   |
|                                            |        | $2.7 \text{ V} \leq \text{EV}_{DD}$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2$ $C_{b} = 20 \text{ pF, F}$                                                         | 2.7 V,                                                                                                                                                                                                                                     | tксу <sub>1</sub> /2 –<br>10 |      | tксү1/2 —<br>50           |        | tксү1/2 —<br>50           |      | ns   |
| SIp setup time<br>(to SCKp↑) Note 1        | tsıĸı  | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 4$ $C_{b} = 20 \text{ pF, F}$                                                         | 4.0 V,                                                                                                                                                                                                                                     | 58                           |      | 479                       |        | 479                       |      | ns   |
|                                            |        | $2.7 \text{ V} \leq \text{EV}_{DD}$<br>$2.3 \text{ V} \leq \text{V}_{b} \leq 2$<br>$C_{b} = 20 \text{ pF, F}$                                                   | 2.7 V,                                                                                                                                                                                                                                     | 121                          |      | 479                       |        | 479                       |      | ns   |
| SIp hold time<br>(from SCKp↑) Note 1       | tksi1  | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 4$ $C_{b} = 20 \text{ pF, F}$                                                         | 4.0 V,                                                                                                                                                                                                                                     | 10                           |      | 10                        |        | 10                        |      | ns   |
|                                            |        | $2.7 \text{ V} \leq \text{EV}_{DD}$<br>$2.3 \text{ V} \leq \text{V}_{b} \leq 2$<br>$C_{b} = 20 \text{ pF}, \text{ F}$                                           | 2.7 V,                                                                                                                                                                                                                                     | 10                           |      | 10                        |        | 10                        |      | ns   |
| Delay time from SCKp↓ to SOp output Note 1 | tkso1  | $4.0 \text{ V} \leq \text{EV}_{DD}$ $2.7 \text{ V} \leq \text{V}_{b} \leq 4.0 \text{ C}$ $C_{b} = 20 \text{ pF, F}$                                             | o ≤ 5.5 V,<br>4.0 V,                                                                                                                                                                                                                       |                              | 60   |                           | 60     |                           | 60   | ns   |
|                                            |        | $2.7 \text{ V} \le \text{EV}_{DD}$ $2.3 \text{ V} \le \text{V}_{b} \le 2$ $C_{b} = 20 \text{ pF, F}$                                                            | o < 4.0 V,<br>2.7 V,                                                                                                                                                                                                                       |                              | 130  |                           | 130    |                           | 130  | ns   |

(Notes, Caution, and Remarks are listed on the next page.)

(7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) (2/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter                             | Symbol | Conditions                                                           |      | h-speed<br>Mode | ,    | v-speed<br>Mode | LV (low-voltage main) Mode |      | Unit |
|---------------------------------------|--------|----------------------------------------------------------------------|------|-----------------|------|-----------------|----------------------------|------|------|
|                                       |        |                                                                      | MIN. | MAX.            | MIN. | MAX.            | MIN.                       | MAX. |      |
| SIp setup time tsik1 to SCKp↓) Note 2 |        | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $2.7~V \leq V_b \leq 4.0~V,$       | 23   |                 | 110  |                 | 110                        |      | ns   |
|                                       |        | $C_b = 20 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                     |      |                 |      |                 |                            |      |      |
|                                       |        | $ 2.7 \ V \le EV_{DD0} < 4.0 \ V, $ $ 2.3 \ V \le V_b \le 2.7 \ V, $ | 33   |                 | 110  |                 | 110                        |      | ns   |
|                                       |        | $C_b = 20 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                     |      |                 |      |                 |                            |      |      |
| SIp hold time<br>(from SCKp↓) Note 2  | tksi1  | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $2.7~V \leq V_b \leq 4.0~V,$       | 10   |                 | 10   |                 | 10                         |      | ns   |
|                                       |        | $C_b = 20 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                     |      |                 |      |                 |                            |      |      |
|                                       |        | $2.7 \ V \leq EV_{DD0} < 4.0 \ V,$ $2.3 \ V \leq V_b \leq 2.7 \ V,$  | 10   |                 | 10   |                 | 10                         |      | ns   |
|                                       |        | $C_b = 20 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                     |      |                 |      |                 |                            |      |      |
| Delay time from SCKp↑ to              | tkso1  | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $2.7~V \leq V_b \leq 4.0~V,$       |      | 10              |      | 10              |                            | 10   | ns   |
| SOp output Note 2                     |        | $C_b = 20 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                     |      |                 |      |                 |                            |      |      |
|                                       |        | $2.7 \ V \leq EV_{DD0} < 4.0 \ V,$ $2.3 \ V \leq V_b \leq 2.7 \ V,$  |      | 10              |      | 10              |                            | 10   | ns   |
|                                       |        | $C_b = 20 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                     |      |                 |      |                 |                            |      |      |

**Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

- **Remarks 1.**  $R_b[\Omega]$ :Communication line (SCKp, SOp) pull-up resistance,  $C_b[F]$ : Communication line (SCKp, SOp) load capacitance,  $V_b[V]$ : Communication line voltage
  - 2. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0),g: PIM and POM number (g = 1)
  - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00))
  - 4. This value is valid only when CSI00's peripheral I/O redirect function is not used.

## 2.10 Timing of Entry to Flash Memory Programming Modes

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter                                                                                                                                                                   | Symbol  | Conditions                                                                | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------|------|------|------|------|
| Time to complete the communication for the initial setting after the external reset is released                                                                             | tsuіліт | POR and LVD reset must be released before the external reset is released. |      |      | 100  | ms   |
| Time to release the external reset after the TOOL0 pin is set to the low level                                                                                              | tsu     | POR and LVD reset must be released before the external reset is released. | 10   |      |      | μS   |
| Time to hold the TOOL0 pin at<br>the low level after the external<br>reset is released<br>(excluding the processing time of<br>the firmware to control the flash<br>memory) | tно     | POR and LVD reset must be released before the external reset is released. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.

**Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.

tsu: Time to release the external reset after the TOOL0 pin is set to the low level

thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)

# 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS $T_A = -40$ to +105°C)

This chapter describes the following electrical specifications.

Target products G: Industrial applications  $T_A = -40$  to +105°C R5F100xxGxx

- Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS.
  - 3. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 Functions for each product.
  - 4. Please contact Renesas Electronics sales office for derating of operation under  $T_A = +85^{\circ}C$  to  $+105^{\circ}C$ . Derating is the systematic reduction of load for the sake of improved reliability.

Remark When RL78/G13 is used in the range of  $T_A = -40$  to +85°C, see CHAPTER 2 ELECTRICAL SPECIFICATIONS ( $T_A = -40$  to +85°C).

There are following differences between the products "G: Industrial applications ( $T_A = -40$  to  $+105^{\circ}$ C)" and the products "A: Consumer applications, and D: Industrial applications".

| Parameter                                    | Aŗ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | oplication                                                                                                                                                                                                                   |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                              | A: Consumer applications,     D: Industrial applications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | G: Industrial applications                                                                                                                                                                                                   |
| Operating ambient temperature                | T <sub>A</sub> = -40 to +85°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | T <sub>A</sub> = -40 to +105°C                                                                                                                                                                                               |
| Operating mode Operating voltage range       | HS (high-speed main) mode: $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 16 \text{ MHz}$ $LS \text{ (low-speed main) mode:}$ $1.8 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 8 \text{ MHz}$ $LV \text{ (low-voltage main) mode:}$ $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V} \textcircled{0}1 \text{ MHz to } 4 \text{ MHz}$ | HS (high-speed main) mode only: $2.7~V \le V_{DD} \le 5.5~V @ 1~MHz~to~32~MHz$ $2.4~V \le V_{DD} \le 5.5~V @ 1~MHz~to~16~MHz$                                                                                                |
| High-speed on-chip oscillator clock accuracy | 1.8 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V<br>$\pm$ 1.0%@ T <sub>A</sub> = -20 to +85°C<br>$\pm$ 1.5%@ T <sub>A</sub> = -40 to -20°C<br>1.6 V $\leq$ V <sub>DD</sub> $<$ 1.8 V<br>$\pm$ 5.0%@ T <sub>A</sub> = -20 to +85°C<br>$\pm$ 5.5%@ T <sub>A</sub> = -40 to -20°C                                                                                                                                                                                                                                                                                | $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$<br>$\pm 2.0\%$ $\bigcirc$ T <sub>A</sub> = +85 to +105°C<br>$\pm 1.0\%$ $\bigcirc$ T <sub>A</sub> = -20 to +85°C<br>$\pm 1.5\%$ $\bigcirc$ T <sub>A</sub> = -40 to -20°C |
| Serial array unit                            | UART CSI: fclk/2 (supporting 16 Mbps), fclk/4 Simplified I <sup>2</sup> C communication                                                                                                                                                                                                                                                                                                                                                                                                                                                                | UART CSI: fclk/4 Simplified I <sup>2</sup> C communication                                                                                                                                                                   |
| IICA                                         | Normal mode Fast mode Fast mode plus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Normal mode<br>Fast mode                                                                                                                                                                                                     |
| Voltage detector                             | Rise detection voltage: 1.67 V to 4.06 V (14 levels) Fall detection voltage: 1.63 V to 3.98 V (14 levels)                                                                                                                                                                                                                                                                                                                                                                                                                                              | Rise detection voltage: 2.61 V to 4.06 V (8 levels) Fall detection voltage: 2.55 V to 3.98 V (8 levels)                                                                                                                      |

(Remark is listed on the next page.)



Absolute Maximum Ratings (TA = 25°C) (2/2)

| Parameter                     | Symbols          |                                  | Conditions                                                                                                                                                                     | Ratings         | Unit |
|-------------------------------|------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|
| Output current, high          | Іон1             | Per pin                          | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | <b>-40</b>      | mA   |
|                               |                  | Total of all pins<br>-170 mA     | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145                                                                         | <del>-</del> 70 | mA   |
|                               |                  |                                  | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147                                   | -100            | mA   |
|                               | Іон2             | Per pin P20 to P27, P150 to P156 |                                                                                                                                                                                | -0.5            | mA   |
|                               |                  | Total of all pins                |                                                                                                                                                                                | -2              | mA   |
| Output current, low           | lo <sub>L1</sub> | Per pin                          | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | 40              | mA   |
|                               |                  | Total of all pins<br>170 mA      | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145                                                                         | 70              | mA   |
|                               |                  |                                  | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147                                   | 100             | mA   |
|                               | lo <sub>L2</sub> | Per pin                          | P20 to P27, P150 to P156                                                                                                                                                       | 1               | mA   |
|                               |                  | Total of all pins                |                                                                                                                                                                                | 5               | mA   |
| Operating ambient temperature | Та               | In normal operati                | on mode programming mode                                                                                                                                                       | -40 to +105     | °C   |
|                               | <u> </u>         |                                  |                                                                                                                                                                                |                 |      |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (2/5)$ 

| Items                                    | Symbol           | Conditions                                                                                                                                                                                 |                                                            | MIN. | TYP. | MAX.        | Unit |
|------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|------|-------------|------|
| Output current,<br>low <sup>Note 1</sup> | loL1             | Per pin for P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 |                                                            |      |      | 8.5 Note 2  | mA   |
|                                          |                  | Per pin for P60 to P63                                                                                                                                                                     |                                                            |      |      | 15.0 Note 2 | mA   |
|                                          |                  | Total of P00 to P04, P07, P32 to                                                                                                                                                           | $4.0~V \leq EV_{DD0} \leq 5.5~V$                           |      |      | 40.0        | mA   |
|                                          |                  | P40 to P47, P102 to P106, P120,                                                                                                                                                            | $2.7~V \leq EV_{DD0} < 4.0~V$                              |      |      | 15.0        | mA   |
|                                          |                  |                                                                                                                                                                                            | $2.4~\text{V} \leq \text{EV}_{\text{DD0}} < 2.7~\text{V}$  |      |      | 9.0         | mA   |
|                                          |                  | P31, P50 to P57, P60 to P67,                                                                                                                                                               | $4.0~V \leq EV_{DD0} \leq 5.5~V$                           |      |      | 40.0        | mA   |
|                                          |                  |                                                                                                                                                                                            | $2.7~V \leq EV_{DD0} < 4.0~V$                              |      |      | 35.0        | mA   |
|                                          |                  | P70 to P77, P80 to P87, P90 to P97, P100, P101, P110 to P117, P146, P147 $ (\text{When duty} \leq 70\%^{\text{Note 3}}) $                                                                  | $2,4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ |      |      | 20.0        | mA   |
|                                          |                  | Total of all pins (When duty ≤ 70% Note 3)                                                                                                                                                 |                                                            |      |      | 80.0        | mA   |
|                                          | lo <sub>L2</sub> | Per pin for P20 to P27, P150 to P156                                                                                                                                                       |                                                            |      | _    | 0.4 Note 2  | mA   |
|                                          |                  | Total of all pins (When duty ≤ 70% Note 3)                                                                                                                                                 | $2.4~V \leq V_{DD} \leq 5.5~V$                             |      |      | 5.0         | mA   |

- **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1 and Vss pin.
  - 2. Do not exceed the total current value.
  - **3.** Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(lol \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and IoL = 10.0 mA

Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7 \text{ mA}$ 

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (3/5)$ 

| Items                  | Symbol           | Conditions                                                                                                                                                               |                                                    | MIN.                 | TYP.            | MAX.                 | Unit |
|------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------|-----------------|----------------------|------|
| Input voltage,<br>high | V <sub>IH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer                                | 0.8EV <sub>DD0</sub> |                 | EV <sub>DD0</sub>    | V    |
|                        | V <sub>IH2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                            | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 2.2                  |                 | EV <sub>DD0</sub>    | ٧    |
|                        |                  | P80, P81, P142, P143                                                                                                                                                     | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V             | 2.0                  |                 | EV <sub>DD0</sub>    | V    |
|                        |                  |                                                                                                                                                                          | TTL input buffer 2.4 V ≤ EVDD0 < 3.3 V             | 1.5                  |                 | EV <sub>DD0</sub>    | V    |
|                        | V <sub>IH3</sub> | P20 to P27, P150 to P156                                                                                                                                                 |                                                    | 0.7V <sub>DD</sub>   |                 | V <sub>DD</sub>      | V    |
|                        | V <sub>IH4</sub> | P60 to P63                                                                                                                                                               | 0.7EV <sub>DD0</sub>                               |                      | 6.0             | V                    |      |
|                        | V <sub>IH5</sub> | P121 to P124, P137, EXCLK, EXCL                                                                                                                                          | 0.8V <sub>DD</sub>                                 |                      | V <sub>DD</sub> | V                    |      |
| Input voltage,<br>low  | V <sub>IL1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147 | Normal input buffer                                | 0                    |                 | 0.2EV <sub>DD0</sub> | V    |
|                        | V <sub>IL2</sub> | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                            | TTL input buffer 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0                    |                 | 0.8                  | ٧    |
|                        |                  | P80, P81, P142, P143                                                                                                                                                     | TTL input buffer 3.3 V ≤ EV <sub>DD0</sub> < 4.0 V | 0                    |                 | 0.5                  | V    |
|                        |                  |                                                                                                                                                                          | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 0                    |                 | 0.32                 | V    |
|                        | V <sub>IL3</sub> | P20 to P27, P150 to P156                                                                                                                                                 |                                                    | 0                    |                 | 0.3V <sub>DD</sub>   | V    |
|                        | VIL4             | P60 to P63                                                                                                                                                               |                                                    | 0                    |                 | 0.3EV <sub>DD0</sub> | V    |
|                        | V <sub>IL5</sub> | P121 to P124, P137, EXCLK, EXCL                                                                                                                                          | (S, RESET                                          | 0                    |                 | 0.2V <sub>DD</sub>   | V    |

Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 is EV<sub>DD0</sub>, even in the N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

## (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (Ta = -40 to $+105^{\circ}$ C, 2.4 V $\leq$ EV<sub>DD0</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>SS0</sub> = 0 V) (2/2)

| Parameter | Symbol                 |                        |                            | Conditions                          |                         | MIN. | TYP. | MAX.  | Unit |
|-----------|------------------------|------------------------|----------------------------|-------------------------------------|-------------------------|------|------|-------|------|
| Supply    | I <sub>DD2</sub>       | HALT                   | HS (high-                  | fih = 32 MHz Note 4                 | V <sub>DD</sub> = 5.0 V |      | 0.54 | 2.90  | mA   |
| current   | Note 2                 | mode                   | speed main)<br>mode Note 7 |                                     | V <sub>DD</sub> = 3.0 V |      | 0.54 | 2.90  | mA   |
|           |                        |                        |                            | fih = 24 MHz Note 4                 | V <sub>DD</sub> = 5.0 V |      | 0.44 | 2.30  | mA   |
|           |                        |                        |                            |                                     | V <sub>DD</sub> = 3.0 V |      | 0.44 | 2.30  | mA   |
|           |                        |                        |                            | fih = 16 MHz Note 4                 | V <sub>DD</sub> = 5.0 V |      | 0.40 | 1.70  | mA   |
|           |                        |                        |                            |                                     | V <sub>DD</sub> = 3.0 V |      | 0.40 | 1.70  | mA   |
|           |                        |                        | HS (high-                  | $f_{MX} = 20 \text{ MHz}^{Note 3},$ | Square wave input       |      | 0.28 | 1.90  | mA   |
|           |                        |                        | speed main)<br>mode Note 7 | V <sub>DD</sub> = 5.0 V             | Resonator connection    |      | 0.45 | 2.00  | mA   |
|           |                        |                        |                            | fmx = 20 MHz <sup>Note 3</sup> ,    | Square wave input       |      | 0.28 | 1.90  | mA   |
|           |                        |                        |                            | V <sub>DD</sub> = 3.0 V             | Resonator connection    |      | 0.45 | 2.00  | mA   |
|           |                        |                        |                            | $f_{MX} = 10 \text{ MHz}^{Note 3},$ | Square wave input       |      | 0.19 | 1.02  | mA   |
|           |                        |                        |                            | V <sub>DD</sub> = 5.0 V             | Resonator connection    |      | 0.26 | 1.10  | mA   |
|           |                        |                        |                            | $f_{MX} = 10 \text{ MHz}^{Note 3},$ | Square wave input       |      | 0.19 | 1.02  | mA   |
|           |                        |                        |                            | V <sub>DD</sub> = 3.0 V             | Resonator connection    |      | 0.26 | 1.10  | mA   |
|           |                        |                        | Subsystem                  | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input       |      | 0.25 | 0.57  | μΑ   |
|           |                        |                        | clock<br>operation         | T <sub>A</sub> = -40°C              | Resonator connection    |      | 0.44 | 0.76  | μΑ   |
|           |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input       |      | 0.30 | 0.57  | μΑ   |
|           |                        |                        |                            | T <sub>A</sub> = +25°C              | Resonator connection    |      | 0.49 | 0.76  | μΑ   |
|           |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input       |      | 0.37 | 1.17  | μΑ   |
|           |                        |                        |                            | T <sub>A</sub> = +50°C              | Resonator connection    |      | 0.56 | 1.36  | μΑ   |
|           |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input       |      | 0.53 | 1.97  | μΑ   |
|           |                        |                        |                            | T <sub>A</sub> = +70°C              | Resonator connection    |      | 0.72 | 2.16  | μΑ   |
|           |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input       |      | 0.82 | 3.37  | μΑ   |
|           |                        |                        |                            | T <sub>A</sub> = +85°C              | Resonator connection    |      | 1.01 | 3.56  | μΑ   |
|           |                        |                        |                            | fsub = 32.768 kHz <sup>Note 5</sup> | Square wave input       |      | 3.01 | 15.37 | μΑ   |
|           |                        |                        |                            | T <sub>A</sub> = +105°C             | Resonator connection    |      | 3.20 | 15.56 | μΑ   |
|           | IDD3 <sup>Note 6</sup> | STOP                   | T <sub>A</sub> = -40°C     |                                     |                         |      | 0.18 | 0.50  | μΑ   |
|           |                        | mode <sup>Note 8</sup> | T <sub>A</sub> = +25°C     |                                     |                         |      | 0.23 | 0.50  | μΑ   |
|           |                        |                        | T <sub>A</sub> = +50°C     |                                     |                         |      | 0.30 | 1.10  | μΑ   |
|           |                        |                        | T <sub>A</sub> = +70°C     |                                     |                         |      | 0.46 | 1.90  | μΑ   |
|           |                        |                        | T <sub>A</sub> = +85°C     |                                     |                         |      | 0.75 | 3.30  | μΑ   |
|           |                        |                        | T <sub>A</sub> = +105°C    |                                     |                         |      | 2.94 | 15.30 | μΑ   |

(Notes and Remarks are listed on the next page.)

#### (3) Peripheral Functions (Common to all products)

## $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$

| Parameter                                                | Symbol               |                    | Conditions                                                                          | MIN. | TYP. | MAX.  | Unit |
|----------------------------------------------------------|----------------------|--------------------|-------------------------------------------------------------------------------------|------|------|-------|------|
| Low-speed on-<br>chip oscillator<br>operating<br>current | FIL<br>Note 1        |                    |                                                                                     |      | 0.20 |       | μΑ   |
| RTC operating current                                    | RTC<br>Notes 1, 2, 3 |                    |                                                                                     |      | 0.02 |       | μΑ   |
| 12-bit interval timer operating current                  | IIT<br>Notes 1, 2, 4 |                    |                                                                                     |      | 0.02 |       | μА   |
| Watchdog timer operating current                         | WDT<br>Notes 1, 2, 5 | fıL = 15 kHz       |                                                                                     |      | 0.22 |       | μΑ   |
| A/D converter                                            | ADC<br>Notes 1, 6    | When conversion    | Normal mode, AVREFP = VDD = 5.0 V                                                   |      | 1.3  | 1.7   | mA   |
| operating current                                        | 110100 1,0           | at maximum speed   | Low voltage mode, AVREFP = VDD = 3.0 V                                              |      | 0.5  | 0.7   | mA   |
| A/D converter reference voltage current                  | ADREF<br>Note 1      |                    |                                                                                     |      | 75.0 |       | μΑ   |
| Temperature sensor operating current                     | ITMPS<br>Note 1      |                    |                                                                                     |      | 75.0 |       | μΑ   |
| LVD operating current                                    | LVD<br>Notes 1, 7    |                    |                                                                                     |      | 0.08 |       | μА   |
| Self programming operating current                       | FSP<br>Notes 1, 9    |                    |                                                                                     |      | 2.50 | 12.20 | mA   |
| BGO operating current                                    | BGO<br>Notes 1, 8    |                    |                                                                                     |      | 2.50 | 12.20 | mA   |
| SNOOZE                                                   | Isnoz                | ADC operation      | The mode is performed Note 10                                                       |      | 0.50 | 1.10  | mA   |
| operating<br>current                                     | Note 1               |                    | The A/D conversion operations are performed, Loe voltage mode, AVREFP = VDD = 3.0 V |      | 1.20 | 2.04  | mA   |
|                                                          |                      | CSI/UART operation | on                                                                                  |      | 0.70 | 1.54  | mA   |

#### Notes 1. Current flowing to the VDD.

- 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed onchip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.
- 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.
- **5.** Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer operates.



## Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential)



## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



Remarks 1.  $R_b[\Omega]$ :Communication line (SDAr) pull-up resistance,  $C_b[F]$ : Communication line (SDAr, SCLr) load capacitance

- **2.** r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 4, 5, 8, 14), h: POM number (g = 0, 1, 4, 5, 7 to 9, 14)
- 3. fmck: Serial array unit operation clock frequency
  (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13)

#### UART mode bit width (during communication at different potential) (reference)





- $\begin{tabular}{ll} \textbf{Remarks 1.} & R_b[\Omega]: Communication line (TxDq) pull-up resistance, \\ & C_b[F]: Communication line (TxDq) load capacitance, V_b[V]: Communication line voltage \\ \end{tabular}$ 
  - **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)
  - 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))
  - **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1.

## (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter                                     | Symbol | Conditions                                                                                                             | HS (high-spe | Unit |    |
|-----------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------|--------------|------|----|
|                                               |        |                                                                                                                        | MIN.         | MAX. |    |
| SIp setup time                                | tsıĸı  | $4.0 \ V \leq EV_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V,$                                                  | 88           |      | ns |
| (to SCKp↓) <sup>Note</sup>                    |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                       |              |      |    |
|                                               |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \ 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ | 88           |      | ns |
|                                               |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                       |              |      |    |
|                                               |        | $2.4 \ V \le EV_{DD0} < 3.3 \ V, \ 1.6 \ V \le V_b \le 2.0 \ V,$                                                       | 220          |      | ns |
|                                               |        | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                                       |              |      |    |
| Slp hold time<br>(from SCKp↓) <sup>Note</sup> | tksi1  | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V,~2.7~V \leq V_{\text{b}} \leq 4.0~V,$                                           | 38           |      | ns |
|                                               |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                       |              |      |    |
|                                               |        | $2.7 \; V \leq EV_{\text{DD0}} < 4.0 \; V, \; 2.3 \; V \leq V_{\text{b}} \leq 2.7 \; V,$                               | 38           |      | ns |
|                                               |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                       |              |      |    |
|                                               |        | $2.4~V \leq EV_{DD0} < 3.3~V,~1.6~V \leq V_b \leq 2.0~V,$                                                              | 38           |      | ns |
|                                               |        | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                                       |              |      |    |
| Delay time from SCKp↑ to SOp output Note      | tkso1  | $4.0~V \leq EV_{\text{DD0}} \leq 5.5~V,~2.7~V \leq V_{\text{b}} \leq 4.0~V,$                                           |              | 50   | ns |
|                                               |        | $C_b = 30 \text{ pF}, R_b = 1.4 \text{ k}\Omega$                                                                       |              |      |    |
|                                               |        | $2.7 \; V \leq EV_{\text{DD0}} < 4.0 \; V, \; 2.3 \; V \leq V_{\text{b}} \leq 2.7 \; V,$                               |              | 50   | ns |
|                                               |        | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$                                                                       |              |      |    |
|                                               |        | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$ |              | 50   | ns |
|                                               |        | $C_b=30~pF,~R_b=5.5~k\Omega$                                                                                           |              |      |    |

**Note** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

## 3.6.5 Power supply voltage rising slope characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until  $V_{DD}$  reaches the operating voltage range shown in 3.4 AC Characteristics.

#### 3.7 RAM Data Retention Characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                     | Symbol            | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|-------------------|------------|----------------------|------|------|------|
| Data retention supply voltage | V <sub>DDDR</sub> |            | 1.44 <sup>Note</sup> |      | 5.5  | ٧    |

**Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



## 4.14 128-pin Products

R5F100SHAFB, R5F100SJAFB, R5F100SKAFB, R5F100SLAFB R5F101SHAFB, R5F101SJAFB, R5F101SKAFB, R5F101SLAFB R5F100SHDFB, R5F100SJDFB, R5F100SKDFB, R5F100SLDFB R5F101SHDFB, R5F101SJDFB, R5F101SKDFB, R5F101SLDFB

| JEITA Package Code    | RENESAS Code | Previous Code   | MASS (TYP.) [g] |
|-----------------------|--------------|-----------------|-----------------|
| P-LFQFP128-14x20-0.50 | PLQP0128KD-A | P128GF-50-GBP-1 | 0.92            |



 $\bigcirc$  2012 Renesas Electronics Corporation. All rights reserved.