

XFI

Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 110                                                                             |
| Program Memory Size        | 192KB (192K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 16K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 26x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 128-LQFP                                                                        |
| Supplier Device Package    | 128-LFQFP (14x20)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100shafb-v0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.5.10 52-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.



### [80-pin, 100-pin, 128-pin products]

# Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

|                      |                                              |                                                                                                                                                                                                                                                                                                                                                                 |                                   | -                             |                                               |                               | (1/2)                             |  |  |  |
|----------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------|-----------------------------------------------|-------------------------------|-----------------------------------|--|--|--|
|                      | Item                                         | 80-                                                                                                                                                                                                                                                                                                                                                             | pin                               | 100                           | -pin                                          | 128                           | 3-pin                             |  |  |  |
|                      |                                              | R5F100Mx                                                                                                                                                                                                                                                                                                                                                        | R5F101Mx                          | R5F100Px                      | R5F101Px                                      | R5F100Sx                      | R5F101Sx                          |  |  |  |
| Code flash me        | emory (KB)                                   | 96 te                                                                                                                                                                                                                                                                                                                                                           | o 512                             | 96 te                         | o 512                                         | 192 to 512                    |                                   |  |  |  |
| Data flash me        | emory (KB)                                   | 8                                                                                                                                                                                                                                                                                                                                                               | —                                 | 8                             | -                                             | 8                             | -                                 |  |  |  |
| RAM (KB)             |                                              | 8 to 3                                                                                                                                                                                                                                                                                                                                                          | 2 Note 1                          | 8 to 3                        | 2 Note 1                                      | 16 to 3                       | 32 Note 1                         |  |  |  |
| Address spac         | e                                            | 1 MB                                                                                                                                                                                                                                                                                                                                                            | MB                                |                               |                                               |                               |                                   |  |  |  |
| Main system<br>clock | High-speed system<br>clock                   | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK)<br>HS (High-speed main) mode: 1 to 20 MHz ( $V_{DD} = 2.7$ to 5.5 V),<br>HS (High-speed main) mode: 1 to 16 MHz ( $V_{DD} = 2.4$ to 5.5 V),<br>LS (Low-speed main) mode: 1 to 8 MHz ( $V_{DD} = 1.8$ to 5.5 V),<br>LV (Low-voltage main) mode: 1 to 4 MHz ( $V_{DD} = 1.6$ to 5.5 V) |                                   |                               |                                               |                               |                                   |  |  |  |
|                      | High-speed on-chip<br>oscillator             | HS (High-speed<br>HS (High-speed<br>LS (Low-speed<br>LV (Low-voltage                                                                                                                                                                                                                                                                                            |                                   |                               |                                               |                               |                                   |  |  |  |
| Subsystem cl         | ock                                          | XT1 (crystal) os<br>32.768 kHz                                                                                                                                                                                                                                                                                                                                  | cillation, externa                | l subsystem cloc              | k input (EXCLKS                               | i)                            |                                   |  |  |  |
| Low-speed or         | n-chip oscillator                            | 15 kHz (TYP.)                                                                                                                                                                                                                                                                                                                                                   |                                   |                               |                                               |                               |                                   |  |  |  |
| General-purp         | ose register                                 | (8-bit register $\times$ 8) $\times$ 4 banks                                                                                                                                                                                                                                                                                                                    |                                   |                               |                                               |                               |                                   |  |  |  |
| Minimum inst         | ruction execution time                       | 0.03125 $\mu$ s (High-speed on-chip oscillator: fi $H$ = 32 MHz operation)                                                                                                                                                                                                                                                                                      |                                   |                               |                                               |                               |                                   |  |  |  |
|                      |                                              | 0.05 $\mu$ s (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                                                                                                                                      |                                   |                               |                                               |                               |                                   |  |  |  |
|                      |                                              | 30.5 µs (Subsystem clock: fsue = 32.768 kHz operation)                                                                                                                                                                                                                                                                                                          |                                   |                               |                                               |                               |                                   |  |  |  |
| Instruction set      | t                                            | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul>                                                                                                         |                                   |                               |                                               |                               |                                   |  |  |  |
| I/O port             | Total                                        | 7                                                                                                                                                                                                                                                                                                                                                               | 74                                | ç                             | 92                                            | 1                             | 20                                |  |  |  |
|                      | CMOS I/O                                     | (N-ch O.D. I/O<br>voltag                                                                                                                                                                                                                                                                                                                                        | 64<br>[EV₀₀ withstand<br>ge]: 21) | ہ<br>N-ch O.D. I/O)<br>voltag | 32<br>[EV <sub>DD</sub> withstand<br>je]: 24) | 1<br>(N-ch O.D. I/O<br>voltag | 10<br>[EV₂₂ withstand<br>ge]: 25) |  |  |  |
|                      | CMOS input                                   |                                                                                                                                                                                                                                                                                                                                                                 | 5                                 |                               | 5                                             |                               | 5                                 |  |  |  |
|                      | CMOS output                                  |                                                                                                                                                                                                                                                                                                                                                                 | 1                                 |                               | 1                                             |                               | 1                                 |  |  |  |
|                      | N-ch O.D. I/O<br>(withstand voltage: 6<br>V) |                                                                                                                                                                                                                                                                                                                                                                 | 4                                 |                               | 4                                             |                               | 4                                 |  |  |  |
| Timer                | 16-bit timer                                 | 12 cha                                                                                                                                                                                                                                                                                                                                                          | annels                            | 12 cha                        | annels                                        | 16 ch                         | annels                            |  |  |  |
|                      | Watchdog timer                               | 1 cha                                                                                                                                                                                                                                                                                                                                                           | annel                             | 1 cha                         | annel                                         | 1 cha                         | annel                             |  |  |  |
|                      | Real-time clock (RTC)                        | 1 cha                                                                                                                                                                                                                                                                                                                                                           | annel                             | 1 cha                         | annel                                         | 1 cha                         | annel                             |  |  |  |
|                      | 12-bit interval timer (IT)                   | 1 cha                                                                                                                                                                                                                                                                                                                                                           | annel                             | 1 cha                         | annel                                         | 1 cha                         | annel                             |  |  |  |
|                      | Timer output                                 | 12 channels<br>(PWM outputs:                                                                                                                                                                                                                                                                                                                                    | 10 Note 2)                        | 12 channels<br>(PWM outputs:  | 10 Note 2)                                    | 16 channels<br>(PWM outputs:  | 14 <sup>Note 2</sup> )            |  |  |  |
|                      | RTC output                                   | 1 channel<br>• 1 Hz (subsys                                                                                                                                                                                                                                                                                                                                     | tem clock: fsuв =                 | 32.768 kHz)                   |                                               |                               |                                   |  |  |  |

**Notes 1.** The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xJ, R5F101xJ (x = M, P): Start address FAF00H

R5F100xL, R5F101xL (x = M, P, S): Start address F7F00H

For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library** for RL78 Family (R20UT2944).



| Items                  | Symbol          | Conditions                                                                                                                                                                           |                                                                                 | MIN.                 | TYP. | MAX.               | Unit |
|------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------|------|--------------------|------|
| Input voltage,<br>high | Vihi            | P00 to P07, P10 to P17, P30 to P37,<br>P40 to P47, P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87, P90 to P97,<br>P100 to P106, P110 to P117, P120,<br>P125 to P127, P140 to P147 | Normal input buffer                                                             | 0.8EV <sub>DD0</sub> |      | EVDDO              | V    |
|                        | VIH2            | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                                        | TTL input buffer $4.0 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$        | 2.2                  |      | EVDD0              | V    |
|                        |                 | P80, P81, P142, P143                                                                                                                                                                 | TTL input buffer $3.3 \ V \leq EV_{\text{DD0}} < 4.0 \ V$                       | 2.0                  |      | EVDD0              | V    |
|                        |                 |                                                                                                                                                                                      | TTL input buffer 1.6 V $\leq$ EVDD0 < 3.3 V                                     | 1.5                  |      | EVDD0              | V    |
|                        | VIH3            | P20 to P27, P150 to P156                                                                                                                                                             | 0.7V <sub>DD</sub>                                                              |                      | VDD  | V                  |      |
|                        | VIH4 P60 to P63 |                                                                                                                                                                                      |                                                                                 |                      |      | 6.0                | v    |
|                        | VIH5            | P121 to P124, P137, EXCLK, EXCLK                                                                                                                                                     | (S, RESET                                                                       | 0.8VDD               |      | VDD                | v    |
| Input voltage,<br>Iow  | VIL1            | P00 to P07, P10 to P17, P30 to P37,<br>P40 to P47, P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87, P90 to P97,<br>P100 to P106, P110 to P117, P120,<br>P125 to P127, P140 to P147 | Normal input buffer                                                             | 0                    |      | 0.2EVDD0           | V    |
|                        | VIL2            | P01, P03, P04, P10, P11,<br>P13 to P17, P43, P44, P53 to P55,                                                                                                                        | TTL input buffer $4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 0                    |      | 0.8                | V    |
|                        |                 | P80, P81, P142, P143                                                                                                                                                                 | TTL input buffer $3.3 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$    | 0                    |      | 0.5                | V    |
|                        |                 |                                                                                                                                                                                      | TTL input buffer $1.6 \text{ V} \leq EV_{\text{DD0}} < 3.3 \text{ V}$           | 0                    |      | 0.32               | V    |
|                        | VIL3            | P20 to P27, P150 to P156                                                                                                                                                             |                                                                                 | 0                    |      | 0.3VDD             | V    |
|                        | VIL4            | P60 to P63                                                                                                                                                                           |                                                                                 | 0                    |      | 0.3EVDD0           | V    |
|                        | VIL5            | P121 to P124, P137, EXCLK, EXCLK                                                                                                                                                     | (S, RESET                                                                       | 0                    |      | 0.2V <sub>DD</sub> | V    |

- Caution The maximum value of V<sub>IH</sub> of pins P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 is EV<sub>DD0</sub>, even in the N-ch open-drain mode.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



| Items                   | Symbol           | Conditions                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | MIN.                       | TYP. | MAX. | Unit |
|-------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------|------|------|
| Output voltage,<br>high | V <sub>OH1</sub> | P00 to P07, P10 to P17, P30 to<br>P37, P40 to P47, P50 to P57, P64                                                                                                                            | 4.0 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>Іон1 = -10.0 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | EV <sub>DD0</sub> -<br>1.5 |      |      | V    |
|                         |                  | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to<br>P117, P120, P125 to P127, P130,<br>P140 to P147                                                                       | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V,<br>Іон1 = −3.0 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | EV <sub>DD0</sub> - 0.7    |      |      | V    |
|                         |                  |                                                                                                                                                                                               | 2.7 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>Іон1 = -2.0 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | EV <sub>DD0</sub> - 0.6    |      |      | V    |
|                         |                  |                                                                                                                                                                                               | 1.8 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>Іон1 = -1.5 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | EV <sub>DD0</sub> - 0.5    |      |      | V    |
|                         |                  |                                                                                                                                                                                               | $eq:logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_lo$ | EV <sub>DD0</sub> - 0.5    |      |      | V    |
|                         | Vон2             | P20 to P27, P150 to P156                                                                                                                                                                      | $1.6 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$<br>Ioh2 = -100 $\mu$ A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Vdd - 0.5                  |      |      | V    |
| Output voltage,<br>low  | Vol1             | P00 to P07, P10 to P17, P30 to<br>P37, P40 to P47, P50 to P57, P64<br>to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to<br>P117, P120, P125 to P127, P130,<br>P140 to P147 | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 20 \ mA \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                            |      | 1.3  | V    |
|                         |                  |                                                                                                                                                                                               | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 8.5 \ mA \end{array} \end{array} \label{eq:DL1}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            |      | 0.7  | V    |
|                         |                  |                                                                                                                                                                                               | $eq:local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_$ |                            |      | 0.6  | V    |
|                         |                  |                                                                                                                                                                                               | $\begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 1.5 \ mA \end{array} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                            |      | 0.4  | V    |
|                         |                  |                                                                                                                                                                                               | $eq:local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_$ |                            |      | 0.4  | V    |
|                         |                  |                                                                                                                                                                                               | $eq:local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_$ |                            |      | 0.4  | V    |
|                         | Vol2             | P20 to P27, P150 to P156                                                                                                                                                                      | $1.6 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V},$ $\text{Iol2} = 400 \ \mu \text{ A}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            |      | 0.4  | V    |
|                         | Vol3             | P60 to P63                                                                                                                                                                                    | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ I_{\text{OL3}} = 15.0 \ mA \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                            |      | 2.0  | V    |
|                         |                  |                                                                                                                                                                                               | $\begin{array}{l} 4.0 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OL3}} = 5.0 \ mA \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                            |      | 0.4  | V    |
|                         |                  |                                                                                                                                                                                               | $\label{eq:loss} \begin{array}{l} 2.7 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OL3}} = 3.0 \ mA \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                            |      | 0.4  | V    |
|                         |                  |                                                                                                                                                                                               | $\label{eq:loss} \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OL3}} = 2.0 \ mA \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                            |      | 0.4  | V    |
|                         |                  |                                                                                                                                                                                               | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $I_{\text{OL3}} = 1.0 \text{ mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                            |      | 0.4  | V    |

Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- **Notes 1.** Total current flowing into Vbb, EVbbb, and EVbb1, including the input leakage current flowing when the level of the input pin is fixed to Vbb, EVbb0, and EVbb1, or Vss, EVsso, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.
    - HS (high-speed main) mode: 2.7 V  $\leq$  V\_{DD}  $\leq$  5.5 V@1 MHz to 32 MHz
      - 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V@1 MHz to 16 MHz
    - LS (low-speed main) mode:  $~~1.8~V \leq V_{\text{DD}} \leq 5.5~V @\,1~\text{MHz}$  to 8 MHz
    - LV (low-voltage main) mode: 1.6 V  $\leq$  V\_DD  $\leq$  5.5 V@1 MHz to 4 MHz
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - **3.** fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



### 2.5 Peripheral Functions Characteristics

### AC Timing Test Points



### 2.5.1 Serial array unit

### (1) During communication at same potential (UART mode) (T<sub>A</sub> = -40 to +85°C, 1.6 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>ss0</sub> = EV<sub>ss1</sub> = 0 V)

| Parameter            | Symbol |                                                                                                     | Conditions                                                                                                                                          | HS (hig<br>main) | h-speed<br>Mode  | LS (low<br>main) | /-speed<br>Mode  | LV (low<br>main) | -voltage<br>Mode | Unit |
|----------------------|--------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------|
|                      |        |                                                                                                     |                                                                                                                                                     | MIN.             | MAX.             | MIN.             | MAX.             | MIN.             | MAX.             |      |
| Transfer rate Note 1 |        | 2.4 V≤ EV                                                                                           | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$                                                                                        |                  | fмск/6<br>Note 2 |                  | <b>f</b> мск/6   |                  | fмск/6           | bps  |
|                      |        | Theoretical value or<br>maximum transfer r<br>f <sub>MCK</sub> = f <sub>CLK</sub> <sup>Note 3</sup> |                                                                                                                                                     |                  | 5.3              |                  | 1.3              |                  | 0.6              | Mbps |
|                      |        | 1.8 V ≤ EV                                                                                          | 1.8 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V<br>Theoretical value of the maximum transfer rate f <sub>MCK</sub> = f <sub>CLK</sub> <sup>Note 3</sup> |                  | fмск/6<br>Note 2 |                  | fмск∕6           |                  | fмск/6           | bps  |
|                      |        |                                                                                                     |                                                                                                                                                     |                  | 5.3              |                  | 1.3              |                  | 0.6              | Mbps |
|                      |        | 1.7 V ≤ EV                                                                                          | $^{\prime}$ ddo $\leq 5.5~V$                                                                                                                        |                  | fмск/6<br>Note 2 |                  | fмск/6<br>Note 2 |                  | fмск/6           | bps  |
|                      |        | Theoretical value of the maximum transfer rate                                                      |                                                                                                                                                     |                  | 5.3              |                  | 1.3              |                  | 0.6              | Mbps |
|                      |        | 1.6 V ≤ EV                                                                                          | $6 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$                                                                                        |                  | _                |                  | fмск/6<br>Note 2 |                  | fмск/6           | bps  |
|                      |        |                                                                                                     | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 3}$                                                                         | _                | _                |                  | 1.3              |                  | 0.6              | Mbps |

Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.

2. The following conditions are required for low voltage interface when  $E_{VDD0} < V_{DD}$ .

 $2.4~V \leq EV_{\text{DD0}}$  < 2.7 V : MAX. 2.6 Mbps

- $1.8~\text{V} \leq \text{EV}_\text{DD0} < 2.4~\text{V}$  : MAX. 1.3 Mbps
- $1.6~V \leq EV_{\text{DD0}} < 1.8~V$  : MAX. 0.6 Mbps
- 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fcLK) are:

 $\begin{array}{lll} \text{HS (high-speed main) mode:} & 32 \ \text{MHz} \ (2.7 \ \text{V} \leq \text{V}_{\text{DD}} \leq 5.5 \ \text{V}) \\ & 16 \ \text{MHz} \ (2.4 \ \text{V} \leq \text{V}_{\text{DD}} \leq 5.5 \ \text{V}) \\ \text{LS (low-speed main) mode:} & 8 \ \text{MHz} \ (1.8 \ \text{V} \leq \text{V}_{\text{DD}} \leq 5.5 \ \text{V}) \\ \text{LV (low-voltage main) mode:} & 4 \ \text{MHz} \ (1.6 \ \text{V} \leq \text{V}_{\text{DD}} \leq 5.5 \ \text{V}) \\ \end{array}$ 

Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).



# Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential)



## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance
  - r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 4, 5, 8, 14),
    h: POM number (g = 0, 1, 4, 5, 7 to 9, 14)
  - 3. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1),

n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13)



| Parameter                   | Symbol |                                                                                      | Conditions                                                                                                               |                                                                                      |      |                        | LS (low<br>main) | /-speed<br>Mode      | LV (<br>voltage<br>Mo | low-<br>e main)<br>ode | Unit |
|-----------------------------|--------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|------------------------|------------------|----------------------|-----------------------|------------------------|------|
|                             |        |                                                                                      |                                                                                                                          |                                                                                      | MIN. | MAX.                   | MIN.             | MAX.                 | MIN.                  | MAX.                   |      |
| Transfer<br>rate            |        | Recep-<br>tion                                                                       | $4.0 V \le EV_{DD0} \le 5.5 V$ ,<br>$2.7 V \le V_b \le 4.0 V$                                                            |                                                                                      |      | fмск/6<br>Note 1       |                  | fмск/6<br>Note 1     |                       | fмск/6<br>Note 1       | bps  |
|                             |        |                                                                                      |                                                                                                                          | Theoretical value<br>of the maximum<br>transfer rate<br>$f_{MCK} = f_{CLK}^{Note 4}$ |      | 5.3                    |                  | 1.3                  |                       | 0.6                    | Mbps |
|                             |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$                          |                                                                                                                          |                                                                                      |      | fмск/6<br>Note 1       |                  | fмск/6<br>Note 1     |                       | fмск/6<br>Note 1       | bps  |
| $2.3 V \leq V_b \leq 2.7 V$ |        | Theoretical value<br>of the maximum<br>transfer rate<br>$f_{MCK} = f_{CLK}^{Note 4}$ |                                                                                                                          | 5.3                                                                                  |      | 1.3                    |                  | 0.6                  | Mbps                  |                        |      |
|                             |        |                                                                                      | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V}$ |                                                                                      |      | fMCK/6<br>Notes 1 to 3 |                  | fMCK/6<br>Notes 1, 2 |                       | fMCK/6<br>Notes 1, 2   | bps  |
|                             |        |                                                                                      |                                                                                                                          | Theoretical value<br>of the maximum<br>transfer rate<br>$f_{MCK} = f_{CLK}^{Note 4}$ |      | 5.3                    |                  | 1.3                  |                       | 0.6                    | Mbps |

### (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2) (T<sub>A</sub> = -40 to +85°C. 1.8 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V. Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V)

Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.

- **2.** Use it with  $EV_{DD0} \ge V_b$ .
- 3. The following conditions are required for low voltage interface when  $E_{VDD0} < V_{DD}$ .

 $2.4~V \leq EV_{\text{DD0}} < 2.7~V$  : MAX. 2.6 Mbps

 $1.8~V \leq EV_{\text{DD0}} < 2.4~V$  : MAX. 1.3 Mbps

4. The maximum operating frequencies of the CPU/peripheral hardware clock (fcLK) are: HS (high-speed main) mode:  $32 \text{ MHz} (2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V})$ 

|                           | 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V)   |
|---------------------------|------------------------------------------|
| LS (low-speed main) mode: | 8 MHz (1.8 V $\leq$ V_{DD} $\leq$ 5.5 V) |

LV (low-voltage main) mode:  $4 \text{ MHz} (1.6 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V})$ 

- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.
- **Remarks 1.**  $V_{b}[V]$ : Communication line voltage
  - **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)
  - 3. fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10 to 13)

4. UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1.



3. The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV<sub>DD0</sub> < 4.0 V and 2.3 V  $\leq$  V<sub>b</sub>  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =  $\frac{\frac{1}{|\text{Transfer rate} \times 2|} - \{-C_b \times R_b \times \ln(1 - \frac{2.0}{V_b})\}}{(\frac{1}{|\text{Transfer rate}|}) \times \text{Number of transferred bits}} \times 100 [\%]$ 

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

- **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.
- $\textbf{5.} \quad \textbf{Use it with } EV_{DD0} \geq V_{b}.$
- 6. The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  EV\_{DD0} < 3.3 V and 1.6 V  $\leq$  V\_b  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =  $\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$ 

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (Vbb tolerance (When 20- to 52-pin products)/EVbb tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

### UART mode connection diagram (during communication at different potential)





### (2) I<sup>2</sup>C fast mode

 $(T_A = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter                        | Symbol       | Conditions H                                                   |                                         | HS (high-speed main) Mode |      | LS (low-speed main) Mode |      | LV (low-voltage main) Mode |      | Unit |
|----------------------------------|--------------|----------------------------------------------------------------|-----------------------------------------|---------------------------|------|--------------------------|------|----------------------------|------|------|
|                                  |              |                                                                |                                         | MIN.                      | MAX. | MIN.                     | MAX. | MIN.                       | MAX. |      |
| SCLA0 clock frequency            | fsc∟         | Fast mode:                                                     | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 0                         | 400  | 0                        | 400  | 0                          | 400  | kHz  |
|                                  |              | fc∟κ≥ 3.5 MHz                                                  | $1.8~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 0                         | 400  | 0                        | 400  | 0                          | 400  | kHz  |
| Setup time of restart            | tsu:sta      | $2.7 V \le EV_{DD0} \le 5.5$                                   | 5 V                                     | 0.6                       |      | 0.6                      |      | 0.6                        |      | μS   |
| condition                        |              | $1.8 V \le EV_{DD0} \le 5.8$                                   | 5 V                                     | 0.6                       |      | 0.6                      |      | 0.6                        |      | μS   |
| Hold time <sup>Note 1</sup>      | thd:sta      | $2.7 V \le EV_{DD0} \le 5.3$                                   | 5 V                                     | 0.6                       |      | 0.6                      |      | 0.6                        |      | μS   |
|                                  |              | $1.8 V \le EV_{DD0} \le 5.8$                                   | 5 V                                     | 0.6                       |      | 0.6                      |      | 0.6                        |      | μS   |
| Hold time when SCLA0 =           | t∟ow         | $2.7 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$        |                                         | 1.3                       |      | 1.3                      |      | 1.3                        |      | μs   |
| "L"                              |              | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                         | 1.3                       |      | 1.3                      |      | 1.3                        |      | μs   |
| Hold time when SCLA0 =           | tнıgн        | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$                        |                                         | 0.6                       |      | 0.6                      |      | 0.6                        |      | μS   |
| "H"                              |              | $1.8~V \leq EV_{\text{DD0}} \leq 5.5~V$                        |                                         | 0.6                       |      | 0.6                      |      | 0.6                        |      | μs   |
| Data setup time                  | tsu:dat      | $2.7 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$        |                                         | 100                       |      | 100                      |      | 100                        |      | μs   |
| (reception)                      |              | $1.8~V \leq EV_{\text{DD0}} \leq 5.5~V$                        |                                         | 100                       |      | 100                      |      | 100                        |      | μS   |
| Data hold time                   | thd:dat      | $2.7 V \le EV_{DD0} \le 5.9$                                   | 5 V                                     | 0                         | 0.9  | 0                        | 0.9  | 0                          | 0.9  | μS   |
| (transmission) <sup>Note 2</sup> |              | $1.8 V \le EV_{DD0} \le 5.9$                                   | 5 V                                     | 0                         | 0.9  | 0                        | 0.9  | 0                          | 0.9  | μs   |
| Setup time of stop               | tsu:sto      | $2.7 V \le EV_{DD0} \le 5.9$                                   | 5 V                                     | 0.6                       |      | 0.6                      |      | 0.6                        |      | μS   |
| condition                        |              | $1.8 V \le EV_{DD0} \le 5.9$                                   | 5 V                                     | 0.6                       |      | 0.6                      |      | 0.6                        |      | μS   |
| Bus-free time                    | <b>t</b> BUF | $2.7 V \le EV_{DD0} \le 5.8$                                   | 5 V                                     | 1.3                       |      | 1.3                      |      | 1.3                        |      | μS   |
|                                  |              | $1.8 V \le EV_{DD0} \le 5.8$                                   | 5 V                                     | 1.3                       |      | 1.3                      |      | 1.3                        |      | μs   |

**Notes 1.** The first clock pulse is generated after this period when the start/restart condition is detected.

2. The maximum value (MAX.) of the during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

- Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Fast mode:  $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 



# 2.10 Timing of Entry to Flash Memory Programming Modes

# $(T_{\text{A}} = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \leq \text{EV}_{\text{DD}} = \text{EV}_{\text{DD}} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter                                                                                                                                                                   | Symbol  | Conditions                                                                   | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------|------|------|------|------|
| Time to complete the<br>communication for the initial<br>setting after the external reset is<br>released                                                                    | tsuinit | POR and LVD reset must be released before the external reset is released.    |      |      | 100  | ms   |
| Time to release the external reset<br>after the TOOL0 pin is set to the<br>low level                                                                                        | tsu     | POR and LVD reset must be released before the external reset is released.    | 10   |      |      | μs   |
| Time to hold the TOOL0 pin at<br>the low level after the external<br>reset is released<br>(excluding the processing time of<br>the firmware to control the flash<br>memory) | tно     | POR and LVD reset must be released before<br>the external reset is released. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.
- **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.
  - $t_{su:}$  Time to release the external reset after the TOOL0 pin is set to the low level
  - thd: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)



| Parameter            | Symbols |                                                                                                                                         | Conditions                                                                                                                                                                                          | Ratings     | Unit |
|----------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, high | Іонт    | Per pin                                                                                                                                 | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P130, P140 to<br>P147 | -40         | mA   |
|                      |         | Total of all pins<br>–170 mA                                                                                                            | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145                                                                                              | -70         | mA   |
|                      |         |                                                                                                                                         | P05, P06, P10 to P17, P30, P31,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147                                                        | -100        | mA   |
|                      | Іон2    | Per pin                                                                                                                                 | P20 to P27, P150 to P156                                                                                                                                                                            | -0.5        | mA   |
|                      |         | Total of all pins                                                                                                                       |                                                                                                                                                                                                     | -2          | mA   |
| Output current, low  | lol1    | Per pin                                                                                                                                 | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P130, P140 to<br>P147 | 40          | mA   |
|                      |         | Total of all pins<br>170 mA                                                                                                             | P00 to P04, P07, P32 to P37,<br>P40 to P47, P102 to P106, P120,<br>P125 to P127, P130, P140 to<br>P145                                                                                              | 70          | mA   |
|                      |         | P05, P06, P10 to P17, P30,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100, P101,<br>P110 to P117, P146, P147 |                                                                                                                                                                                                     | 100         | mA   |
|                      | IOL2    | Per pin                                                                                                                                 | P20 to P27, P150 to P156                                                                                                                                                                            | 1           | mA   |
|                      |         | Total of all pins                                                                                                                       |                                                                                                                                                                                                     | 5           | mA   |
| Operating ambient    | TA      | In normal operati                                                                                                                       | on mode                                                                                                                                                                                             | –40 to +105 | °C   |
| temperature          |         | In flash memory                                                                                                                         | programming mode                                                                                                                                                                                    |             |      |
| Storage temperature  | Tstg    |                                                                                                                                         |                                                                                                                                                                                                     | -65 to +150 | °C   |

## Absolute Maximum Ratings (TA = 25°C) (2/2)

- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



| Parameter                     | Symbol  | Conditions                                               | HS (high-sj<br>Mo | peed main)<br>de     | Unit |
|-------------------------------|---------|----------------------------------------------------------|-------------------|----------------------|------|
|                               |         |                                                          | MIN.              | MAX.                 |      |
| SCLr clock frequency          | fscL    | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 |                   | 400 <sup>Note1</sup> | kHz  |
|                               |         | $C_b = 50 \text{ pF}, \text{ R}_b = 2.7 \text{ k}\Omega$ |                   |                      |      |
|                               |         | $2.4~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 |                   | 100 <sup>Note1</sup> | kHz  |
|                               |         | $C_b = 100 \text{ pF},  \text{R}_b = 3  \text{k}\Omega$  |                   |                      |      |
| Hold time when SCLr = "L"     | t∟ow    | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 | 1200              |                      | ns   |
|                               |         | $C_b = 50 \text{ pF}, \text{ R}_b = 2.7 \text{ k}\Omega$ |                   |                      |      |
|                               |         | $2.4~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 | 4600              |                      | ns   |
|                               |         | $C_b = 100 \text{ pF}, \text{ R}_b = 3 \text{ k}\Omega$  |                   |                      |      |
| Hold time when SCLr = "H"     | tніgн   | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 | 1200              |                      | ns   |
|                               |         | $C_b = 50 \text{ pF}, \text{ R}_b = 2.7 \text{ k}\Omega$ |                   |                      |      |
|                               |         | $2.4~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 | 4600              |                      | ns   |
|                               |         | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$          |                   |                      |      |
| Data setup time (reception)   | tsu:dat | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 | 1/fмск + 220      |                      | ns   |
|                               |         | $C_b = 50 \text{ pF}, \text{R}_b = 2.7 \text{ k}\Omega$  | Note2             |                      |      |
|                               |         | $2.4~V \leq EV_{\text{DD}} \leq 5.5~V,$                  | 1/fмск + 580      |                      | ns   |
|                               |         | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$          | Note2             |                      |      |
| Data hold time (transmission) | thd:dat | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 | 0                 | 770                  | ns   |
|                               |         | $C_b = 50 \text{ pF}, \text{ R}_b = 2.7 \text{ k}\Omega$ |                   |                      |      |
|                               |         | $2.4~V \leq EV_{\text{DD0}} \leq 5.5~V,$                 | 0                 | 1420                 | ns   |
|                               |         | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$          |                   |                      |      |

# (4) During communication at same potential (simplified I<sup>2</sup>C mode)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

Notes 1. The value must also be equal to or less than  $f_{MCK}/4$ .

- 2. Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".
- Caution Select the normal input buffer and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh).

(**Remarks** are listed on the next page.)



| Parameter                     | Symbol  | Conditions                                                                                                                                                          | HS (high-sp<br>Mo                             | beed main)<br>de | Unit |
|-------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------|------|
|                               |         |                                                                                                                                                                     | MIN.                                          | MAX.             |      |
| Data setup time (reception)   | tsu:dat |                                                                                                                                                                     | 1/fмск + 340<br>Note 2                        |                  | ns   |
|                               |         | $\label{eq:VDD} \begin{array}{l} 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$     | 1/fмск + 340<br>Note 2                        |                  | ns   |
|                               |         |                                                                                                                                                                     | 1/f <sub>MCK</sub> + 760<br><sub>Note 2</sub> |                  | ns   |
|                               |         | $\label{eq:2.7} \begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$ | 1/f <sub>MCK</sub> + 760<br><sub>Note 2</sub> |                  | ns   |
|                               |         | $\label{eq:2.4} \begin{split} & 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ & 1.6 \; V \leq V_b \leq 2.0 \; V, \\ & C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{split}$ | 1/fмск + 570<br>Note 2                        |                  | ns   |
| Data hold time (transmission) | thd:dat |                                                                                                                                                                     | 0                                             | 770              | ns   |
|                               |         | $\label{eq:2.7} \begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$  | 0                                             | 770              | ns   |
|                               |         |                                                                                                                                                                     | 0                                             | 1420             | ns   |
|                               |         | $\label{eq:2.7} \begin{split} & 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ & 2.3 \; V \leq V_b \leq 2.7 \; V, \\ & C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$ | 0                                             | 1420             | ns   |
|                               |         | $\label{eq:2.4} \begin{split} 2.4 \; V &\leq EV_{DD0} < 3.3 \; V, \\ 1.6 \; V &\leq V_b \leq 2.0 \; V, \\ C_b &= 100 \; pF, \; R_b = 5.5 \; k\Omega \end{split}$    | 0                                             | 1215             | ns   |

### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (2/2) (T<sub>A</sub> = -40 to +105°C, 2.4 V $\leq$ EV<sub>DD0</sub> = EV<sub>DD1</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = EV<sub>SS0</sub> = EV<sub>SS1</sub> = 0 V)

Notes 1. The value must also be equal to or less than  $f_{MCK}/4$ .

2. Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the TTL input buffer and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the N-ch open drain output (V<sub>DD</sub> tolerance (for the 20- to 52-pin products)/EV<sub>DD</sub> tolerance (for the 64- to 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed on the next page.)



# (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI0, ANI2 to ANI14, ANI16 to ANI26

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{ Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V}, \text{ Reference voltage (+)} = \text{V}_{\text{BGR}}^{\text{Note 3}}, \text{ Reference voltage (-)} = \text{AV}_{\text{REFM}}^{\text{Note 4}} = 0 \text{ V}, \text{ HS (high-speed main) mode)}$ 

| Parameter                                  | Symbol        | Conditions       |                                     | MIN. | TYP. | MAX.                               | Unit |
|--------------------------------------------|---------------|------------------|-------------------------------------|------|------|------------------------------------|------|
| Resolution                                 | RES           |                  |                                     |      | 8    |                                    | bit  |
| Conversion time                            | <b>t</b> CONV | 8-bit resolution | $2.4~V \leq V\text{DD} \leq 5.5~V$  | 17   |      | 39                                 | μS   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs           | 8-bit resolution | $2.4~V \leq V \text{DD} \leq 5.5~V$ |      |      | ±0.60                              | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE           | 8-bit resolution | $2.4~V \leq V\text{DD} \leq 5.5~V$  |      |      | ±2.0                               | LSB  |
| Differential linearity error Note 1        | DLE           | 8-bit resolution | $2.4~V \leq V\text{DD} \leq 5.5~V$  |      |      | ±1.0                               | LSB  |
| Analog input voltage                       | VAIN          |                  |                                     | 0    |      | $V_{\text{BGR}}{}^{\text{Note 3}}$ | V    |

**Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics.

4. When reference voltage (-) = Vss, the MAX. values are as follows. Zero-scale error: Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM. Integral linearity error: Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM. Differential linearity error: Add ±0.2 LSB to the MAX. value when reference voltage (-) = AVREFM.

## 3.6.2 Temperature sensor/internal reference voltage characteristics

### (T<sub>A</sub> = -40 to $+105^{\circ}$ C, 2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V, HS (high-speed main) mode)

| Parameter                         | Symbol  | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------|----------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | VTMPS25 | Setting ADS register = 80H, TA = $+25^{\circ}$ C   |      | 1.05 |      | V     |
| Internal reference voltage        | VBGR    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | FVTMPS  | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp    |                                                    | 5    |      |      | μS    |



### 3.6.4 LVD circuit characteristics

### LVD Detection Voltage of Reset Mode and Interrupt Mode

(TA = -40 to +105°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

|              | Parameter            | Symbol | Conditions             | MIN. | TYP. | MAX. | Unit |
|--------------|----------------------|--------|------------------------|------|------|------|------|
| Detection    | Supply voltage level | VLVDO  | Power supply rise time | 3.90 | 4.06 | 4.22 | V    |
| voltage      |                      |        | Power supply fall time | 3.83 | 3.98 | 4.13 | V    |
|              |                      | VLVD1  | Power supply rise time | 3.60 | 3.75 | 3.90 | V    |
|              |                      |        | Power supply fall time | 3.53 | 3.67 | 3.81 | V    |
|              |                      | VLVD2  | Power supply rise time | 3.01 | 3.13 | 3.25 | V    |
|              |                      |        | Power supply fall time | 2.94 | 3.06 | 3.18 | V    |
|              |                      | VLVD3  | Power supply rise time | 2.90 | 3.02 | 3.14 | V    |
|              |                      |        | Power supply fall time | 2.85 | 2.96 | 3.07 | V    |
|              |                      | VLVD4  | Power supply rise time | 2.81 | 2.92 | 3.03 | V    |
|              |                      |        | Power supply fall time | 2.75 | 2.86 | 2.97 | V    |
|              |                      | VLVD5  | Power supply rise time | 2.70 | 2.81 | 2.92 | V    |
|              |                      |        | Power supply fall time | 2.64 | 2.75 | 2.86 | V    |
|              |                      | VLVD6  | Power supply rise time | 2.61 | 2.71 | 2.81 | V    |
|              |                      |        | Power supply fall time | 2.55 | 2.65 | 2.75 | V    |
|              |                      | VLVD7  | Power supply rise time | 2.51 | 2.61 | 2.71 | V    |
|              |                      |        | Power supply fall time | 2.45 | 2.55 | 2.65 | V    |
| Minimum pul  | se width             | t∟w    |                        | 300  |      |      | μS   |
| Detection de | lay time             |        |                        |      |      | 300  | μs   |

### LVD Detection Voltage of Interrupt & Reset Mode

### (TA = -40 to +105°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

| Parameter           | Symbol |        | Cond                   | litions                      | MIN. | TYP. | MAX. | Unit |
|---------------------|--------|--------|------------------------|------------------------------|------|------|------|------|
| Interrupt and reset | VLVDD0 | VPOC2, | VPOC1, VPOC0 = 0, 1, 1 | , falling reset voltage      | 2.64 | 2.75 | 2.86 | V    |
| mode                | VLVDD1 |        | LVIS1, LVIS0 = 1, 0    | Rising release reset voltage | 2.81 | 2.92 | 3.03 | V    |
|                     |        |        |                        | Falling interrupt voltage    | 2.75 | 2.86 | 2.97 | V    |
|                     | VLVDD2 |        | LVIS1, LVIS0 = 0, 1    | Rising release reset voltage | 2.90 | 3.02 | 3.14 | V    |
|                     |        |        |                        | Falling interrupt voltage    | 2.85 | 2.96 | 3.07 | V    |
|                     | VLVDD3 |        | LVIS1, LVIS0 = 0, 0    | Rising release reset voltage | 3.90 | 4.06 | 4.22 | V    |
|                     |        |        |                        | Falling interrupt voltage    | 3.83 | 3.98 | 4.13 | V    |



3.6.5 Power supply voltage rising slope characteristics

### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until  $V_{DD}$  reaches the operating voltage range shown in 3.4 AC Characteristics.

### 3.7 RAM Data Retention Characteristics

### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{Vss} = 0 \text{ V})$

| Parameter                     | Symbol | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|--------|------------|----------------------|------|------|------|
| Data retention supply voltage | VDDDR  |            | 1.44 <sup>Note</sup> |      | 5.5  | V    |

**Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.





# 4.2 24-pin Products

R5F1007AANA, R5F1007CANA, R5F1007DANA, R5F1007EANA R5F1017AANA, R5F1017CANA, R5F1017DANA, R5F1017EANA R5F1007ADNA, R5F1007CDNA, R5F1007DDNA, R5F1007EDNA R5F1017ADNA, R5F1017CDNA, R5F1017DDNA, R5F1017EDNA R5F1007AGNA, R5F1007CGNA, R5F1007DGNA, R5F1007EGNA

| JEITA Package code | RENESAS code | Previous code  | MASS(TYP.)[g] |
|--------------------|--------------|----------------|---------------|
| P-HWQFN24-4x4-0.50 | PWQN0024KE-A | P24K8-50-CAB-3 | 0.04          |

0

o









| Referance      | Dimens | sion in Mil | limeters |
|----------------|--------|-------------|----------|
| Symbol         | Min    | Nom         | Max      |
| D              | 3.95   | 4.00        | 4.05     |
| E              | 3.95   | 4.00        | 4.05     |
| А              |        |             | 0.80     |
| A <sub>1</sub> | 0.00   |             |          |
| b              | 0.18   | 0.25        | 0.30     |
| е              |        | 0.50        |          |
| Lp             | 0.30   | 0.40        | 0.50     |
| х              |        |             | 0.05     |
| У              |        |             | 0.05     |
| ZD             |        | 0.75        |          |
| Z <sub>E</sub> |        | 0.75        |          |
| C2             | 0.15   | 0.20        | 0.25     |
| D <sub>2</sub> |        | 2.50        |          |
| E <sub>2</sub> |        | 2.50        |          |



C<sub>2</sub>

# 4.5 32-pin Products

R5F100BAANA, R5F100BCANA, R5F100BDANA, R5F100BEANA, R5F100BFANA, R5F100BGANA R5F101BAANA, R5F101BCANA, R5F101BDANA, R5F101BEANA, R5F101BFANA, R5F101BGANA R5F100BADNA, R5F100BCDNA, R5F100BDDNA, R5F100BEDNA, R5F100BFDNA, R5F100BGDNA R5F101BADNA, R5F101BCDNA, R5F101BDDNA, R5F101BEDNA, R5F101BFDNA, R5F101BGDNA R5F100BAGNA, R5F100BCGNA, R5F100BDGNA, R5F100BEGNA, R5F100BFGNA, R5F100BGGNA

| JEITA Package code | RENESAS code | Previous code  | MASS (TYP.)[g] |
|--------------------|--------------|----------------|----------------|
| P-HWQFN32-5x5-0.50 | PWQN0032KB-A | P32K8-50-3B4-5 | 0.06           |





A<sub>1</sub>





| Referance      | Dimens | sion in Mil | limeters |
|----------------|--------|-------------|----------|
| Symbol         | Min    | Nom         | Max      |
| D              | 4.95   | 5.00        | 5.05     |
| Е              | 4.95   | 5.00        | 5.05     |
| A              |        |             | 0.80     |
| A <sub>1</sub> | 0.00   |             |          |
| b              | 0.18   | 0.25        | 0.30     |
| е              |        | 0.50        |          |
| Lp             | 0.30   | 0.40        | 0.50     |
| х              |        |             | 0.05     |
| У              |        |             | 0.05     |
| ZD             |        | 0.75        |          |
| ZE             |        | 0.75        |          |
| C2             | 0.15   | 0.20        | 0.25     |
| D <sub>2</sub> |        | 3.50        |          |
| E <sub>2</sub> | _      | 3.50        | —        |

©2013 Renesas Electronics Corporation. All rights reserved.

R01DS0131EJ0330 Rev.3.30 Mar 31, 2016



|      |              | Description   |                                                                                                                                                       |
|------|--------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page          | Summary                                                                                                                                               |
| 3.00 | Aug 02, 2013 | 118           | Modification of table in 2.6.2 Temperature sensor/internal reference voltage characteristics                                                          |
|      |              | 118           | Modification of table and note in 2.6.3 POR circuit characteristics                                                                                   |
|      |              | 119           | Modification of table in 2.6.4 LVD circuit characteristics                                                                                            |
|      |              | 120           | Modification of table of LVD Detection Voltage of Interrupt & Reset Mode                                                                              |
|      |              | 120           | Renamed to 2.6.5 Power supply voltage rising slope characteristics                                                                                    |
|      |              | 122           | Modification of table, figure, and remark in 2.10 Timing Specs for Switching Flash Memory Programming Modes                                           |
|      |              | 123           | Modification of caution 1 and description                                                                                                             |
|      |              | 124           | Modification of table and remark 3 in Absolute Maximum Ratings (T <sub>A</sub> = 25°C)                                                                |
|      |              | 126           | Modification of table, note, caution, and remark in 3.2.1 X1, XT1 oscillator characteristics                                                          |
|      |              | 126           | Modification of table in 3.2.2 On-chip oscillator characteristics                                                                                     |
|      |              | 127           | Modification of note 3 in 3.3.1 Pin characteristics (1/5)                                                                                             |
|      |              | 128           | Modification of note 3 in 3.3.1 Pin characteristics (2/5)                                                                                             |
|      |              | 133           | Modification of notes 1 and 4 in (1) Flash ROM: 16 to 64 KB of 20- to 64-pin products (1/2)                                                           |
|      |              | 135           | Modification of notes 1, 5, and 6 in (1) Flash ROM: 16 to 64 KB of 20- to 64-<br>pin products (2/2)                                                   |
|      |              | 137           | Modification of notes 1 and 4 in (2) Flash ROM: 96 to 256 KB of 30- to 100-<br>pin products (1/2)                                                     |
|      |              | 139           | Modification of notes 1, 5, and 6 in (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (2/2)                                                     |
|      |              | 140           | Modification of (3) Peripheral Functions (Common to all products)                                                                                     |
|      |              | 142           | Modification of table in 3.4 AC Characteristics                                                                                                       |
|      |              | 143           | Addition of Minimum Instruction Execution Time during Main System Clock Operation                                                                     |
|      |              | 143           | Modification of figure of AC Timing Test Points                                                                                                       |
|      |              | 143           | Modification of figure of External System Clock Timing                                                                                                |
|      |              | 145           | Modification of figure of AC Timing Test Points                                                                                                       |
|      |              | 145           | Modification of description, note 1, and caution in (1) During communication at same potential (UART mode)                                            |
|      |              | 146           | Modification of description in (2) During communication at same potential (CSI mode)                                                                  |
|      |              | 147           | Modification of description in (3) During communication at same potential (CSI mode)                                                                  |
|      |              | 149           | Modification of table, note 1, and caution in (4) During communication at same potential (simplified I <sup>2</sup> C mode)                           |
|      |              | 151           | Modification of table, note 1, and caution in (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)                          |
|      |              | 152 to<br>154 | Modification of table, notes 2 to 6, caution, and remarks 1 to 4 in (5)<br>Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (2/2) |
|      |              | 155           | Modification of table in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (1/3)                                                |
|      |              | 156           | Modification of table and caution in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (2/3)                                    |
|      |              | 157, 158      | Modification of table, caution, and remarks 3 and 4 in (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (3/3)                  |
|      |              | 160, 161      | Modification of table and caution in (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode)                                          |