

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Discontinued at Digi-Key                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 110                                                                             |
| Program Memory Size        | 192KB (192K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 16K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 26x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 128-LQFP                                                                        |
| Supplier Device Package    | 128-LFQFP (14x20)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f100shdfb-v0 |

# 1.3.12 80-pin products

- 80-pin plastic LQFP (14 × 14 mm, 0.65 mm pitch)
- 80-pin plastic LFQFP (12 x 12 mm, 0.5 mm pitch)



- Cautions 1. Make EVsso pin the same potential as Vss pin.
  - 2. Make VDD pin the potential that is higher than EVDDO pin.
  - 3. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).
- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the V<sub>DD</sub> and EV<sub>DD0</sub> pins and connect the Vss and EV<sub>SS0</sub> pins to separate ground lines.
  - **3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to **Figure 4-8 Format of Peripheral I/O Redirection Register** (**PIOR**) in the RL78/G13 User's Manual.

# 1.5.14 128-pin products



Remark Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). Refer to Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G13 User's Manual.

#### 1.6 Outline of Functions

[20-pin, 24-pin, 25-pin, 30-pin, 32-pin, 36-pin products]

Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

(1/2)

|                                       |                                           |                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                       |                                   |                                     |                               |                                            |                                                              |                       |                                               |          | (1/2                                        | )        |
|---------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------|-------------------------------|--------------------------------------------|--------------------------------------------------------------|-----------------------|-----------------------------------------------|----------|---------------------------------------------|----------|
|                                       | Item                                      | 20-                                                                                                                                                                                                                                                     | pin                                                                                                                                                                                                                                                                   | 24-                               | pin                                 | 25                            | -pin                                       | 30-                                                          | pin                   | 32-                                           | pin      | 36-                                         | pin      |
|                                       |                                           | R5F1006x                                                                                                                                                                                                                                                | R5F1016x                                                                                                                                                                                                                                                              | R5F1007x                          | R5F1017x                            | R5F1008x                      | R5F1018x                                   | R5F100Ax                                                     | R5F101Ax              | R5F100Bx                                      | R5F101Bx | R5F100Cx                                    | R5F101Cx |
| Code flash me                         | emory (KB)                                | 16 to                                                                                                                                                                                                                                                   | o 64                                                                                                                                                                                                                                                                  | 16 t                              | o 64                                | 16 t                          | o 64                                       | 16 to                                                        | 128                   | 16 to                                         | 128      | 16 to                                       | 128      |
| Data flash me                         | mory (KB)                                 | 4                                                                                                                                                                                                                                                       | _                                                                                                                                                                                                                                                                     | 4                                 | -                                   | 4                             | =                                          | 4 to 8                                                       | =                     | 4 to 8                                        | -        | 4 to 8                                      | =        |
| RAM (KB)                              |                                           | 2 to                                                                                                                                                                                                                                                    | 2 to 4 <sup>Note1</sup> 2 to 4 <sup>Note1</sup> 2 to 4 <sup>Note1</sup> 2 to 12 <sup>Note1</sup> 2 to 12                                                                                                                                                              |                                   |                                     |                               |                                            |                                                              |                       | 12 <sup>Note1</sup>                           | 2 to 1   | 2 <sup>Note1</sup>                          |          |
| Address space                         | е                                         | 1 MB                                                                                                                                                                                                                                                    | 1 MB                                                                                                                                                                                                                                                                  |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |          |
| Main system clock                     | High-speed system clock                   | HS (Hig<br>HS (Hig<br>LS (Lov                                                                                                                                                                                                                           | jh-speed<br>jh-speed<br>v-speed                                                                                                                                                                                                                                       | I main) m<br>I main) m<br>main) m | node: 1 t<br>node: 1 t<br>ode: 1 tc | o 20 MH<br>o 16 MH<br>o 8 MHz | z (V <sub>DD</sub> =  z (V <sub>DD</sub> = | tem cloc<br>2.7 to 5.<br>2.4 to 5.<br>8 to 5.5<br>1.6 to 5.5 | 5 V),<br>5 V),<br>V), | (EXCLK)                                       |          |                                             |          |
|                                       | High-speed on-chip oscillator             | HS (Hig<br>LS (Lov                                                                                                                                                                                                                                      | (High-speed main) mode: 1 to 32 MHz ( $V_{DD}$ = 2.7 to 5.5 V),<br>(High-speed main) mode: 1 to 16 MHz ( $V_{DD}$ = 2.4 to 5.5 V),<br>(Low-speed main) mode: 1 to 8 MHz ( $V_{DD}$ = 1.8 to 5.5 V),<br>(Low-voltage main) mode: 1 to 4 MHz ( $V_{DD}$ = 1.6 to 5.5 V) |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |          |
| Subsystem clo                         | ock                                       | -                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                       |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |          |
| Low-speed on                          | n-chip oscillator                         | 15 kHz (TYP.)                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                       |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |          |
| General-purpo                         | ose registers                             | (8-bit register × 8) × 4 banks                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                       |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |          |
| Minimum instr                         | ruction execution time                    | 0.03125 µs (High-speed on-chip oscillator: f <sub>IH</sub> = 32 MHz operation)                                                                                                                                                                          |                                                                                                                                                                                                                                                                       |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |          |
|                                       |                                           | 0.05 $\mu$ s (High-speed system clock: $f_{MX}$ = 20 MHz operation)                                                                                                                                                                                     |                                                                                                                                                                                                                                                                       |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |          |
| Instruction set                       | t                                         | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                                                                                                                                                                                                       |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |          |
| I/O port                              | Total                                     | 1                                                                                                                                                                                                                                                       | 6                                                                                                                                                                                                                                                                     | 2                                 | 0                                   | 2                             | 21                                         | 2                                                            | 6                     | 2                                             | 8        | 3                                           | 2        |
|                                       | CMOS I/O                                  | 1<br>(N-ch C<br>[Vpp wit<br>voltag                                                                                                                                                                                                                      | D.D. I/O<br>thstand                                                                                                                                                                                                                                                   | (N-ch C                           | 5<br>D.D. I/O<br>thstand<br>ge]: 6) | (N-ch (                       | 5<br>D.D. I/O<br>thstand<br>ge]: 6)        | 2<br>(N-ch C<br>[V <sub>DD</sub> wit<br>voltag               | D.D. I/O<br>thstand   | 2<br>(N-ch (<br>[V <sub>DD</sub> wi<br>voltag | thstand  | (N-ch C<br>[V <sub>DD</sub> with<br>voltage | thstand  |
|                                       | CMOS input                                | 3                                                                                                                                                                                                                                                       | 3                                                                                                                                                                                                                                                                     | ;                                 | 3                                   | ;                             | 3                                          | 3                                                            | 3                     | ;                                             | 3        | 3                                           | 3        |
|                                       | CMOS output                               | -                                                                                                                                                                                                                                                       | -                                                                                                                                                                                                                                                                     | -                                 | -                                   |                               | 1                                          | _                                                            | -                     | -                                             | -        | -                                           | -        |
|                                       | N-ch O.D. I/O<br>(withstand voltage: 6 V) | _ 2 2 2                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                       |                                   |                                     |                               |                                            | 2                                                            | (                     | 3                                             | 3        | 3                                           |          |
| Timer                                 | 16-bit timer                              |                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                       |                                   |                                     |                               | 8 cha                                      | nnels                                                        |                       |                                               |          |                                             |          |
|                                       | Watchdog timer                            |                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                       |                                   |                                     |                               | 1 cha                                      | annel                                                        |                       |                                               |          |                                             |          |
|                                       | Real-time clock (RTC)                     |                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                       |                                   |                                     |                               | 1 chan                                     | nel Note 2                                                   |                       |                                               |          |                                             |          |
|                                       | 12-bit interval timer (IT)                |                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                       |                                   |                                     |                               | 1 cha                                      | annel                                                        |                       |                                               |          |                                             |          |
|                                       | Timer output                              | 3 chann<br>(PWM c<br>2 Note 3)                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                       | 4 chanr<br>(PWM                   | nels<br>outputs:                    | 3 Note 3)                     |                                            |                                                              |                       | M output<br>M output                          |          |                                             |          |
|                                       | RTC output                                |                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                       |                                   |                                     |                               | =                                          | =                                                            |                       |                                               |          |                                             |          |
| · · · · · · · · · · · · · · · · · · · |                                           |                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                       |                                   |                                     |                               |                                            |                                                              |                       |                                               |          |                                             |          |

Notes 1. The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xD, R5F101xD (x = 6 to 8, A to C): Start address FF300H R5F100xE, R5F101xE (x = 6 to 8, A to C): Start address FEF00H

For the RAM areas used by the flash library, see Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944).

2. Only the constant-period interrupt function when the low-speed on-chip oscillator clock (fiL) is selected

[40-pin, 44-pin, 48-pin, 52-pin, 64-pin products]

# Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

(1/2)

|                   | Item                                   | 40                                         | 40-pin 44-pin 48-pin 52-pin 64-pin                                                                                                                                                                                                                              |                                     |                                                                      |                                                                            |                                          |                       |                                        |             |                                        |
|-------------------|----------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------|-----------------------|----------------------------------------|-------------|----------------------------------------|
|                   | item                                   |                                            | <u> </u>                                                                                                                                                                                                                                                        | 44                                  | i                                                                    |                                                                            |                                          | 52-                   | -piri                                  |             | İ                                      |
|                   |                                        | R5F100Ex                                   | R5F101Ex                                                                                                                                                                                                                                                        | R5F100Fx                            | R5F101Fx                                                             | R5F100Gx                                                                   | R5F101Gx                                 | R5F100Jx              | R5F101Jx                               | R5F100Lx    | R5F101Lx                               |
|                   |                                        | 100                                        | 101                                                                                                                                                                                                                                                             | 100                                 | 101                                                                  | 100                                                                        | 101                                      | 100                   | 101                                    | 100         | 101                                    |
|                   |                                        | Ex                                         | Ex                                                                                                                                                                                                                                                              | ×                                   | F <sub>×</sub>                                                       | χ<br>Ω                                                                     | ωx                                       | ×                     | ×                                      | Ž           | Ž                                      |
| Code flash me     | emory (KB)                             | 16 to                                      | o 192                                                                                                                                                                                                                                                           | 16 t                                | o 512                                                                | 16 t                                                                       | 512                                      | 32 to                 | o 512                                  | 32 to       | o 512                                  |
| Data flash me     | emory (KB)                             | 4 to 8                                     | -                                                                                                                                                                                                                                                               | 4 to 8                              | _                                                                    | 4 to 8                                                                     | -                                        | 4 to 8                | _                                      | 4 to 8      | _                                      |
| RAM (KB)          |                                        | 2 to 1                                     | 16 <sup>Note1</sup>                                                                                                                                                                                                                                             | 2 to :                              | 32 <sup>Note1</sup>                                                  | 2 to 3                                                                     | 32 <sup>Note1</sup>                      | 2 to 3                | 32 <sup>Note1</sup>                    | 2 to 3      | 32 <sup>Note1</sup>                    |
| Address space     | e                                      | 1 MB                                       |                                                                                                                                                                                                                                                                 |                                     |                                                                      |                                                                            |                                          |                       |                                        |             |                                        |
| Main system clock | High-speed system clock                | HS (High<br>HS (High<br>LS (Low-           | n-speed ma<br>n-speed ma<br>speed ma                                                                                                                                                                                                                            | ain) mode<br>ain) mode<br>in) mode: | on, externa<br>: 1 to 20 l<br>: 1 to 16 l<br>1 to 8 M<br>e: 1 to 4 M | MHz (V <sub>DD</sub> :<br>MHz (V <sub>DD</sub> :<br>IHz (V <sub>DD</sub> = | = 2.7 to 5.<br>= 2.4 to 5.<br>1.8 to 5.5 | 5 V),<br>5 V),<br>V), | CLK)                                   |             |                                        |
|                   | High-speed on-chip oscillator          | HS (High<br>LS (Low-                       | High-speed main) mode: 1 to 32 MHz ( $V_{DD}$ = 2.7 to 5.5 V),<br>High-speed main) mode: 1 to 16 MHz ( $V_{DD}$ = 2.4 to 5.5 V),<br>ow-speed main) mode: 1 to 8 MHz ( $V_{DD}$ = 1.8 to 5.5 V),<br>ow-voltage main) mode: 1 to 4 MHz ( $V_{DD}$ = 1.6 to 5.5 V) |                                     |                                                                      |                                                                            |                                          |                       |                                        |             |                                        |
| Subsystem cl      | ock                                    | XT1 (crys<br>32.768 k                      | 1 (crystal) oscillation, external subsystem clock input (EXCLKS) 768 kHz                                                                                                                                                                                        |                                     |                                                                      |                                                                            |                                          |                       |                                        |             |                                        |
| Low-speed or      | n-chip oscillator                      | 15 kHz (                                   | 15 kHz (TYP.)                                                                                                                                                                                                                                                   |                                     |                                                                      |                                                                            |                                          |                       |                                        |             |                                        |
| General-purp      | ose registers                          | $(8-bit register \times 8) \times 4 banks$ |                                                                                                                                                                                                                                                                 |                                     |                                                                      |                                                                            |                                          |                       |                                        |             |                                        |
| Minimum insti     | ruction execution time                 | 0.03125                                    | μs (High-s                                                                                                                                                                                                                                                      | speed on-                           | chip oscilla                                                         | tor: fin = 3                                                               | 2 MHz op                                 | eration)              |                                        |             |                                        |
|                   |                                        | 0.05 <i>μ</i> s (                          | High-spee                                                                                                                                                                                                                                                       | ed system                           | clock: fmx                                                           | = 20 MHz                                                                   | operation                                | )                     |                                        |             |                                        |
|                   |                                        | 30.5 μs (                                  | Subsyster                                                                                                                                                                                                                                                       | n clock: fs                         | ыв = 32.76                                                           | 8 kHz ope                                                                  | ration)                                  |                       |                                        |             |                                        |
| Instruction se    | t                                      | <ul><li>Adder</li><li>Multipl</li></ul>    | ication (8                                                                                                                                                                                                                                                      | actor/logic<br>bits × 8 bit         | al operation<br>ts)<br>t manipula                                    |                                                                            |                                          | and Book              | ean opera                              | tion), etc. |                                        |
| I/O port          | Total                                  | 3                                          | 36                                                                                                                                                                                                                                                              | 4                                   | 40                                                                   | 2                                                                          | 14                                       | 4                     | 18                                     | 5           | 58                                     |
|                   | CMOS I/O                               | (N-ch (                                    | 28<br>O.D. I/O<br>ithstand<br>ge]: 10)                                                                                                                                                                                                                          | (N-ch<br>[V <sub>DD</sub> w         | 31<br>O.D. I/O<br>rithstand<br>ge]: 10)                              | (N-ch (                                                                    | 34<br>O.D. I/O<br>ithstand<br>je]: 11)   | (N-ch (               | 38<br>O.D. I/O<br>ithstand<br>ge]: 13) | (N-ch (     | 18<br>O.D. I/O<br>ithstand<br>ge]: 15) |
|                   | CMOS input                             |                                            | 5                                                                                                                                                                                                                                                               |                                     | 5                                                                    |                                                                            | 5                                        |                       | 5                                      |             | 5                                      |
|                   | CMOS output                            |                                            | =                                                                                                                                                                                                                                                               |                                     | =                                                                    |                                                                            | 1                                        |                       | 1                                      |             | 1                                      |
|                   | N-ch O.D. I/O (withstand voltage: 6 V) |                                            | 3                                                                                                                                                                                                                                                               |                                     | 4                                                                    |                                                                            | 4                                        |                       | 4                                      |             | 4                                      |
| Timer             | 16-bit timer                           |                                            |                                                                                                                                                                                                                                                                 |                                     |                                                                      | 8 cha                                                                      | nnels                                    |                       |                                        |             |                                        |
|                   | Watchdog timer                         |                                            |                                                                                                                                                                                                                                                                 |                                     |                                                                      | 1 cha                                                                      | annel                                    |                       |                                        |             |                                        |
|                   | Real-time clock (RTC)                  |                                            |                                                                                                                                                                                                                                                                 |                                     |                                                                      | 1 cha                                                                      | annel                                    |                       |                                        |             |                                        |
|                   | 12-bit interval timer (IT)             |                                            |                                                                                                                                                                                                                                                                 |                                     | -                                                                    |                                                                            | annel                                    |                       |                                        |             |                                        |
|                   | Timer output                           | outputs: 3<br>8 channels                   | channels (PWM tputs: 3 Note2), 8 channels (PWM outputs: 7 Note 2) Note 3 tputs: 7 Note2 Note3 tputs: 7 Note2 Note3 tputs: 7 Note2 Note3                                                                                                                         |                                     |                                                                      |                                                                            |                                          |                       |                                        |             |                                        |
|                   | RTC output                             | 1 channe<br>• 1 Hz (s                      |                                                                                                                                                                                                                                                                 | ı clock: fsu                        | ıв = 32.768                                                          | 3 kHz)                                                                     |                                          |                       |                                        |             |                                        |

Notes 1. The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xD, R5F101xD (x = E to G, J, L): Start address FF300H R5F100xE, R5F101xE (x = E to G, J, L): Start address FEF00H R5F100xJ, R5F101xJ (x = F, G, J, L): Start address F7F00H Start address F7F00H

For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944)**.

 The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves) (see 6.9.3 Operation as multiple PWM output function in the RL78/G13 User's Manual).

(2/2)

|                      |                      |                                                                                                                                                                           |                                                                                                                                                                      |                     |          |                   | (2/2)    |  |  |  |
|----------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------|-------------------|----------|--|--|--|
| Ite                  | m                    | 80-                                                                                                                                                                       | pin                                                                                                                                                                  | 100                 | -pin     | 128               | 3-pin    |  |  |  |
|                      |                      | R5F100Mx                                                                                                                                                                  | R5F101Mx                                                                                                                                                             | R5F100Px            | R5F101Px | R5F100Sx          | R5F101Sx |  |  |  |
| Clock output/buzz    | er output            |                                                                                                                                                                           | 2                                                                                                                                                                    | 1                   | 2        |                   | 2        |  |  |  |
|                      |                      | • 2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz                                                                                                          |                                                                                                                                                                      |                     |          |                   |          |  |  |  |
|                      |                      | · ·                                                                                                                                                                       | clock: fmain = 20                                                                                                                                                    |                     |          |                   |          |  |  |  |
|                      |                      |                                                                                                                                                                           |                                                                                                                                                                      | .048 kHz, 4.096 k   |          | 16.384 kHz, 32.76 | 68 kHz   |  |  |  |
| 0/40 1 "             | A /D                 |                                                                                                                                                                           | CIOCK: ISUB = 32.70                                                                                                                                                  | 68 kHz operation)   |          | I                 |          |  |  |  |
| 8/10-bit resolution  | A/D converter        | 17 channels 20 channels 26 channels                                                                                                                                       |                                                                                                                                                                      |                     |          |                   |          |  |  |  |
| Serial interface     |                      | [80-pin, 100-pin, 128-pin products]                                                                                                                                       |                                                                                                                                                                      |                     |          |                   |          |  |  |  |
|                      |                      | • CSI: 2 channels/simplified I <sup>2</sup> C: 2 channels/UART: 1 channel                                                                                                 |                                                                                                                                                                      |                     |          |                   |          |  |  |  |
|                      |                      | CSI: 2 channels/simplified I <sup>2</sup> C: 2 channels/UART: 1 channel CSI: 2 channels/simplified I <sup>2</sup> C: 2 channels/UART (UART supporting LIN-bus): 1 channel |                                                                                                                                                                      |                     |          |                   |          |  |  |  |
|                      |                      |                                                                                                                                                                           | <ul> <li>CSI: 2 channels/simplified FC: 2 channels/UART (UART supporting LIN-bus): 1 c</li> <li>CSI: 2 channels/simplified FC: 2 channels/UART: 1 channel</li> </ul> |                     |          |                   |          |  |  |  |
|                      | I <sup>2</sup> C bus | 2 channels                                                                                                                                                                | ·                                                                                                                                                                    | 2 channels          |          | 2 channels        |          |  |  |  |
| Multiplier and divid | der/multiply-        | • 16 bits × 16 bi                                                                                                                                                         | ts = 32 bits (Uns                                                                                                                                                    | igned or signed)    |          |                   |          |  |  |  |
| accumulator          |                      | • 32 bits ÷ 32 bits = 32 bits (Unsigned)                                                                                                                                  |                                                                                                                                                                      |                     |          |                   |          |  |  |  |
|                      |                      | • 16 bits × 16 bits + 32 bits = 32 bits (Unsigned or signed)                                                                                                              |                                                                                                                                                                      |                     |          |                   |          |  |  |  |
| DMA controller       |                      | 4 channels                                                                                                                                                                |                                                                                                                                                                      |                     |          |                   |          |  |  |  |
| Vectored             | Internal             |                                                                                                                                                                           | 37                                                                                                                                                                   | 3                   | 37       |                   | 41       |  |  |  |
| interrupt sources    | External             |                                                                                                                                                                           | 13                                                                                                                                                                   | 1                   | 3        |                   | 13       |  |  |  |
| Key interrupt        |                      |                                                                                                                                                                           | 8                                                                                                                                                                    | 1                   | 8        |                   | 8        |  |  |  |
| Reset                |                      | Reset by RES                                                                                                                                                              |                                                                                                                                                                      |                     |          |                   |          |  |  |  |
|                      |                      |                                                                                                                                                                           | by watchdog tim                                                                                                                                                      |                     |          |                   |          |  |  |  |
|                      |                      |                                                                                                                                                                           | by power-on-res<br>by voltage detec                                                                                                                                  |                     |          |                   |          |  |  |  |
|                      |                      |                                                                                                                                                                           |                                                                                                                                                                      | tion execution Note |          |                   |          |  |  |  |
|                      |                      |                                                                                                                                                                           | by RAM parity e                                                                                                                                                      |                     |          |                   |          |  |  |  |
|                      |                      | Internal reset by illegal-memory access                                                                                                                                   |                                                                                                                                                                      |                     |          |                   |          |  |  |  |
| Power-on-reset cir   | rcuit                | Power-on-res                                                                                                                                                              | et: 1.51 V (TY                                                                                                                                                       | P.)                 |          |                   |          |  |  |  |
|                      |                      | Power-down-                                                                                                                                                               | reset: 1.50 V (TY                                                                                                                                                    | P.)                 |          |                   |          |  |  |  |
| Voltage detector     |                      | Rising edge :                                                                                                                                                             |                                                                                                                                                                      | .06 V (14 stages)   | )        |                   |          |  |  |  |
|                      |                      | Falling edge: 1.63 V to 3.98 V (14 stages)                                                                                                                                |                                                                                                                                                                      |                     |          |                   |          |  |  |  |
| On-chip debug fur    | nction               | Provided                                                                                                                                                                  |                                                                                                                                                                      |                     |          |                   |          |  |  |  |
| Power supply volta   | age                  | $V_{DD} = 1.6 \text{ to } 5.5 \text{ V } (T_A = -40 \text{ to } +85^{\circ}\text{C})$                                                                                     |                                                                                                                                                                      |                     |          |                   |          |  |  |  |
|                      |                      | $V_{DD} = 2.4 \text{ to } 5.5 \text{ V } (T_A = -40 \text{ to } +105^{\circ}\text{C})$                                                                                    |                                                                                                                                                                      |                     |          |                   |          |  |  |  |
| Operating ambien     | t temperature        | T <sub>A</sub> = 40 to +85°C (A: Consumer applications, D: Industrial applications )                                                                                      |                                                                                                                                                                      |                     |          |                   |          |  |  |  |
|                      |                      | $T_A = 40 \text{ to } +105$                                                                                                                                               | °C (G: Industrial                                                                                                                                                    | applications)       |          |                   |          |  |  |  |
|                      |                      | 1                                                                                                                                                                         |                                                                                                                                                                      |                     |          |                   |          |  |  |  |



Note The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator.



# 2.1 Absolute Maximum Ratings

# Absolute Maximum Ratings ( $T_A = 25$ °C) (1/2)

| Parameter              | Symbols                               | Conditions                                                                                                                                                                     | Ratings                                                                                        | Unit     |
|------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------|
| Supply voltage         | V <sub>DD</sub>                       |                                                                                                                                                                                | -0.5 to +6.5                                                                                   | V        |
|                        | EV <sub>DD0</sub> , EV <sub>DD1</sub> | EV <sub>DD0</sub> = EV <sub>DD1</sub>                                                                                                                                          | -0.5 to +6.5                                                                                   | V        |
|                        | EVsso, EVss1                          | EVsso = EVss1                                                                                                                                                                  | -0.5 to +0.3                                                                                   | V        |
| REGC pin input voltage | VIREGC                                | REGC                                                                                                                                                                           | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup>                             | V        |
| Input voltage          | Vıı                                   | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147       |                                                                                                | V        |
|                        | V <sub>I2</sub>                       | P60 to P63 (N-ch open-drain)                                                                                                                                                   | -0.3 to +6.5                                                                                   | V        |
|                        | Vı3                                   | P20 to P27, P121 to P124, P137, P150 to P156, EXCLK, EXCLKS, RESET                                                                                                             | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                                                 | V        |
| Output voltage         | Vo <sub>1</sub>                       | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 |                                                                                                | <b>V</b> |
|                        | V <sub>O2</sub>                       | P20 to P27, P150 to P156                                                                                                                                                       | -0.3 to V <sub>DD</sub> +0.3 Note 2                                                            | V        |
| Analog input voltage   | VAI1                                  | ANI16 to ANI26                                                                                                                                                                 | -0.3 to EV <sub>DD0</sub> +0.3<br>and -0.3 to AV <sub>REF</sub> (+) +0.3 <sup>Notes 2, 3</sup> | V        |
|                        | V <sub>Al2</sub>                      | ANI0 to ANI14                                                                                                                                                                  | -0.3 to V <sub>DD</sub> +0.3 and -0.3 to AV <sub>REF</sub> (+) +0.3 Notes 2, 3                 | V        |

- **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.
  - 2. Must be 6.5 V or lower.
  - 3. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin.

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - **2.**  $AV_{REF}(+)$ : + side reference voltage of the A/D converter.
  - 3. Vss: Reference voltage

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (4/5)$ 

| Items                   | Symbol           | Conditions                                                           |                                                                                                                                                    | MIN.                    | TYP. | MAX. | Unit |
|-------------------------|------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------|------|
| Output voltage,<br>high | V <sub>OH1</sub> | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64      | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = -10.0 mA                                                                      | EV <sub>DD0</sub> –     |      |      | V    |
|                         |                  | to P67, P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106, P110 to | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = $-3.0 \text{ mA}$                                                             | EV <sub>DD0</sub> – 0.7 |      |      | V    |
|                         |                  | P140 to P147                                                         | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ Iон1 = -2.0 mA                                                                       | EV <sub>DD0</sub> – 0.6 |      |      | V    |
|                         |                  |                                                                      | $\label{eq:loss_loss} \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OH1}} = -1.5 \ mA \end{array}$                    | EV <sub>DD0</sub> – 0.5 |      |      | ٧    |
|                         |                  |                                                                      | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $I_{\text{OH1}} = -1.0 \text{ mA}$                                                     | EV <sub>DD0</sub> – 0.5 |      |      | V    |
|                         | V <sub>OH2</sub> | P20 to P27, P150 to P156                                             | 1.6 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>I <sub>OH2</sub> = $-100~\mu$ A                                                                      | V <sub>DD</sub> - 0.5   |      |      | V    |
| Output voltage,<br>low  | P37, P40 to P4   | P00 to P07, P10 to P17, P30 to P37, P40 to P47, P50 to P57, P64      | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 20~mA$                                                                                                |                         |      | 1.3  | ٧    |
|                         |                  | P140 to P147                                                         | $\label{eq:loss_state} \begin{cases} 4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ \\ \text{Iol1} = 8.5 \text{ mA} \end{cases}$ |                         |      | 0.7  | >    |
|                         |                  |                                                                      | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V,$ $I_{\text{OL1}} = 3.0~\text{mA}$                                                                          |                         |      | 0.6  | >    |
|                         |                  |                                                                      | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL1} = 1.5~mA$                                                                                               |                         |      | 0.4  | V    |
|                         |                  |                                                                      | $\label{eq:local_decomposition} \begin{array}{l} 1.8 \ V \leq EV_{\text{DD0}} \leq 5.5 \ V, \\ \\ I_{\text{OL1}} = 0.6 \ mA \end{array}$           |                         |      | 0.4  | V    |
|                         |                  |                                                                      | $1.6~V \leq EV_{DD0} < 5.5~V,$ $I_{OL1} = 0.3~mA$                                                                                                  |                         |      | 0.4  | V    |
|                         | V <sub>OL2</sub> | P20 to P27, P150 to P156                                             | 1.6 V $\leq$ VDD $\leq$ 5.5 V, lol2 = 400 $\mu$ A                                                                                                  |                         |      | 0.4  | V    |
|                         | Vol3             | P60 to P63                                                           | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 15.0~mA$                                                                                              |                         |      | 2.0  | ٧    |
|                         |                  |                                                                      | $4.0~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 5.0~mA$                                                                                               |                         |      | 0.4  | V    |
|                         |                  |                                                                      | $2.7~\textrm{V} \leq \textrm{EV}_\textrm{DD0} \leq 5.5~\textrm{V},$ $\textrm{Iol3} = 3.0~\textrm{mA}$                                              |                         |      | 0.4  | V    |
|                         |                  |                                                                      | $1.8~V \leq EV_{DD0} \leq 5.5~V,$ $I_{OL3} = 2.0~mA$                                                                                               |                         |      | 0.4  | V    |
|                         |                  |                                                                      | $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 5.5 \text{ V},$ $\text{Iol3} = 1.0 \text{ mA}$                                                        |                         |      | 0.4  | V    |

Caution P00, P02 to P04, P10 to P15, P17, P43 to P45, P50, P52 to P55, P71, P74, P80 to P82, P96, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

# **AC Timing Test Points**



### **External System Clock Timing**



# **TI/TO Timing**





# **Interrupt Request Input Timing**



# **Key Interrupt Input Timing**



# **RESET** Input Timing



220

220

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (2/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ Parameter Symbo Conditions HS (high-speed LS (low-speed main) LV (low-voltage main) Unit main) Mode ı Mode Mode MIN. MIN. MAX. MIN. MAX. MAX. Slp setup time tsik2  $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$  $1/f_{MCK}+2$ 1/fmck+30 1/fmck+30 ns (to SCKp↑) Note 1 n  $1.8~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+3 1/fмск+30 1/fмcк+30 ns 0  $1.7~V \leq EV_{DD0} \leq 5.5~V$ 1/fмск+4  $1/f_{MCK}+40$  $1/f_{MCK}+40$ ns 0 1/fмск+40 1/fмск+40  $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$ ns Slp hold time tks12  $1.8~V \leq EV_{DD0} \leq 5.5~V$ 1/fмcк+3 1/fмcк+31 1/fмcк+31 ns (from SCKp↑) 1  $1.7~V \leq EV_{DD0} \leq 5.5~V$ 1/fмcк+ 1/fмск+ 1/fмcк+ ns 250 250 250  $1.6~V \leq EV_{\text{DD0}} \leq 5.5~V$ 1/fmck+ 1/fмcк+ ns 250 250 2/f<sub>MCK+</sub> 2/f<sub>MCK+</sub> Delay time tks02 C = 30 $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ ns pF Note 4 from SCKp↓ to 44 110 110 SOp output Note  $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ 2/fмcк+ 2/fmck+ ns 110 75 110 2/fмск+  $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fмск+ 2/fмск+ ns 110 110 110  $1.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fmck+ 2/fmck+ 2/fмск+ ns 220 220 220  $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5$ 2/fмск+ 2/fмск+ ns

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to  $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SOp output lines.
  - 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 4, 5, 8, 14)
  - 2. fmck: Serial array unit operation clock frequency

    (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

    n: Channel number (mn = 00 to 03, 10 to 13))

3. The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EV<sub>DD0</sub> < 4.0 V and 2.3 V  $\leq$  V<sub>b</sub>  $\leq$  2.7 V

$$\label{eq:maximum transfer rate} \text{Maximum transfer rate} = \frac{1}{\{-C_b \times R_b \times \text{ln } (1 - \frac{2.0}{V_b})\} \times 3} \text{ [bps]}$$

$$\text{Baud rate error (theoretical value)} = \frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{2.0}{V_b})}\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.
- 5. Use it with  $EV_{DD0} \ge V_b$ .
- **6.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  EV<sub>DD0</sub> < 3.3 V and 1.6 V  $\leq$  V<sub>b</sub>  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times ln \ (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **7.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer.

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (When 20- to 52-pin products)/EVDD tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

**UART** mode connection diagram (during communication at different potential)





### (2) I2C fast mode

(Ta = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                   | Symbol        | Сог                                                          | nditions                          | , ,  | h-speed<br>Mode | `    | /-speed<br>Mode | `    | -voltage<br>Mode | Unit |
|-----------------------------|---------------|--------------------------------------------------------------|-----------------------------------|------|-----------------|------|-----------------|------|------------------|------|
|                             |               |                                                              |                                   | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SCLA0 clock frequency       | fscL          | Fast mode:                                                   | $2.7~V \leq EV_{DD0} \leq 5.5~V$  | 0    | 400             | 0    | 400             | 0    | 400              | kHz  |
|                             |               | fc∟κ≥ 3.5 MHz                                                | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 0    | 400             | 0    | 400             | 0    | 400              | kHz  |
| Setup time of restart       | tsu:sta       | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$ |                                   | 0.6  |                 | 0.6  |                 | 0.6  |                  | μS   |
| condition                   |               | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |                                   | 0.6  |                 | 0.6  |                 | 0.6  |                  | μS   |
| Hold time <sup>Note 1</sup> | thd:sta       | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |                                   | 0.6  |                 | 0.6  |                 | 0.6  |                  | μS   |
|                             |               | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |                                   | 0.6  |                 | 0.6  |                 | 0.6  |                  | μS   |
| Hold time when SCLA0 =      | tLOW          | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V                            |                                   | 1.3  |                 | 1.3  |                 | 1.3  |                  | μS   |
| " <u>L</u> "                |               | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$         | 5 V                               | 1.3  |                 | 1.3  |                 | 1.3  |                  | μS   |
| Hold time when SCLA0 =      | <b>t</b> HIGH | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$         | 5 V                               | 0.6  |                 | 0.6  |                 | 0.6  |                  | μS   |
| "H"                         |               | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.8                              | 0.6                               |      | 0.6             |      | 0.6             |      | μS               |      |
| Data setup time             | tsu:dat       | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$         | 5 V                               | 100  |                 | 100  |                 | 100  |                  | μS   |
| (reception)                 |               | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.8                              | 5 V                               | 100  |                 | 100  |                 | 100  |                  | μS   |
| Data hold time              | thd:dat       | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$         | 5 V                               | 0    | 0.9             | 0    | 0.9             | 0    | 0.9              | μS   |
| (transmission)Note 2        |               | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$         | 5 V                               | 0    | 0.9             | 0    | 0.9             | 0    | 0.9              | μS   |
| Setup time of stop          | tsu:sto       | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.$          | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |      |                 | 0.6  |                 | 0.6  |                  | μS   |
| condition                   |               | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$         | 5 V                               | 0.6  |                 | 0.6  |                 | 0.6  |                  | μS   |
| Bus-free time               | <b>t</b> BUF  | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.8$           | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V |      |                 | 1.3  |                 | 1.3  |                  | μS   |
|                             |               | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.8$         | 5 V                               | 1.3  |                 | 1.3  |                 | 1.3  |                  | μS   |

Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected.

2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IoH1, IoL1, VOH1, VOL1) must satisfy the values in the redirect destination.

**Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Fast mode:  $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 

<R>

- Notes 1. Excludes quantization error (±1/2 LSB).
  - 2. This value is indicated as a ratio (%FSR) to the full-scale value.
  - **3.** When  $AV_{REFP} < V_{DD}$ , the MAX. values are as follows.
    - Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AV<sub>REFP</sub> =  $V_{DD}$ .
    - Zero-scale error/Full-scale error: Add  $\pm 0.05\%FSR$  to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
    - Integral linearity error/ Differential linearity error: Add  $\pm 0.5$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
  - **4.** Values when the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).
  - 5. Refer to 2.6.2 Temperature sensor/internal reference voltage characteristics.



 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V}) (5/5)$ 

| Items                          | Symbol | Conditio                                                                                                                                                                                   | ns                     |                                       | MIN. | TYP. | MAX. | Unit |
|--------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------------|------|------|------|------|
| Input leakage<br>current, high | Ілн1   | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P140 to P147 | Vi = EVDDO             | VI = EVDD0                            |      |      | 1    | μΑ   |
|                                | ILIH2  | P20 to P27, P137,<br>P150 to P156, RESET                                                                                                                                                   | $V_I = V_{DD}$         |                                       |      |      | 1    | μΑ   |
|                                | Ішнз   | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS)                                                                                                                                       | VI = VDD               | In input port or external clock input |      |      | 1    | μΑ   |
|                                |        |                                                                                                                                                                                            |                        | In resonator connection               |      |      | 10   | μΑ   |
| Input leakage<br>current, low  | 1ш1    | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P140 to P147 | VI = EVsso             |                                       |      |      | -1   | μΑ   |
|                                | ILIL2  | P20 to P27, P137,<br>P150 to P156, RESET                                                                                                                                                   | Vı = Vss               |                                       |      |      | -1   | μΑ   |
|                                | ILIL3  | P121 to P124<br>(X1, X2, XT1, XT2, EXCLK,<br>EXCLKS)                                                                                                                                       | Vı = Vss               | In input port or external clock input |      |      | -1   | μΑ   |
|                                |        |                                                                                                                                                                                            |                        | In resonator connection               |      |      | -10  | μΑ   |
| On-chip pll-up resistance      | Ru     | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P80 to P87,<br>P90 to P97, P100 to P106,<br>P110 to P117, P120,<br>P125 to P127, P140 to P147 | V <sub>I</sub> = EVsso | , In input port                       | 10   | 20   | 100  | kΩ   |

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- **6.** Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter is in operation.
- 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
- 8. Current flowing only during data flash rewrite.
- **9.** Current flowing only during self programming.
- 10. For shift time to the SNOOZE mode, see 18.3.3 SNOOZE mode in the RL78/G13 User's Manual.
- Remarks 1. fil: Low-speed on-chip oscillator clock frequency
  - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 3. fclk: CPU/peripheral hardware clock frequency
  - **4.** Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



# (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$

| Parameter                                  | Symbol           |                          | Conditions                              | HS (high-spee | ed main) Mode | Unit |
|--------------------------------------------|------------------|--------------------------|-----------------------------------------|---------------|---------------|------|
|                                            |                  |                          |                                         | MIN.          | MAX.          |      |
| SCKp cycle time                            | tkcy1            | tkcy1 ≥ 4/fclk           | $2.7~V \leq EV_{\text{DD0}} \leq 5.5~V$ | 250           |               | ns   |
|                                            |                  |                          | $2.4~V \leq EV_{DD0} \leq 5.5~V$        | 500           |               | ns   |
| SCKp high-/low-level width                 | <b>t</b> кн1,    | 4.0 V ≤ EV <sub>DD</sub> | <sub>00</sub> ≤ 5.5 V                   | tkcy1/2 - 24  |               | ns   |
|                                            | t <sub>KL1</sub> | 2.7 V ≤ EV <sub>DD</sub> | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V       |               |               | ns   |
|                                            |                  | 2.4 V ≤ EV <sub>DD</sub> | <sub>00</sub> ≤ 5.5 V                   | tkcy1/2 - 76  |               | ns   |
| SIp setup time (to SCKp↑) Note 1           | tsıĸ1            | 4.0 V ≤ EV <sub>DD</sub> | <sub>00</sub> ≤ 5.5 V                   | 66            |               | ns   |
|                                            |                  | 2.7 V ≤ EV <sub>DD</sub> | <sub>00</sub> ≤ 5.5 V                   | 66            |               | ns   |
|                                            |                  | 2.4 V ≤ EV <sub>DD</sub> | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V       |               |               | ns   |
| SIp hold time (from SCKp↑) Note 2          | <b>t</b> KSI1    |                          |                                         | 38            |               | ns   |
| Delay time from SCKp↓ to SOp output Note 3 | tkso1            | C = 30 pF Note           | o 4                                     |               | 50            | ns   |

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SCKp and SOp output lines.

Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

- **Remarks 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3).
  - g: PIM and POM numbers (g = 0, 1, 4, 5, 8, 14)
  - 2. fmck: Serial array unit operation clock frequency
    - (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,
    - n: Channel number (mn = 00 to 03, 10 to 13))

- **Notes 1.** Excludes quantization error (±1/2 LSB).
  - 2. This value is indicated as a ratio (%FSR) to the full-scale value.
  - **3.** When  $AV_{REFP} < V_{DD}$ , the MAX. values are as follows.

Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AV<sub>REFP</sub> =  $V_{DD}$ .

Zero-scale error/Full-scale error: Add  $\pm 0.05\% FSR$  to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

Integral linearity error/ Differential linearity error: Add  $\pm 0.5$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

4. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics.



### 3.6.3 POR circuit characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ 

| Parameter           | Symbol           | Conditions             | MIN. | TYP. | MAX. | Unit |
|---------------------|------------------|------------------------|------|------|------|------|
| Detection voltage   | VPOR             | Power supply rise time | 1.45 | 1.51 | 1.57 | V    |
|                     | V <sub>PDR</sub> | Power supply fall time | 1.44 | 1.50 | 1.56 | V    |
| Minimum pulse width | T <sub>PW</sub>  |                        | 300  |      |      | μS   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).



# 3.6.5 Power supply voltage rising slope characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until  $V_{DD}$  reaches the operating voltage range shown in 3.4 AC Characteristics.

### 3.7 RAM Data Retention Characteristics

### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                     | Symbol            | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|-------------------|------------|----------------------|------|------|------|
| Data retention supply voltage | V <sub>DDDR</sub> |            | 1.44 <sup>Note</sup> |      | 5.5  | ٧    |

**Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



# 4.2 24-pin Products

R5F1007AANA, R5F1007CANA, R5F1007DANA, R5F1007EANA R5F1017AANA, R5F1017CANA, R5F1017DANA, R5F1017EANA R5F1007ADNA, R5F1007CDNA, R5F1007DDNA, R5F1007EDNA R5F1007AGNA, R5F1007CGNA, R5F1007DGNA, R5F1007EGNA

| JEITA Package code | RENESAS code | Previous code  | MASS(TYP.)[g] |
|--------------------|--------------|----------------|---------------|
| P-HWQFN24-4x4-0.50 | PWQN0024KE-A | P24K8-50-CAB-3 | 0.04          |











| Referance<br>Symbol | Dimension in Millimeters |      |      |
|---------------------|--------------------------|------|------|
|                     | Min                      | Nom  | Max  |
| D                   | 3.95                     | 4.00 | 4.05 |
| Е                   | 3.95                     | 4.00 | 4.05 |
| Α                   |                          | _    | 0.80 |
| A <sub>1</sub>      | 0.00                     |      |      |
| b                   | 0.18                     | 0.25 | 0.30 |
| е                   | _                        | 0.50 | _    |
| Lp                  | 0.30                     | 0.40 | 0.50 |
| х                   | _                        | _    | 0.05 |
| у                   |                          | -    | 0.05 |
| Z <sub>D</sub>      |                          | 0.75 |      |
| Z <sub>E</sub>      |                          | 0.75 |      |
| C <sub>2</sub>      | 0.15                     | 0.20 | 0.25 |
| D <sub>2</sub>      |                          | 2.50 |      |
| E <sub>2</sub>      | _                        | 2.50 |      |

# 4.4 30-pin Products

R5F100AAASP, R5F100ACASP, R5F100ADASP, R5F100AEASP, R5F100AFASP, R5F100AGASP R5F101AAASP, R5F101ACASP, R5F101ADASP, R5F101AEASP, R5F101AFASP, R5F101AGASP R5F100AADSP, R5F100ACDSP, R5F100ADDSP, R5F100AEDSP, R5F100AFDSP, R5F101ACDSP, R5F101ADDSP, R5F101AEDSP, R5F101AFDSP, R5F101AGDSP R5F100AAGSP, R5F100ACGSP, R5F100ADGSP, R5F100AEGSP, R5F100AFGSP, R5F100AGGSP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LSSOP30-0300-0.65 | PLSP0030JB-B | S30MC-65-5A4-3 | 0.18            |







# NOTE

Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition.



| ITEM | MILLIMETERS            |
|------|------------------------|
| Α    | 9.85±0.15              |
| В    | 0.45 MAX.              |
| С    | 0.65 (T.P.)            |
| D    | $0.24^{+0.08}_{-0.07}$ |
| Е    | 0.1±0.05               |
| F    | 1.3±0.1                |
| G    | 1.2                    |
| Н    | 8.1±0.2                |
| I    | 6.1±0.2                |
| J    | 1.0±0.2                |
| K    | 0.17±0.03              |
| L    | 0.5                    |
| М    | 0.13                   |
| N    | 0.10                   |
| Р    | 3°+5°                  |
| Т    | 0.25                   |
| U    | 0.6±0.15               |
|      |                        |

©2012 Renesas Electronics Corporation. All rights reserved.