

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 15                                                                              |
| Program Memory Size        | 16KB (16K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 2K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 6x8/10b                                                                     |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 24-WFQFN Exposed Pad                                                            |
| Supplier Device Package    | 24-HWQFN (4x4)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f1017aana-u0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 1.2 List of Part Numbers

Figure 1-1. Part Number, Memory Size, and Package of RL78/G13



**Notes** 1. Products only for "A: Consumer applications ( $T_A = -40$  to  $+85^{\circ}$ C)", and "G: Industrial applications ( $T_A = -40$  to  $+105^{\circ}$ C)"

2. Products only for "A: Consumer applications ( $T_A = -40$  to  $+85^{\circ}$ C)", and "D: Industrial applications ( $T_A = -40$  to  $+85^{\circ}$ C)"

Table 1-1. List of Ordering Part Numbers

(2/12)

| D:       | D/                       | ·       | Fig. 6      | (2/12)                                          |
|----------|--------------------------|---------|-------------|-------------------------------------------------|
| Pin      | Package                  | Data    | Fields of   | Ordering Part Number                            |
| count    |                          | flash   | Application |                                                 |
|          |                          |         | Note        |                                                 |
| 25 pins  | 25-pin plastic           | Mounted | Α           | R5F1008AALA#U0, R5F1008CALA#U0, R5F1008DALA#U0, |
| 25 piris |                          | Mounted | , ,         | R5F1008EALA#U0                                  |
|          | WFLGA ( $3 \times 3$ mm, |         |             | R5F1008AALA#W0, R5F1008CALA#W0, R5F1008DALA#W0, |
|          | 0.5 mm pitch)            |         |             | R5F1008EALA#W0                                  |
|          | . ,                      |         | G           |                                                 |
|          |                          |         | G           | R5F1008AGLA#U0, R5F1008CGLA#U0, R5F1008DGLA#U0, |
|          |                          |         |             | R5F1008EGLA#U0                                  |
|          |                          |         |             | R5F1008AGLA#W0, R5F1008CGLA#W0, R5F1008DGLA#W0, |
|          |                          |         | _           | R5F1008EGLA#W0                                  |
|          |                          | Not     | Α           | R5F1018AALA#U0, R5F1018CALA#U0, R5F1018DALA#U0, |
|          |                          | mounted |             | R5F1018EALA#U0                                  |
|          |                          |         |             | R5F1018AALA#W0, R5F1018CALA#W0, R5F1018DALA#W0, |
|          |                          |         |             | R5F1018EALA#W0                                  |
| 30 pins  | 30-pin plastic LSSOP     | Mounted | Α           | R5F100AAASP#V0, R5F100ACASP#V0, R5F100ADASP#V0, |
| 00 p0    | (7.62 mm (300), 0.65     |         |             | R5F100AEASP#V0, R5F100AFASP#V0, R5F100AGASP#V0  |
|          |                          |         |             | R5F100AAASP#X0, R5F100ACASP#X0, R5F100ADASP#X0  |
|          | mm pitch)                |         |             | R5F100AEASP#X0, R5F100AFASP#X0, R5F100AGASP#X0  |
|          |                          |         | D           | R5F100AADSP#V0, R5F100ACDSP#V0, R5F100ADDSP#V0, |
|          |                          |         |             | R5F100AEDSP#V0, R5F100AFDSP#V0, R5F100AGDSP#V0  |
|          |                          |         |             | R5F100AADSP#X0, R5F100ACDSP#X0, R5F100ADDSP#X0, |
|          |                          |         |             | R5F100AEDSP#X0, R5F100AFDSP#X0, R5F100AGDSP#X0  |
|          |                          |         | G           |                                                 |
|          |                          |         | G           | R5F100AAGSP#V0, R5F100ACGSP#V0,                 |
|          |                          |         |             | R5F100ADGSP#V0,R5F100AEGSP#V0,                  |
|          |                          |         |             | R5F100AFGSP#V0, R5F100AGGSP#V0                  |
|          |                          |         |             | R5F100AAGSP#X0, R5F100ACGSP#X0,                 |
|          |                          |         |             | R5F100ADGSP#X0,R5F100AEGSP#X0,                  |
|          |                          |         |             | R5F100AFGSP#X0, R5F100AGGSP#X0                  |
|          |                          | Not     | Α           | R5F101AAASP#V0, R5F101ACASP#V0, R5F101ADASP#V0, |
|          |                          | mounted |             | R5F101AEASP#V0, R5F101AFASP#V0, R5F101AGASP#V0  |
|          |                          |         |             | R5F101AAASP#X0, R5F101ACASP#X0, R5F101ADASP#X0, |
|          |                          |         |             | R5F101AEASP#X0, R5F101AFASP#X0, R5F101AGASP#X0  |
|          |                          |         | D           | R5F101AADSP#V0, R5F101ACDSP#V0, R5F101ADDSP#V0, |
|          |                          |         |             | R5F101AEDSP#V0, R5F101AFDSP#V0, R5F101AGDSP#V0  |
|          |                          |         |             | R5F101AADSP#X0, R5F101ACDSP#X0, R5F101ADDSP#X0, |
|          |                          |         |             | R5F101AEDSP#X0, R5F101AFDSP#X0, R5F101AGDSP#X0  |
| 32 pins  | 32-pin plastic           | Mounted | Α           | R5F100BAANA#U0, R5F100BCANA#U0, R5F100BDANA#U0, |
| 32 pins  |                          | Mounted |             | R5F100BEANA#U0, R5F100BFANA#U0, R5F100BGANA#U0  |
|          | HWQFN (5 $\times$ 5 mm,  |         |             | R5F100BAANA#W0, R5F100BCANA#W0, R5F100BDANA#W0, |
|          | 0.5 mm pitch)            |         |             | R5F100BEANA#W0, R5F100BFANA#W0, R5F100BGANA#W0  |
|          |                          |         | D           | R5F100BADNA#U0, R5F100BCDNA#U0, R5F100BDDNA#U0, |
|          |                          |         | D           | , , , , , , , , , , , , , , , , , , , ,         |
|          |                          | 1       |             | R5F100BEDNA#U0, R5F100BFDNA#U0, R5F100BGDNA#U0  |
|          |                          | 1       |             | R5F100BADNA#W0, R5F100BCDNA#W0, R5F100BDDNA#W0, |
|          |                          | 1       |             | R5F100BEDNA#W0, R5F100BFDNA#W0, R5F100BGDNA#W0  |
|          |                          | 1       | G           | R5F100BAGNA#U0, R5F100BCGNA#U0, R5F100BDGNA#U0, |
|          |                          | 1       |             | R5F100BEGNA#U0, R5F100BFGNA#U0, R5F100BGGNA#U0  |
|          |                          | 1       |             | R5F100BAGNA#W0, R5F100BCGNA#W0, R5F100BDGNA#W0, |
|          |                          |         |             | R5F100BEGNA#W0, R5F100BFGNA#W0, R5F100BGGNA#W0  |
|          |                          | Not     | Α           | R5F101BAANA#U0, R5F101BCANA#U0, R5F101BDANA#U0, |
|          |                          |         |             | R5F101BEANA#U0, R5F101BFANA#U0, R5F101BGANA#U0  |
|          |                          | mounted |             | R5F101BAANA#W0, R5F101BCANA#W0, R5F101BDANA#W0, |
|          |                          | 1       |             | R5F101BEANA#W0, R5F101BFANA#W0, R5F101BGANA#W0  |
| 1        |                          | 1       | D           | R5F101BADNA#U0, R5F101BCDNA#U0, R5F101BDDNA#U0, |
| 1        |                          | 1       |             | R5F101BEDNA#U0, R5F101BFDNA#U0, R5F101BGDNA#U0  |
| 1        |                          |         |             | ·                                               |
|          |                          | ]       |             | R5F101BADNA#W0, R5F101BCDNA#W0, R5F101BDDNA#W0, |
|          |                          | 1       |             | R5F101BEDNA#W0, R5F101BFDNA#W0, R5F101BGDNA#W0  |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



Table 1-1. List of Ordering Part Numbers

(7/12)

| Pin<br>count | Package        | Data<br>flash | Fields of<br>Application | Ordering Part Number                            |
|--------------|----------------|---------------|--------------------------|-------------------------------------------------|
| 52 pins      | 52-pin plastic | Mounted       | А                        | R5F100JCAFA#V0, R5F100JDAFA#V0, R5F100JEAFA#V0, |
|              | LQFP (10 × 10  |               |                          | R5F100JFAFA#V0, R5F100JGAFA#V0, R5F100JHAFA#V0, |
|              | mm, 0.65 mm    |               |                          | R5F100JJAFA#V0, R5F100JKAFA#V0, R5F100JLAFA#V0  |
|              | pitch)         |               |                          | R5F100JCAFA#X0, R5F100JDAFA#X0, R5F100JEAFA#X0, |
|              |                |               |                          | R5F100JFAFA#X0, R5F100JGAFA#X0, R5F100JHAFA#X0, |
|              |                |               |                          | R5F100JJAFA#X0, R5F100JKAFA#X0, R5F100JLAFA#X0  |
|              |                |               | D                        | R5F100JCDFA#V0, R5F100JDDFA#V0, R5F100JEDFA#V0, |
|              |                |               |                          | R5F100JFDFA#V0, R5F100JGDFA#V0, R5F100JHDFA#V0, |
|              |                |               |                          | R5F100JJDFA#V0, R5F100JKDFA#V0, R5F100JLDFA#V0  |
|              |                |               |                          | R5F100JCDFA#X0, R5F100JDDFA#X0, R5F100JEDFA#X0, |
|              |                |               |                          | R5F100JFDFA#X0, R5F100JGDFA#X0, R5F100JHDFA#X0, |
|              |                |               |                          | R5F100JJDFA#X0, R5F100JKDFA#X0, R5F100JLDFA#X0  |
|              |                |               | G                        | R5F100JCGFA#V0, R5F100JDGFA#V0, R5F100JEGFA#V0, |
|              |                |               |                          | R5F100JFGFA#V0,R5F100JGGFA#V0, R5F100JHGFA#V0,  |
|              |                |               |                          | R5F100JJGFA#V0                                  |
|              |                |               |                          | R5F100JCGFA#X0, R5F100JDGFA#X0, R5F100JEGFA#X0, |
|              |                |               |                          | R5F100JFGFA#X0,R5F100JGGFA#X0, R5F100JHGFA#X0,  |
|              |                |               |                          | R5F100JJGFA#X0                                  |
|              |                | Not           | Α                        | R5F101JCAFA#V0, R5F101JDAFA#V0, R5F101JEAFA#V0, |
|              |                | mounted       |                          | R5F101JFAFA#V0, R5F101JGAFA#V0, R5F101JHAFA#V0, |
|              |                |               |                          | R5F101JJAFA#V0, R5F101JKAFA#V0, R5F101JLAFA#V0  |
|              |                |               |                          | R5F101JCAFA#X0, R5F101JDAFA#X0, R5F101JEAFA#X0, |
|              |                |               |                          | R5F101JFAFA#X0, R5F101JGAFA#X0, R5F101JHAFA#X0, |
|              |                |               |                          | R5F101JJAFA#X0, R5F101JKAFA#X0, R5F101JLAFA#X0  |
|              |                |               | D                        | R5F101JCDFA#V0, R5F101JDDFA#V0, R5F101JEDFA#V0, |
|              |                |               |                          | R5F101JFDFA#V0, R5F101JGDFA#V0, R5F101JHDFA#V0, |
|              |                |               |                          | R5F101JJDFA#V0, R5F101JKDFA#V0, R5F101JLDFA#V0  |
|              |                |               |                          | R5F101JCDFA#X0, R5F101JDDFA#X0, R5F101JEDFA#X0, |
|              |                |               |                          | R5F101JFDFA#X0, R5F101JGDFA#X0, R5F101JHDFA#X0, |
|              |                |               |                          | R5F101JJDFA#X0, R5F101JKDFA#X0, R5F101JLDFA#X0  |

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G13.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.

## 1.3.2 24-pin products

• 24-pin plastic HWQFN (4 × 4 mm, 0.5 mm pitch)



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

Remarks 1. For pin identification, see 1.4 Pin Identification.

2. It is recommended to connect an exposed die pad to  $V_{\mbox{\scriptsize ss}}.$ 

# 1.5.2 24-pin products



[80-pin, 100-pin, 128-pin products]

Caution This outline describes the functions at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

(1/2)

|                   |                                              | I                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                  | l                                                                            |                                               |                              | (1/2)                                        |  |  |  |  |
|-------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------|------------------------------|----------------------------------------------|--|--|--|--|
|                   | Item                                         | 80-                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                  |                                                                              | )-pin                                         | 128                          |                                              |  |  |  |  |
|                   |                                              | R5F100Mx                                                                                                                                                                                                                                                | R5F101Mx                                                                                                                                                                                                                                                                                         | R5F100Px                                                                     | R5F101Px                                      | R5F100Sx                     | R5F101Sx                                     |  |  |  |  |
| Code flash me     | emory (KB)                                   | 96 to                                                                                                                                                                                                                                                   | 512                                                                                                                                                                                                                                                                                              | 96 to                                                                        | o 512                                         | 192 t                        | o 512                                        |  |  |  |  |
| Data flash me     | mory (KB)                                    | 8                                                                                                                                                                                                                                                       | -                                                                                                                                                                                                                                                                                                | 8 –                                                                          |                                               | 8                            | _                                            |  |  |  |  |
| RAM (KB)          |                                              | 8 to 3                                                                                                                                                                                                                                                  | 2 Note 1                                                                                                                                                                                                                                                                                         | 8 to 3                                                                       | 32 Note 1                                     | 16 to 3                      | 32 Note 1                                    |  |  |  |  |
| Address spac      | e                                            | 1 MB                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                  |                                                                              |                                               |                              |                                              |  |  |  |  |
| Main system clock | High-speed system clock                      | HS (High-speed<br>HS (High-speed<br>LS (Low-speed                                                                                                                                                                                                       | I main) mode: 1<br>I main) mode: 1<br>main) mode: 1                                                                                                                                                                                                                                              | external main systo 20 MHz (Vpb to 16 MHz (Vpb to 8 MHz (Vpb to 4 MHz (Vpb = | = 2.4 to 5.5 V),<br>1.8 to 5.5 V),            | EXCLK)                       |                                              |  |  |  |  |
|                   | High-speed on-chip oscillator                | HS (High-speed<br>LS (Low-speed                                                                                                                                                                                                                         | HS (High-speed main) mode: 1 to 32 MHz (V <sub>DD</sub> = 2.7 to 5.5 V), HS (High-speed main) mode: 1 to 16 MHz (V <sub>DD</sub> = 2.4 to 5.5 V), LS (Low-speed main) mode: 1 to 8 MHz (V <sub>DD</sub> = 1.8 to 5.5 V), LV (Low-voltage main) mode: 1 to 4 MHz (V <sub>DD</sub> = 1.6 to 5.5 V) |                                                                              |                                               |                              |                                              |  |  |  |  |
| Subsystem clo     | ock                                          | XT1 (crystal) os<br>32.768 kHz                                                                                                                                                                                                                          | cillation, externa                                                                                                                                                                                                                                                                               | l subsystem cloc                                                             | k input (EXCLKS                               | )                            |                                              |  |  |  |  |
| Low-speed on      | n-chip oscillator                            | 15 kHz (TYP.)                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                  |                                                                              |                                               |                              |                                              |  |  |  |  |
| General-purpo     | ose register                                 | (8-bit register ×                                                                                                                                                                                                                                       | 8) × 4 banks                                                                                                                                                                                                                                                                                     |                                                                              |                                               |                              |                                              |  |  |  |  |
| Minimum instr     | Minimum instruction execution time           |                                                                                                                                                                                                                                                         | 0.03125 μs (High-speed on-chip oscillator: f <sub>IH</sub> = 32 MHz operation)                                                                                                                                                                                                                   |                                                                              |                                               |                              |                                              |  |  |  |  |
|                   |                                              | 0.05 μs (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                  |                                                                              |                                               |                              |                                              |  |  |  |  |
|                   |                                              | 30.5 μs (Subsystem clock: fsuB = 32.768 kHz operation)                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                  |                                                                              |                                               |                              |                                              |  |  |  |  |
| Instruction set   | t                                            | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                                                                                                                                                                                                                                  |                                                                              |                                               |                              |                                              |  |  |  |  |
| I/O port          | Total                                        | 7                                                                                                                                                                                                                                                       | '4                                                                                                                                                                                                                                                                                               | 9                                                                            | 92                                            | 1:                           | 20                                           |  |  |  |  |
|                   | CMOS I/O                                     | (N-ch O.D. I/O                                                                                                                                                                                                                                          | 64<br>[EV <sub>DD</sub> withstand<br>re]: 21)                                                                                                                                                                                                                                                    | (N-ch O.D. I/O                                                               | 32<br>[EV <sub>DD</sub> withstand<br>ge]: 24) | (N-ch O.D. I/O               | 10<br>[EV <sub>DD</sub> withstand<br>e]: 25) |  |  |  |  |
|                   | CMOS input                                   |                                                                                                                                                                                                                                                         | 5                                                                                                                                                                                                                                                                                                |                                                                              | 5                                             |                              | 5                                            |  |  |  |  |
|                   | CMOS output                                  |                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                                |                                                                              | 1                                             |                              | 1                                            |  |  |  |  |
|                   | N-ch O.D. I/O<br>(withstand voltage: 6<br>V) |                                                                                                                                                                                                                                                         | 4                                                                                                                                                                                                                                                                                                |                                                                              | 4                                             |                              | 4                                            |  |  |  |  |
| Timer             | 16-bit timer                                 | 12 cha                                                                                                                                                                                                                                                  | annels                                                                                                                                                                                                                                                                                           | 12 cha                                                                       | annels                                        | 16 cha                       | nnels                                        |  |  |  |  |
|                   | Watchdog timer                               | 1 cha                                                                                                                                                                                                                                                   | annel                                                                                                                                                                                                                                                                                            | 1 cha                                                                        | annel                                         | 1 cha                        | nnel                                         |  |  |  |  |
|                   | Real-time clock (RTC)                        | 1 cha                                                                                                                                                                                                                                                   | annel                                                                                                                                                                                                                                                                                            | 1 cha                                                                        | annel                                         | 1 cha                        | nnel                                         |  |  |  |  |
|                   | 12-bit interval timer (IT)                   | 1 cha                                                                                                                                                                                                                                                   | annel                                                                                                                                                                                                                                                                                            | 1 cha                                                                        | annel                                         | 1 cha                        | nnel                                         |  |  |  |  |
|                   | Timer output                                 | 12 channels<br>(PWM outputs:                                                                                                                                                                                                                            | 10 Note 2)                                                                                                                                                                                                                                                                                       | 12 channels<br>(PWM outputs:                                                 | 10 Note 2)                                    | 16 channels<br>(PWM outputs: | 14 Note 2)                                   |  |  |  |  |
|                   | RTC output                                   | 1 channel • 1 Hz (subsyst                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                  |                                                                              |                                               |                              |                                              |  |  |  |  |

**Notes 1.** The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F100xJ, R5F101xJ (x = M, P): Start address FAF00H R5F100xL, R5F101xL (x = M, P, S): Start address F7F00H

For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944)**.

# Simplified I<sup>2</sup>C mode mode connection diagram (during communication at same potential)



## Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



- **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance
  - 2. r: IIC number (r = 00, 01, 10, 11, 20, 21, 30, 31), g: PIM number (g = 0, 1, 4, 5, 8, 14), h: POM number (g = 0, 1, 4, 5, 7 to 9, 14)
  - fmck: Serial array unit operation clock frequency
     (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1),
    - n: Channel number (n = 0 to 3), mn = 00 to 03, 10 to 13)

#### (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) (1/2)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ 

| Parameter     | Symbol |                                                                   | Conditions                                                                                                               |                                                                   | speed | high-<br>I main)<br>ode |      | /-speed<br>Mode      | voltage | low-<br>e main)<br>ode | Unit |
|---------------|--------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|-------------------------|------|----------------------|---------|------------------------|------|
|               |        |                                                                   |                                                                                                                          |                                                                   | MIN.  | MAX.                    | MIN. | MAX.                 | MIN.    | MAX.                   |      |
| Transfer rate |        |                                                                   |                                                                                                                          |                                                                   |       | fMCK/6<br>Note 1        |      | fMCK/6<br>Note 1     |         | fMCK/6<br>Note 1       | bps  |
|               |        | Theoretical value of the maximum transfer rate fmck = fclk Note 4 |                                                                                                                          | 5.3                                                               |       | 1.3                     |      | 0.6                  | Mbps    |                        |      |
|               |        |                                                                   | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$ |                                                                   |       | fMCK/6<br>Note 1        |      | fMCK/6<br>Note 1     |         | fMCK/6<br>Note 1       | bps  |
|               |        |                                                                   | Theoretical value of the maximum transfer rate folk Note 4                                                               |                                                                   | 5.3   |                         | 1.3  |                      | 0.6     | Mbps                   |      |
|               |        |                                                                   | $1.8 \ V \le EV_{DD0} < 3.3 \ V,$ $1.6 \ V \le V_b \le 2.0 \ V$                                                          |                                                                   |       | fMCK/6<br>Notes 1 to 3  |      | fMCK/6<br>Notes 1, 2 |         | fMCK/6<br>Notes 1, 2   | bps  |
|               |        |                                                                   |                                                                                                                          | Theoretical value of the maximum transfer rate fmck = fclk Note 4 |       | 5.3                     |      | 1.3                  |         | 0.6                    | Mbps |

**Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only.

- 2. Use it with EVDD0≥Vb.
- 3. The following conditions are required for low voltage interface when  $E_{VDDO} < V_{DD}$ .

 $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V} : \text{MAX. } 2.6 \text{ Mbps}$  $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.4 \text{ V} : \text{MAX. } 1.3 \text{ Mbps}$ 

4. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 32 MHz (2.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

16 MHz (2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

LS (low-speed main) mode: 8 MHz (1.8 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (Vpd tolerance (When 20- to 52-pin products)/EVpd tolerance (When 64- to 128-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For ViH and ViL, see the DC characteristics with TTL input buffer selected.

**Remarks 1.**  $V_b[V]$ : Communication line voltage

- **2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 8, 14)
- 3. fmcκ: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03, 10 to 13)
- **4.** UART2 cannot communicate at different potential when bit 1 (PIOR1) of peripheral I/O redirection register (PIOR) is 1.

# (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode) (1/2)

(Ta = -40 to +85°C, 1.8 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                      | Symbol | Conditions                                                                                                                                                              | ` `  | h-speed<br>Mode | `    | v-speed<br>Mode | ,    | -voltage<br>Mode | Unit |
|--------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|------------------|------|
|                                |        |                                                                                                                                                                         | MIN. | MAX.            | MIN. | MAX.            | MIN. | MAX.             |      |
| SCLr clock frequency           | fscL   | $\begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned}$                 |      | 1000<br>Note 1  |      | 300<br>Note 1   |      | 300<br>Note 1    | kHz  |
|                                |        | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $                  |      | 1000<br>Note 1  |      | 300<br>Note 1   |      | 300<br>Note 1    | kHz  |
|                                |        | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $              |      | 400<br>Note 1   |      | 300<br>Note 1   |      | 300<br>Note 1    | kHz  |
|                                |        | $\label{eq:substitute} \begin{split} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$ |      | 400<br>Note 1   |      | 300<br>Note 1   |      | 300<br>ote 1     | kHz  |
|                                |        | $\begin{split} &1.8 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V^{\text{Note 2}}, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{split}$       |      | 300<br>Note 1   |      | 300<br>Note 1   |      | 300<br>Note 1    | kHz  |
| Hold time when SCLr tLow = "L" | tLOW   | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $               | 475  |                 | 1550 |                 | 1550 |                  | ns   |
|                                |        | $ \begin{aligned} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $                  | 475  |                 | 1550 |                 | 1550 |                  | ns   |
|                                |        | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $              | 1150 |                 | 1550 |                 | 1550 |                  | ns   |
|                                |        | $\label{eq:section} \begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$           | 1150 |                 | 1550 |                 | 1550 |                  | ns   |
|                                |        | $\begin{split} &1.8~V \leq EV_{DD0} < 3.3~V,\\ &1.6~V \leq V_b \leq 2.0~V^{\text{Note 2}},\\ &C_b = 100~pF,~R_b = 5.5~k\Omega \end{split}$                              | 1550 |                 | 1550 |                 | 1550 |                  | ns   |
| Hold time when SCLr<br>= "H"   | tніgн  | $\begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned}$                        | 245  |                 | 610  |                 | 610  |                  | ns   |
|                                |        | $\label{eq:section} \begin{split} 2.7 \ V & \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V & \leq V_b \leq 2.7 \ V, \\ C_b & = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$         | 200  |                 | 610  |                 | 610  |                  | ns   |
|                                |        | $\begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned}$                | 675  |                 | 610  |                 | 610  |                  | ns   |
|                                |        | $\begin{split} &2.7 \; V \leq EV_{DD0} < 4.0 \; V, \\ &2.3 \; V \leq V_b \leq 2.7 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.7 \; k\Omega \end{split}$                       | 600  |                 | 610  |                 | 610  |                  | ns   |
|                                |        | $\begin{split} &1.8 \; V \leq EV_{DD0} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V^{\text{Note 2}}, \\ &C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{split}$       | 610  |                 | 610  |                 | 610  |                  | ns   |

# 2.6.2 Temperature sensor/internal reference voltage characteristics

(TA = -40 to  $+85^{\circ}$ C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, HS (high-speed main) mode)

| Parameter                         | Symbol              | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------------------|----------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | V <sub>TMPS25</sub> | Setting ADS register = 80H, Ta = +25°C             |      | 1.05 |      | ٧     |
| Internal reference voltage        | V <sub>BGR</sub>    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | ٧     |
| Temperature coefficient           | FVTMPS              | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp                |                                                    | 5    |      |      | μs    |

#### 2.6.3 POR circuit characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ 

| Parameter                           | Symbol           | Conditions                 | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|------------------|----------------------------|------|------|------|------|
| Detection voltage                   | VPOR             | POR Power supply rise time |      | 1.51 | 1.55 | V    |
|                                     | V <sub>PDR</sub> | Power supply fall time     | 1.46 | 1.50 | 1.54 | V    |
| Minimum pulse width <sup>Note</sup> | T <sub>PW</sub>  |                            | 300  |      |      | μS   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).



## 2.6.4 LVD circuit characteristics

# LVD Detection Voltage of Reset Mode and Interrupt Mode

(Ta = -40 to +85°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

|             | Parameter Symbol C   |                    | Conditions             | MIN. | TYP. | MAX. | Unit |
|-------------|----------------------|--------------------|------------------------|------|------|------|------|
| Detection   | Supply voltage level | V <sub>LVD0</sub>  | Power supply rise time | 3.98 | 4.06 | 4.14 | V    |
| voltage     |                      |                    | Power supply fall time | 3.90 | 3.98 | 4.06 | V    |
|             |                      | V <sub>LVD1</sub>  | Power supply rise time | 3.68 | 3.75 | 3.82 | V    |
|             |                      |                    | Power supply fall time | 3.60 | 3.67 | 3.74 | V    |
|             |                      | V <sub>LVD2</sub>  | Power supply rise time | 3.07 | 3.13 | 3.19 | V    |
|             |                      |                    | Power supply fall time | 3.00 | 3.06 | 3.12 | V    |
|             |                      | V <sub>LVD3</sub>  | Power supply rise time | 2.96 | 3.02 | 3.08 | V    |
|             |                      |                    | Power supply fall time | 2.90 | 2.96 | 3.02 | V    |
|             |                      | V <sub>LVD4</sub>  | Power supply rise time | 2.86 | 2.92 | 2.97 | V    |
|             |                      |                    | Power supply fall time | 2.80 | 2.86 | 2.91 | V    |
|             |                      | V <sub>LVD5</sub>  | Power supply rise time | 2.76 | 2.81 | 2.87 | V    |
|             |                      |                    | Power supply fall time | 2.70 | 2.75 | 2.81 | V    |
|             |                      | V <sub>LVD6</sub>  | Power supply rise time | 2.66 | 2.71 | 2.76 | V    |
|             |                      |                    | Power supply fall time | 2.60 | 2.65 | 2.70 | V    |
|             |                      | <b>V</b> LVD7      | Power supply rise time | 2.56 | 2.61 | 2.66 | V    |
|             |                      |                    | Power supply fall time | 2.50 | 2.55 | 2.60 | V    |
|             |                      | V <sub>LVD8</sub>  | Power supply rise time | 2.45 | 2.50 | 2.55 | V    |
|             |                      |                    | Power supply fall time | 2.40 | 2.45 | 2.50 | V    |
|             |                      | V <sub>LVD9</sub>  | Power supply rise time | 2.05 | 2.09 | 2.13 | V    |
|             |                      |                    | Power supply fall time | 2.00 | 2.04 | 2.08 | V    |
|             |                      | V <sub>LVD10</sub> | Power supply rise time | 1.94 | 1.98 | 2.02 | V    |
|             |                      |                    | Power supply fall time | 1.90 | 1.94 | 1.98 | V    |
|             |                      | V <sub>LVD11</sub> | Power supply rise time | 1.84 | 1.88 | 1.91 | V    |
|             |                      |                    | Power supply fall time | 1.80 | 1.84 | 1.87 | V    |
|             |                      | V <sub>LVD12</sub> | Power supply rise time | 1.74 | 1.77 | 1.81 | V    |
|             |                      |                    | Power supply fall time | 1.70 | 1.73 | 1.77 | V    |
|             |                      | V <sub>LVD13</sub> | Power supply rise time | 1.64 | 1.67 | 1.70 | V    |
|             |                      |                    | Power supply fall time | 1.60 | 1.63 | 1.66 | V    |
| Minimum p   | ulse width           | tLW                |                        | 300  |      |      | μS   |
| Detection d | elay time            |                    |                        |      |      | 300  | μS   |

**Remark** The electrical characteristics of the products G: Industrial applications (T<sub>A</sub> = -40 to +105°C) are different from those of the products "A: Consumer applications, and D: Industrial applications". For details, refer to **3.1** to **3.10**.

# 3.1 Absolute Maximum Ratings

## Absolute Maximum Ratings ( $T_A = 25$ °C) (1/2)

| Parameter              | Symbols                               | Conditions                                                                                                                     | Ratings                                                                                          | Unit |
|------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|
| Supply voltage         | V <sub>DD</sub>                       |                                                                                                                                | -0.5 to +6.5                                                                                     | ٧    |
|                        | EV <sub>DD0</sub> , EV <sub>DD1</sub> | EVDD0 = EVDD1                                                                                                                  | -0.5 to +6.5                                                                                     | V    |
|                        | EVsso, EVss1                          | EVsso = EVss1                                                                                                                  | -0.5 to +0.3                                                                                     | V    |
| REGC pin input voltage | VIREGC                                | REGC                                                                                                                           | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 1</sup>                               | V    |
| Input voltage          | Vıı                                   | P00 to P07, P10 to P17, P30 to P37, P40 to P47,                                                                                | -0.3 to EV <sub>DD0</sub> +0.3                                                                   | V    |
|                        |                                       | P50 to P57, P64 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P140 to P147       | and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                                               |      |
|                        | V <sub>I2</sub>                       | P60 to P63 (N-ch open-drain)                                                                                                   | -0.3 to +6.5                                                                                     | V    |
|                        | Vı3                                   | P20 to P27, P121 to P124, P137, P150 to P156, EXCLK, EXCLKS, RESET                                                             | -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                                                   | V    |
| Output voltage         | V <sub>O1</sub>                       | P00 to P07, P10 to P17, P30 to P37, P40 to P47,                                                                                | -0.3 to EV <sub>DD0</sub> +0.3                                                                   | ٧    |
|                        |                                       | P50 to P57, P60 to P67, P70 to P77, P80 to P87, P90 to P97, P100 to P106, P110 to P117, P120, P125 to P127, P130, P140 to P147 | and -0.3 to V <sub>DD</sub> +0.3 <sup>Note 2</sup>                                               |      |
|                        | V <sub>02</sub>                       | P20 to P27, P150 to P156                                                                                                       | -0.3 to V <sub>DD</sub> +0.3 Note 2                                                              | ٧    |
| Analog input voltage   | VAI1                                  | ANI16 to ANI26                                                                                                                 | $-0.3$ to EV <sub>DD0</sub> +0.3 and $-0.3$ to AV <sub>REF</sub> (+) +0.3 $^{\text{Notes 2, 3}}$ | V    |
|                        | V <sub>Al2</sub>                      | ANI0 to ANI14                                                                                                                  | $-0.3$ to V <sub>DD</sub> +0.3 and -0.3 to AV <sub>REF</sub> (+) +0.3 $^{\text{Notes 2, 3}}$     | V    |

- **Notes 1.** Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.
  - 2. Must be 6.5 V or lower.
  - 3. Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin.

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - **2.**  $AV_{REF}(+)$ : + side reference voltage of the A/D converter.
  - 3. Vss : Reference voltage



#### 3.2 Oscillator Characteristics

#### 3.2.1 X1, XT1 oscillator characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                            | Resonator          | Conditions                            | MIN. | TYP.   | MAX. | Unit |
|------------------------------------------------------|--------------------|---------------------------------------|------|--------|------|------|
| X1 clock oscillation frequency (fx) <sup>Note</sup>  | am ratal vacamatav | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 1.0  |        | 20.0 | MHz  |
|                                                      |                    | $2.4~V \leq V_{DD} < 2.7~V$           | 1.0  |        | 16.0 | MHz  |
| XT1 clock oscillation frequency (fx) <sup>Note</sup> | Crystal resonator  |                                       | 32   | 32.768 | 35   | kHz  |

**Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator and XT1 oscillator, refer to 5.4 System Clock Oscillator.

#### 3.2.2 On-chip oscillator characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Oscillators                                              | Parameters |                | Conditions                     | MIN. | TYP. | MAX. | Unit |
|----------------------------------------------------------|------------|----------------|--------------------------------|------|------|------|------|
| High-speed on-chip oscillator clock frequency Notes 1, 2 | fін        |                |                                | 1    |      | 32   | MHz  |
| High-speed on-chip oscillator clock frequency accuracy   |            | –20 to +85 °C  | $2.4~V \leq V_{DD} \leq 5.5~V$ | -1.0 |      | +1.0 | %    |
|                                                          |            | –40 to −20 °C  | $2.4~V \leq V_{DD} \leq 5.5~V$ | -1.5 |      | +1.5 | %    |
|                                                          |            | +85 to +105 °C | $2.4~V \leq V_{DD} \leq 5.5~V$ | -2.0 |      | +2.0 | %    |
| Low-speed on-chip oscillator clock frequency             | fı∟        |                |                                |      | 15   |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy    |            |                |                                | -15  |      | +15  | %    |

**Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register.

2. This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time.

5. The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.4 V  $\leq$  EV<sub>DD0</sub> < 3.3 V and 1.6 V  $\leq$  V<sub>b</sub>  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln{(1 - \frac{1.5}{V_b})}\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **6.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 5 above to calculate the maximum transfer rate under conditions of the customer.

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 20- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

**UART** mode connection diagram (during communication at different potential)



# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (1/3)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD0}} = \text{EV}_{\text{DD1}} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{Vss} = \text{EV}_{\text{SS0}} = \text{EV}_{\text{SS1}} = 0 \text{ V})$ 

| Parameter             | Symbol    | Conditions                                                                                                                                                                                                                                                                            |                                                                                                                                                                                         | HS (high-speed                                                                                  | Unit |    |    |
|-----------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|----|----|
|                       |           |                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                         | MIN.                                                                                            | MAX. |    |    |
| SCKp cycle time       | tkcyı tko | tkcy1                                                                                                                                                                                                                                                                                 | tkcy1 ≥ 4/fclk                                                                                                                                                                          | $4.0~V \leq EV_{DD0} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0$ $V,$ $C_b = 30~pF,~R_b = 1.4~k\Omega$ | 600  |    | ns |
|                       |           |                                                                                                                                                                                                                                                                                       | $2.7~V \leq EV_{DD0} < 4.0~V,~2.3~V \leq V_b \leq 2.7$ $V,$ $C_b = 30~pF,~R_b = 2.7~k\Omega$                                                                                            | 1000                                                                                            |      | ns |    |
|                       |           |                                                                                                                                                                                                                                                                                       | $2.4~V \leq EV_{DD0} < 3.3~V,~1.6~V \leq V_b \leq 2.0$ $V,$ $C_b = 30~pF,~R_b = 5.5~k\Omega$                                                                                            | 2300                                                                                            |      | ns |    |
| SCKp high-level width | tкн1      | $4.0~V \leq EV_{DD0} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 30~pF,~R_b = 1.4~k\Omega$                                                                                                                                                                                         |                                                                                                                                                                                         | tксу1/2 - 150                                                                                   |      | ns |    |
|                       |           |                                                                                                                                                                                                                                                                                       | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ $C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$ |                                                                                                 |      | ns |    |
|                       |           | $2.4~V \leq EV_{DDO} < 3.3~V,~1.6~V \leq V_b \leq 2.0~V,$ $C_b = 30~pF,~R_b = 5.5~k\Omega$                                                                                                                                                                                            |                                                                                                                                                                                         | tксу1/2 – 916                                                                                   |      | ns |    |
| SCKp low-level width  | tĸL1      | $\begin{array}{l} .\\ 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \; 2.7 \; V \leq V_b \leq 4.0 \; V, \\ \\ C_b = 30 \; pF, \; R_b = 1.4 \; k\Omega \\ \\ 2.7 \; V \leq EV_{DD0} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V, \\ \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$ |                                                                                                                                                                                         | tkcy1/2 - 24                                                                                    |      | ns |    |
|                       |           |                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                         | tkcy1/2 - 36                                                                                    |      | ns |    |
|                       |           | $2.4 \text{ V} \leq \text{EV}_{DD}$<br>$C_b = 30 \text{ pF, F}$                                                                                                                                                                                                                       | $_{0} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V,$ $R_{b} = 5.5 \ k\Omega$                                                                                                            | tксу1/2 — 100                                                                                   |      | ns |    |

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (Vpd tolerance (for the 20- to 52-pin products)/EVpd tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed two pages after the next page.)

(4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin : ANI0, ANI2 to ANI14, ANI16 to ANI26

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EV}_{\text{DD}0} = \text{EV}_{\text{DD}1} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS}0} = \text{EV}_{\text{SS}1} = 0 \text{ V}, \text{Reference voltage (+)} = \text{V}_{\text{BGR}}^{\text{Note 3}}, \text{Reference voltage (-)} = \text{AV}_{\text{REFM}}^{\text{Note 4}} = 0 \text{ V}, \text{HS (high-speed main) mode)}$ 

| Parameter                                  | Symbol | Conditions       |                                | MIN. | TYP. | MAX.                    | Unit |
|--------------------------------------------|--------|------------------|--------------------------------|------|------|-------------------------|------|
| Resolution                                 | RES    |                  |                                |      | 8    |                         | bit  |
| Conversion time                            | tconv  | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17   |      | 39                      | μS   |
| Zero-scale error <sup>Notes 1, 2</sup>     | Ezs    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±0.60                   | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±2.0                    | LSB  |
| Differential linearity error Note 1        | DLE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±1.0                    | LSB  |
| Analog input voltage                       | Vain   |                  |                                | 0    |      | V <sub>BGR</sub> Note 3 | V    |

- **Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).
  - 2. This value is indicated as a ratio (%FSR) to the full-scale value.
  - 3. Refer to 3.6.2 Temperature sensor/internal reference voltage characteristics.
  - 4. When reference voltage (-) = Vss, the MAX. values are as follows.
    Zero-scale error: Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM.
    Integral linearity error: Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM.
    Differential linearity error: Add ±0.2 LSB to the MAX. value when reference voltage (-) = AVREFM.

# 3.6.2 Temperature sensor/internal reference voltage characteristics

(TA = -40 to +105°C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, HS (high-speed main) mode)

| Parameter                         | Symbol              | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------------------|----------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | V <sub>TMPS25</sub> | Setting ADS register = 80H, Ta = +25°C             |      | 1.05 |      | V     |
| Internal reference voltage        | V <sub>BGR</sub>    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | FVTMPS              | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp                |                                                    | 5    |      |      | μs    |

#### 3.6.3 POR circuit characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ 

| Parameter           | Symbol                                  | Conditions             | MIN. | TYP. | MAX. | Unit |
|---------------------|-----------------------------------------|------------------------|------|------|------|------|
| Detection voltage   | V <sub>POR</sub> Power supply rise time |                        | 1.45 | 1.51 | 1.57 | V    |
|                     | V <sub>PDR</sub>                        | Power supply fall time | 1.44 | 1.50 | 1.56 | V    |
| Minimum pulse width | T <sub>PW</sub>                         |                        | 300  |      |      | μS   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).



## 3.6.4 LVD circuit characteristics

# LVD Detection Voltage of Reset Mode and Interrupt Mode

(Ta = -40 to +105°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter   |                      | Symbol            | Conditions             | MIN. | TYP. | MAX. | Unit |
|-------------|----------------------|-------------------|------------------------|------|------|------|------|
| Detection   | Supply voltage level | V <sub>LVD0</sub> | Power supply rise time | 3.90 | 4.06 | 4.22 | V    |
| voltage     |                      |                   | Power supply fall time | 3.83 | 3.98 | 4.13 | V    |
|             |                      | V <sub>LVD1</sub> | Power supply rise time | 3.60 | 3.75 | 3.90 | V    |
|             |                      |                   | Power supply fall time | 3.53 | 3.67 | 3.81 | V    |
|             |                      | V <sub>LVD2</sub> | Power supply rise time | 3.01 | 3.13 | 3.25 | V    |
|             |                      |                   | Power supply fall time | 2.94 | 3.06 | 3.18 | V    |
|             |                      | V <sub>LVD3</sub> | Power supply rise time | 2.90 | 3.02 | 3.14 | V    |
|             |                      |                   | Power supply fall time | 2.85 | 2.96 | 3.07 | ٧    |
|             |                      | V <sub>LVD4</sub> | Power supply rise time | 2.81 | 2.92 | 3.03 | ٧    |
|             |                      |                   | Power supply fall time | 2.75 | 2.86 | 2.97 | ٧    |
|             |                      | V <sub>LVD5</sub> | Power supply rise time | 2.70 | 2.81 | 2.92 | V    |
|             |                      |                   | Power supply fall time | 2.64 | 2.75 | 2.86 | ٧    |
|             |                      | V <sub>LVD6</sub> | Power supply rise time | 2.61 | 2.71 | 2.81 | V    |
|             |                      |                   | Power supply fall time | 2.55 | 2.65 | 2.75 | ٧    |
|             |                      | V <sub>LVD7</sub> | Power supply rise time | 2.51 | 2.61 | 2.71 | ٧    |
|             |                      |                   | Power supply fall time | 2.45 | 2.55 | 2.65 | V    |
| Minimum p   | Minimum pulse width  |                   |                        | 300  |      |      | μS   |
| Detection d | elay time            |                   |                        |      |      | 300  | μS   |

# **LVD Detection Voltage of Interrupt & Reset Mode**

(Ta = -40 to +105°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter           | Symbol                                                        |                       | MIN.                                                 | TYP.                         | MAX. | Unit |      |   |
|---------------------|---------------------------------------------------------------|-----------------------|------------------------------------------------------|------------------------------|------|------|------|---|
| Interrupt and reset | V <sub>LVDD0</sub>                                            | VPOC2, VPOC1, VPOC0 = | VPOC2, VPOC1, VPOC0 = 0, 1, 1, falling reset voltage |                              |      |      | 2.86 | V |
| mode                | V <sub>LVDD1</sub> LVIS1, LVIS0 = 1, 0 Rising release voltage |                       |                                                      | 2.81                         | 2.92 | 3.03 | V    |   |
|                     |                                                               |                       |                                                      | Falling interrupt voltage    | 2.75 | 2.86 | 2.97 | V |
|                     | VLVDD2                                                        | LVIS1, LVIS0          | = 0, 1                                               | Rising release reset voltage | 2.90 | 3.02 | 3.14 | V |
|                     |                                                               |                       |                                                      | Falling interrupt voltage    | 2.85 | 2.96 | 3.07 | V |
|                     | VLVDD3                                                        | LVIS1, LVIS0          | = 0, 0                                               | Rising release reset voltage | 3.90 | 4.06 | 4.22 | V |
|                     |                                                               |                       |                                                      | Falling interrupt voltage    | 3.83 | 3.98 | 4.13 | V |

## 4.10 52-pin Products

R5F100JCAFA, R5F100JDAFA, R5F100JEAFA, R5F100JFAFA, R5F100JGAFA, R5F100JHAFA, R5F100JJAFA, R5F100JKAFA, R5F100JLAFA

R5F101JCAFA, R5F101JDAFA, R5F101JEAFA, R5F101JFAFA, R5F101JJAFA, R5F101JJAFA, R5F101JJAFA, R5F101JAFA, R5F101JKAFA, R5F101JLAFA

R5F100JCDFA, R5F100JDDFA, R5F100JEDFA, R5F100JFDFA, R5F100JDFA, R5F100JPA, R R5F100JKDFA, R5F100JLDFA

R5F101JCDFA, R5F101JDDFA, R5F101JEDFA, R5F101JFDFA, R5F101JDFA, R5 R5F101JKDFA, R5F101JLDFA

R5F100JCGFA, R5F100JDGFA, R5F100JEGFA, R5F100JFGFA, R5F100JGGFA, R5F100JHGFA, R5F100JJGFA

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP52-10x10-0.65 | PLQP0052JA-A | P52GB-65-GBS-1 | 0.3             |



© 2012 Renesas Electronics Corporation. All rights reserved.

(UNIT:mm)

#### NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE: Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.